xref: /openbmc/linux/arch/mips/include/uapi/asm/inst.h (revision 6701ca2df4e22fb130330800b6cde687cb761637)
190e8cacdSRalf Baechle /*
290e8cacdSRalf Baechle  * Format of an instruction in memory.
390e8cacdSRalf Baechle  *
490e8cacdSRalf Baechle  * This file is subject to the terms and conditions of the GNU General Public
590e8cacdSRalf Baechle  * License.  See the file "COPYING" in the main directory of this archive
690e8cacdSRalf Baechle  * for more details.
790e8cacdSRalf Baechle  *
890e8cacdSRalf Baechle  * Copyright (C) 1996, 2000 by Ralf Baechle
990e8cacdSRalf Baechle  * Copyright (C) 2006 by Thiemo Seufer
102aa9fd06SSteven J. Hill  * Copyright (C) 2012 MIPS Technologies, Inc.  All rights reserved.
11aa1af47fSLeonid Yegoshin  * Copyright (C) 2014 Imagination Technologies Ltd.
1290e8cacdSRalf Baechle  */
1390e8cacdSRalf Baechle #ifndef _UAPI_ASM_INST_H
1490e8cacdSRalf Baechle #define _UAPI_ASM_INST_H
1590e8cacdSRalf Baechle 
1664a17a0fSRalf Baechle #include <asm/bitfield.h>
1764a17a0fSRalf Baechle 
1890e8cacdSRalf Baechle /*
1990e8cacdSRalf Baechle  * Major opcodes; before MIPS IV cop1x was called cop3.
2090e8cacdSRalf Baechle  */
2190e8cacdSRalf Baechle enum major_op {
2290e8cacdSRalf Baechle 	spec_op, bcond_op, j_op, jal_op,
2390e8cacdSRalf Baechle 	beq_op, bne_op, blez_op, bgtz_op,
24c893ce38SMarkos Chandras 	addi_op, cbcond0_op = addi_op, addiu_op, slti_op, sltiu_op,
2590e8cacdSRalf Baechle 	andi_op, ori_op, xori_op, lui_op,
2690e8cacdSRalf Baechle 	cop0_op, cop1_op, cop2_op, cop1x_op,
2790e8cacdSRalf Baechle 	beql_op, bnel_op, blezl_op, bgtzl_op,
2810d962d5SMarkos Chandras 	daddi_op, cbcond1_op = daddi_op, daddiu_op, ldl_op, ldr_op,
29*6701ca2dSLeonid Yegoshin 	spec2_op, jalx_op, mdmx_op, msa_op = mdmx_op, spec3_op,
3090e8cacdSRalf Baechle 	lb_op, lh_op, lwl_op, lw_op,
3190e8cacdSRalf Baechle 	lbu_op, lhu_op, lwr_op, lwu_op,
3290e8cacdSRalf Baechle 	sb_op, sh_op, swl_op, sw_op,
3390e8cacdSRalf Baechle 	sdl_op, sdr_op, swr_op, cache_op,
348467ca01SMarkos Chandras 	ll_op, lwc1_op, lwc2_op, bc6_op = lwc2_op, pref_op,
3569b9a2fdSMarkos Chandras 	lld_op, ldc1_op, ldc2_op, beqzcjic_op = ldc2_op, ld_op,
3684fef630SMarkos Chandras 	sc_op, swc1_op, swc2_op, balc6_op = swc2_op, major_3b_op,
3728d6f93dSMarkos Chandras 	scd_op, sdc1_op, sdc2_op, bnezcjialc_op = sdc2_op, sd_op
3890e8cacdSRalf Baechle };
3990e8cacdSRalf Baechle 
4090e8cacdSRalf Baechle /*
4190e8cacdSRalf Baechle  * func field of spec opcode.
4290e8cacdSRalf Baechle  */
4390e8cacdSRalf Baechle enum spec_op {
4490e8cacdSRalf Baechle 	sll_op, movc_op, srl_op, sra_op,
4590e8cacdSRalf Baechle 	sllv_op, pmon_op, srlv_op, srav_op,
4690e8cacdSRalf Baechle 	jr_op, jalr_op, movz_op, movn_op,
4790e8cacdSRalf Baechle 	syscall_op, break_op, spim_op, sync_op,
4890e8cacdSRalf Baechle 	mfhi_op, mthi_op, mflo_op, mtlo_op,
4990e8cacdSRalf Baechle 	dsllv_op, spec2_unused_op, dsrlv_op, dsrav_op,
5090e8cacdSRalf Baechle 	mult_op, multu_op, div_op, divu_op,
5190e8cacdSRalf Baechle 	dmult_op, dmultu_op, ddiv_op, ddivu_op,
5290e8cacdSRalf Baechle 	add_op, addu_op, sub_op, subu_op,
5390e8cacdSRalf Baechle 	and_op, or_op, xor_op, nor_op,
5490e8cacdSRalf Baechle 	spec3_unused_op, spec4_unused_op, slt_op, sltu_op,
5590e8cacdSRalf Baechle 	dadd_op, daddu_op, dsub_op, dsubu_op,
5690e8cacdSRalf Baechle 	tge_op, tgeu_op, tlt_op, tltu_op,
5790e8cacdSRalf Baechle 	teq_op, spec5_unused_op, tne_op, spec6_unused_op,
5890e8cacdSRalf Baechle 	dsll_op, spec7_unused_op, dsrl_op, dsra_op,
5990e8cacdSRalf Baechle 	dsll32_op, spec8_unused_op, dsrl32_op, dsra32_op
6090e8cacdSRalf Baechle };
6190e8cacdSRalf Baechle 
6290e8cacdSRalf Baechle /*
6390e8cacdSRalf Baechle  * func field of spec2 opcode.
6490e8cacdSRalf Baechle  */
6590e8cacdSRalf Baechle enum spec2_op {
6690e8cacdSRalf Baechle 	madd_op, maddu_op, mul_op, spec2_3_unused_op,
6790e8cacdSRalf Baechle 	msub_op, msubu_op, /* more unused ops */
6890e8cacdSRalf Baechle 	clz_op = 0x20, clo_op,
6990e8cacdSRalf Baechle 	dclz_op = 0x24, dclo_op,
7090e8cacdSRalf Baechle 	sdbpp_op = 0x3f
7190e8cacdSRalf Baechle };
7290e8cacdSRalf Baechle 
7390e8cacdSRalf Baechle /*
7490e8cacdSRalf Baechle  * func field of spec3 opcode.
7590e8cacdSRalf Baechle  */
7690e8cacdSRalf Baechle enum spec3_op {
7790e8cacdSRalf Baechle 	ext_op, dextm_op, dextu_op, dext_op,
7890e8cacdSRalf Baechle 	ins_op, dinsm_op, dinsu_op, dins_op,
796f5bb424SPaul Burton 	yield_op  = 0x09, lx_op     = 0x0a,
806f5bb424SPaul Burton 	lwle_op   = 0x19, lwre_op   = 0x1a,
816f5bb424SPaul Burton 	cachee_op = 0x1b, sbe_op    = 0x1c,
826f5bb424SPaul Burton 	she_op    = 0x1d, sce_op    = 0x1e,
836f5bb424SPaul Burton 	swe_op    = 0x1f, bshfl_op  = 0x20,
846f5bb424SPaul Burton 	swle_op   = 0x21, swre_op   = 0x22,
856f5bb424SPaul Burton 	prefe_op  = 0x23, dbshfl_op = 0x24,
86a168b8f1SLeonid Yegoshin 	cache6_op = 0x25, sc6_op    = 0x26,
87a168b8f1SLeonid Yegoshin 	scd6_op   = 0x27, lbue_op   = 0x28,
88a168b8f1SLeonid Yegoshin 	lhue_op   = 0x29, lbe_op    = 0x2c,
89a168b8f1SLeonid Yegoshin 	lhe_op    = 0x2d, lle_op    = 0x2e,
90a168b8f1SLeonid Yegoshin 	lwe_op    = 0x2f, pref6_op  = 0x35,
91a168b8f1SLeonid Yegoshin 	ll6_op    = 0x36, lld6_op   = 0x37,
926f5bb424SPaul Burton 	rdhwr_op  = 0x3b
9390e8cacdSRalf Baechle };
9490e8cacdSRalf Baechle 
9590e8cacdSRalf Baechle /*
9690e8cacdSRalf Baechle  * rt field of bcond opcodes.
9790e8cacdSRalf Baechle  */
9890e8cacdSRalf Baechle enum rt_op {
9990e8cacdSRalf Baechle 	bltz_op, bgez_op, bltzl_op, bgezl_op,
10090e8cacdSRalf Baechle 	spimi_op, unused_rt_op_0x05, unused_rt_op_0x06, unused_rt_op_0x07,
10190e8cacdSRalf Baechle 	tgei_op, tgeiu_op, tlti_op, tltiu_op,
10290e8cacdSRalf Baechle 	teqi_op, unused_0x0d_rt_op, tnei_op, unused_0x0f_rt_op,
10390e8cacdSRalf Baechle 	bltzal_op, bgezal_op, bltzall_op, bgezall_op,
10490e8cacdSRalf Baechle 	rt_op_0x14, rt_op_0x15, rt_op_0x16, rt_op_0x17,
10590e8cacdSRalf Baechle 	rt_op_0x18, rt_op_0x19, rt_op_0x1a, rt_op_0x1b,
10690e8cacdSRalf Baechle 	bposge32_op, rt_op_0x1d, rt_op_0x1e, rt_op_0x1f
10790e8cacdSRalf Baechle };
10890e8cacdSRalf Baechle 
10990e8cacdSRalf Baechle /*
11090e8cacdSRalf Baechle  * rs field of cop opcodes.
11190e8cacdSRalf Baechle  */
11290e8cacdSRalf Baechle enum cop_op {
11390e8cacdSRalf Baechle 	mfc_op	      = 0x00, dmfc_op	    = 0x01,
114e2965cd0SSteven J. Hill 	cfc_op	      = 0x02, mfhc0_op	    = 0x02,
115e2965cd0SSteven J. Hill 	mfhc_op       = 0x03, mtc_op	    = 0x04,
116e2965cd0SSteven J. Hill 	dmtc_op	      = 0x05, ctc_op	    = 0x06,
117e2965cd0SSteven J. Hill 	mthc0_op      = 0x06, mthc_op	    = 0x07,
118c8a34581SMarkos Chandras 	bc_op	      = 0x08, bc1eqz_op     = 0x09,
119c8a34581SMarkos Chandras 	bc1nez_op     = 0x0d, cop_op	    = 0x10,
12090e8cacdSRalf Baechle 	copm_op	      = 0x18
12190e8cacdSRalf Baechle };
12290e8cacdSRalf Baechle 
12390e8cacdSRalf Baechle /*
12490e8cacdSRalf Baechle  * rt field of cop.bc_op opcodes
12590e8cacdSRalf Baechle  */
12690e8cacdSRalf Baechle enum bcop_op {
12790e8cacdSRalf Baechle 	bcf_op, bct_op, bcfl_op, bctl_op
12890e8cacdSRalf Baechle };
12990e8cacdSRalf Baechle 
13090e8cacdSRalf Baechle /*
13190e8cacdSRalf Baechle  * func field of cop0 coi opcodes.
13290e8cacdSRalf Baechle  */
13390e8cacdSRalf Baechle enum cop0_coi_func {
13490e8cacdSRalf Baechle 	tlbr_op	      = 0x01, tlbwi_op	    = 0x02,
13590e8cacdSRalf Baechle 	tlbwr_op      = 0x06, tlbp_op	    = 0x08,
136b0a3eae2SPaul Burton 	rfe_op	      = 0x10, eret_op	    = 0x18,
137b0a3eae2SPaul Burton 	wait_op       = 0x20,
13890e8cacdSRalf Baechle };
13990e8cacdSRalf Baechle 
14090e8cacdSRalf Baechle /*
14190e8cacdSRalf Baechle  * func field of cop0 com opcodes.
14290e8cacdSRalf Baechle  */
14390e8cacdSRalf Baechle enum cop0_com_func {
14490e8cacdSRalf Baechle 	tlbr1_op      = 0x01, tlbw_op	    = 0x02,
14590e8cacdSRalf Baechle 	tlbp1_op      = 0x08, dctr_op	    = 0x09,
14690e8cacdSRalf Baechle 	dctw_op	      = 0x0a
14790e8cacdSRalf Baechle };
14890e8cacdSRalf Baechle 
14990e8cacdSRalf Baechle /*
15090e8cacdSRalf Baechle  * fmt field of cop1 opcodes.
15190e8cacdSRalf Baechle  */
15290e8cacdSRalf Baechle enum cop1_fmt {
15390e8cacdSRalf Baechle 	s_fmt, d_fmt, e_fmt, q_fmt,
15490e8cacdSRalf Baechle 	w_fmt, l_fmt
15590e8cacdSRalf Baechle };
15690e8cacdSRalf Baechle 
15790e8cacdSRalf Baechle /*
15890e8cacdSRalf Baechle  * func field of cop1 instructions using d, s or w format.
15990e8cacdSRalf Baechle  */
16090e8cacdSRalf Baechle enum cop1_sdw_func {
16190e8cacdSRalf Baechle 	fadd_op	     =	0x00, fsub_op	   =  0x01,
16290e8cacdSRalf Baechle 	fmul_op	     =	0x02, fdiv_op	   =  0x03,
16390e8cacdSRalf Baechle 	fsqrt_op     =	0x04, fabs_op	   =  0x05,
16490e8cacdSRalf Baechle 	fmov_op	     =	0x06, fneg_op	   =  0x07,
16590e8cacdSRalf Baechle 	froundl_op   =	0x08, ftruncl_op   =  0x09,
16690e8cacdSRalf Baechle 	fceill_op    =	0x0a, ffloorl_op   =  0x0b,
16790e8cacdSRalf Baechle 	fround_op    =	0x0c, ftrunc_op	   =  0x0d,
16890e8cacdSRalf Baechle 	fceil_op     =	0x0e, ffloor_op	   =  0x0f,
16990e8cacdSRalf Baechle 	fmovc_op     =	0x11, fmovz_op	   =  0x12,
17090e8cacdSRalf Baechle 	fmovn_op     =	0x13, frecip_op	   =  0x15,
17190e8cacdSRalf Baechle 	frsqrt_op    =	0x16, fcvts_op	   =  0x20,
17290e8cacdSRalf Baechle 	fcvtd_op     =	0x21, fcvte_op	   =  0x22,
17390e8cacdSRalf Baechle 	fcvtw_op     =	0x24, fcvtl_op	   =  0x25,
17490e8cacdSRalf Baechle 	fcmp_op	     =	0x30
17590e8cacdSRalf Baechle };
17690e8cacdSRalf Baechle 
17790e8cacdSRalf Baechle /*
17890e8cacdSRalf Baechle  * func field of cop1x opcodes (MIPS IV).
17990e8cacdSRalf Baechle  */
18090e8cacdSRalf Baechle enum cop1x_func {
18190e8cacdSRalf Baechle 	lwxc1_op     =	0x00, ldxc1_op	   =  0x01,
18251061b88SDeng-Cheng Zhu 	swxc1_op     =  0x08, sdxc1_op	   =  0x09,
18351061b88SDeng-Cheng Zhu 	pfetch_op    =	0x0f, madd_s_op	   =  0x20,
18490e8cacdSRalf Baechle 	madd_d_op    =	0x21, madd_e_op	   =  0x22,
18590e8cacdSRalf Baechle 	msub_s_op    =	0x28, msub_d_op	   =  0x29,
18690e8cacdSRalf Baechle 	msub_e_op    =	0x2a, nmadd_s_op   =  0x30,
18790e8cacdSRalf Baechle 	nmadd_d_op   =	0x31, nmadd_e_op   =  0x32,
18890e8cacdSRalf Baechle 	nmsub_s_op   =	0x38, nmsub_d_op   =  0x39,
18990e8cacdSRalf Baechle 	nmsub_e_op   =	0x3a
19090e8cacdSRalf Baechle };
19190e8cacdSRalf Baechle 
19290e8cacdSRalf Baechle /*
19390e8cacdSRalf Baechle  * func field for mad opcodes (MIPS IV).
19490e8cacdSRalf Baechle  */
19590e8cacdSRalf Baechle enum mad_func {
19690e8cacdSRalf Baechle 	madd_fp_op	= 0x08, msub_fp_op	= 0x0a,
19790e8cacdSRalf Baechle 	nmadd_fp_op	= 0x0c, nmsub_fp_op	= 0x0e
19890e8cacdSRalf Baechle };
19990e8cacdSRalf Baechle 
20090e8cacdSRalf Baechle /*
20190e8cacdSRalf Baechle  * func field for special3 lx opcodes (Cavium Octeon).
20290e8cacdSRalf Baechle  */
20390e8cacdSRalf Baechle enum lx_func {
20490e8cacdSRalf Baechle 	lwx_op	= 0x00,
20590e8cacdSRalf Baechle 	lhx_op	= 0x04,
20690e8cacdSRalf Baechle 	lbux_op = 0x06,
20790e8cacdSRalf Baechle 	ldx_op	= 0x08,
20890e8cacdSRalf Baechle 	lwux_op = 0x10,
20990e8cacdSRalf Baechle 	lhux_op = 0x14,
21090e8cacdSRalf Baechle 	lbx_op	= 0x16,
21190e8cacdSRalf Baechle };
21290e8cacdSRalf Baechle 
21390e8cacdSRalf Baechle /*
214ab9e4fa0SMarkos Chandras  * BSHFL opcodes
215ab9e4fa0SMarkos Chandras  */
216ab9e4fa0SMarkos Chandras enum bshfl_func {
217ab9e4fa0SMarkos Chandras 	wsbh_op = 0x2,
218ab9e4fa0SMarkos Chandras 	dshd_op = 0x5,
219ab9e4fa0SMarkos Chandras 	seb_op  = 0x10,
220ab9e4fa0SMarkos Chandras 	seh_op  = 0x18,
221ab9e4fa0SMarkos Chandras };
222ab9e4fa0SMarkos Chandras 
223ab9e4fa0SMarkos Chandras /*
224*6701ca2dSLeonid Yegoshin  * func field for MSA MI10 format.
225*6701ca2dSLeonid Yegoshin  */
226*6701ca2dSLeonid Yegoshin enum msa_mi10_func {
227*6701ca2dSLeonid Yegoshin 	msa_ld_op = 8,
228*6701ca2dSLeonid Yegoshin 	msa_st_op = 9,
229*6701ca2dSLeonid Yegoshin };
230*6701ca2dSLeonid Yegoshin 
231*6701ca2dSLeonid Yegoshin /*
232*6701ca2dSLeonid Yegoshin  * MSA 2 bit format fields.
233*6701ca2dSLeonid Yegoshin  */
234*6701ca2dSLeonid Yegoshin enum msa_2b_fmt {
235*6701ca2dSLeonid Yegoshin 	msa_fmt_b = 0,
236*6701ca2dSLeonid Yegoshin 	msa_fmt_h = 1,
237*6701ca2dSLeonid Yegoshin 	msa_fmt_w = 2,
238*6701ca2dSLeonid Yegoshin 	msa_fmt_d = 3,
239*6701ca2dSLeonid Yegoshin };
240*6701ca2dSLeonid Yegoshin 
241*6701ca2dSLeonid Yegoshin /*
2422aa9fd06SSteven J. Hill  * (microMIPS) Major opcodes.
2432aa9fd06SSteven J. Hill  */
2442aa9fd06SSteven J. Hill enum mm_major_op {
2452aa9fd06SSteven J. Hill 	mm_pool32a_op, mm_pool16a_op, mm_lbu16_op, mm_move16_op,
2462aa9fd06SSteven J. Hill 	mm_addi32_op, mm_lbu32_op, mm_sb32_op, mm_lb32_op,
2472aa9fd06SSteven J. Hill 	mm_pool32b_op, mm_pool16b_op, mm_lhu16_op, mm_andi16_op,
2482aa9fd06SSteven J. Hill 	mm_addiu32_op, mm_lhu32_op, mm_sh32_op, mm_lh32_op,
2492aa9fd06SSteven J. Hill 	mm_pool32i_op, mm_pool16c_op, mm_lwsp16_op, mm_pool16d_op,
2502aa9fd06SSteven J. Hill 	mm_ori32_op, mm_pool32f_op, mm_reserved1_op, mm_reserved2_op,
2512aa9fd06SSteven J. Hill 	mm_pool32c_op, mm_lwgp16_op, mm_lw16_op, mm_pool16e_op,
2522aa9fd06SSteven J. Hill 	mm_xori32_op, mm_jals32_op, mm_addiupc_op, mm_reserved3_op,
2532aa9fd06SSteven J. Hill 	mm_reserved4_op, mm_pool16f_op, mm_sb16_op, mm_beqz16_op,
2542aa9fd06SSteven J. Hill 	mm_slti32_op, mm_beq32_op, mm_swc132_op, mm_lwc132_op,
2552aa9fd06SSteven J. Hill 	mm_reserved5_op, mm_reserved6_op, mm_sh16_op, mm_bnez16_op,
2562aa9fd06SSteven J. Hill 	mm_sltiu32_op, mm_bne32_op, mm_sdc132_op, mm_ldc132_op,
2572aa9fd06SSteven J. Hill 	mm_reserved7_op, mm_reserved8_op, mm_swsp16_op, mm_b16_op,
2582aa9fd06SSteven J. Hill 	mm_andi32_op, mm_j32_op, mm_sd32_op, mm_ld32_op,
2592aa9fd06SSteven J. Hill 	mm_reserved11_op, mm_reserved12_op, mm_sw16_op, mm_li16_op,
2602aa9fd06SSteven J. Hill 	mm_jalx32_op, mm_jal32_op, mm_sw32_op, mm_lw32_op,
2612aa9fd06SSteven J. Hill };
2622aa9fd06SSteven J. Hill 
2632aa9fd06SSteven J. Hill /*
2642aa9fd06SSteven J. Hill  * (microMIPS) POOL32I minor opcodes.
2652aa9fd06SSteven J. Hill  */
2662aa9fd06SSteven J. Hill enum mm_32i_minor_op {
2672aa9fd06SSteven J. Hill 	mm_bltz_op, mm_bltzal_op, mm_bgez_op, mm_bgezal_op,
2682aa9fd06SSteven J. Hill 	mm_blez_op, mm_bnezc_op, mm_bgtz_op, mm_beqzc_op,
2692aa9fd06SSteven J. Hill 	mm_tlti_op, mm_tgei_op, mm_tltiu_op, mm_tgeiu_op,
2702aa9fd06SSteven J. Hill 	mm_tnei_op, mm_lui_op, mm_teqi_op, mm_reserved13_op,
2712aa9fd06SSteven J. Hill 	mm_synci_op, mm_bltzals_op, mm_reserved14_op, mm_bgezals_op,
2722aa9fd06SSteven J. Hill 	mm_bc2f_op, mm_bc2t_op, mm_reserved15_op, mm_reserved16_op,
2732aa9fd06SSteven J. Hill 	mm_reserved17_op, mm_reserved18_op, mm_bposge64_op, mm_bposge32_op,
2742aa9fd06SSteven J. Hill 	mm_bc1f_op, mm_bc1t_op, mm_reserved19_op, mm_reserved20_op,
2752aa9fd06SSteven J. Hill 	mm_bc1any2f_op, mm_bc1any2t_op, mm_bc1any4f_op, mm_bc1any4t_op,
2762aa9fd06SSteven J. Hill };
2772aa9fd06SSteven J. Hill 
2782aa9fd06SSteven J. Hill /*
2792aa9fd06SSteven J. Hill  * (microMIPS) POOL32A minor opcodes.
2802aa9fd06SSteven J. Hill  */
2812aa9fd06SSteven J. Hill enum mm_32a_minor_op {
2822aa9fd06SSteven J. Hill 	mm_sll32_op = 0x000,
2832aa9fd06SSteven J. Hill 	mm_ins_op = 0x00c,
284bef581baSMarkos Chandras 	mm_sllv32_op = 0x010,
2852aa9fd06SSteven J. Hill 	mm_ext_op = 0x02c,
2862aa9fd06SSteven J. Hill 	mm_pool32axf_op = 0x03c,
2872aa9fd06SSteven J. Hill 	mm_srl32_op = 0x040,
2882aa9fd06SSteven J. Hill 	mm_sra_op = 0x080,
289f31318fdSMarkos Chandras 	mm_srlv32_op = 0x090,
2902aa9fd06SSteven J. Hill 	mm_rotr_op = 0x0c0,
2912aa9fd06SSteven J. Hill 	mm_lwxs_op = 0x118,
2922aa9fd06SSteven J. Hill 	mm_addu32_op = 0x150,
2932aa9fd06SSteven J. Hill 	mm_subu32_op = 0x1d0,
294ab9e4fa0SMarkos Chandras 	mm_wsbh_op = 0x1ec,
295a8e897adSMarkos Chandras 	mm_mul_op = 0x210,
2962aa9fd06SSteven J. Hill 	mm_and_op = 0x250,
2972aa9fd06SSteven J. Hill 	mm_or32_op = 0x290,
2982aa9fd06SSteven J. Hill 	mm_xor32_op = 0x310,
2997682f9e8SMarkos Chandras 	mm_slt_op = 0x350,
300e8ef868bSMarkos Chandras 	mm_sltu_op = 0x390,
3012aa9fd06SSteven J. Hill };
3022aa9fd06SSteven J. Hill 
3032aa9fd06SSteven J. Hill /*
3042aa9fd06SSteven J. Hill  * (microMIPS) POOL32B functions.
3052aa9fd06SSteven J. Hill  */
3062aa9fd06SSteven J. Hill enum mm_32b_func {
3072aa9fd06SSteven J. Hill 	mm_lwc2_func = 0x0,
3082aa9fd06SSteven J. Hill 	mm_lwp_func = 0x1,
3092aa9fd06SSteven J. Hill 	mm_ldc2_func = 0x2,
3102aa9fd06SSteven J. Hill 	mm_ldp_func = 0x4,
3112aa9fd06SSteven J. Hill 	mm_lwm32_func = 0x5,
3122aa9fd06SSteven J. Hill 	mm_cache_func = 0x6,
3132aa9fd06SSteven J. Hill 	mm_ldm_func = 0x7,
3142aa9fd06SSteven J. Hill 	mm_swc2_func = 0x8,
3152aa9fd06SSteven J. Hill 	mm_swp_func = 0x9,
3162aa9fd06SSteven J. Hill 	mm_sdc2_func = 0xa,
3172aa9fd06SSteven J. Hill 	mm_sdp_func = 0xc,
3182aa9fd06SSteven J. Hill 	mm_swm32_func = 0xd,
3192aa9fd06SSteven J. Hill 	mm_sdm_func = 0xf,
3202aa9fd06SSteven J. Hill };
3212aa9fd06SSteven J. Hill 
3222aa9fd06SSteven J. Hill /*
3232aa9fd06SSteven J. Hill  * (microMIPS) POOL32C functions.
3242aa9fd06SSteven J. Hill  */
3252aa9fd06SSteven J. Hill enum mm_32c_func {
3262aa9fd06SSteven J. Hill 	mm_pref_func = 0x2,
3272aa9fd06SSteven J. Hill 	mm_ll_func = 0x3,
3282aa9fd06SSteven J. Hill 	mm_swr_func = 0x9,
3292aa9fd06SSteven J. Hill 	mm_sc_func = 0xb,
3302aa9fd06SSteven J. Hill 	mm_lwu_func = 0xe,
3312aa9fd06SSteven J. Hill };
3322aa9fd06SSteven J. Hill 
3332aa9fd06SSteven J. Hill /*
3342aa9fd06SSteven J. Hill  * (microMIPS) POOL32AXF minor opcodes.
3352aa9fd06SSteven J. Hill  */
3362aa9fd06SSteven J. Hill enum mm_32axf_minor_op {
3372aa9fd06SSteven J. Hill 	mm_mfc0_op = 0x003,
3382aa9fd06SSteven J. Hill 	mm_mtc0_op = 0x00b,
3392aa9fd06SSteven J. Hill 	mm_tlbp_op = 0x00d,
340f3ec7a23SMarkos Chandras 	mm_mfhi32_op = 0x035,
3412aa9fd06SSteven J. Hill 	mm_jalr_op = 0x03c,
3422aa9fd06SSteven J. Hill 	mm_tlbr_op = 0x04d,
34316d21a81SMarkos Chandras 	mm_mflo32_op = 0x075,
3442aa9fd06SSteven J. Hill 	mm_jalrhb_op = 0x07c,
3452aa9fd06SSteven J. Hill 	mm_tlbwi_op = 0x08d,
3462aa9fd06SSteven J. Hill 	mm_tlbwr_op = 0x0cd,
3472aa9fd06SSteven J. Hill 	mm_jalrs_op = 0x13c,
3482aa9fd06SSteven J. Hill 	mm_jalrshb_op = 0x17c,
3497ed82ad1SPaul Burton 	mm_sync_op = 0x1ad,
3502aa9fd06SSteven J. Hill 	mm_syscall_op = 0x22d,
351f263839aSPaul Burton 	mm_wait_op = 0x24d,
3522aa9fd06SSteven J. Hill 	mm_eret_op = 0x3cd,
3534c12a854SMarkos Chandras 	mm_divu_op = 0x5dc,
3542aa9fd06SSteven J. Hill };
3552aa9fd06SSteven J. Hill 
3562aa9fd06SSteven J. Hill /*
3572aa9fd06SSteven J. Hill  * (microMIPS) POOL32F minor opcodes.
3582aa9fd06SSteven J. Hill  */
3592aa9fd06SSteven J. Hill enum mm_32f_minor_op {
3602aa9fd06SSteven J. Hill 	mm_32f_00_op = 0x00,
3612aa9fd06SSteven J. Hill 	mm_32f_01_op = 0x01,
3622aa9fd06SSteven J. Hill 	mm_32f_02_op = 0x02,
3632aa9fd06SSteven J. Hill 	mm_32f_10_op = 0x08,
3642aa9fd06SSteven J. Hill 	mm_32f_11_op = 0x09,
3652aa9fd06SSteven J. Hill 	mm_32f_12_op = 0x0a,
3662aa9fd06SSteven J. Hill 	mm_32f_20_op = 0x10,
3672aa9fd06SSteven J. Hill 	mm_32f_30_op = 0x18,
3682aa9fd06SSteven J. Hill 	mm_32f_40_op = 0x20,
3692aa9fd06SSteven J. Hill 	mm_32f_41_op = 0x21,
3702aa9fd06SSteven J. Hill 	mm_32f_42_op = 0x22,
3712aa9fd06SSteven J. Hill 	mm_32f_50_op = 0x28,
3722aa9fd06SSteven J. Hill 	mm_32f_51_op = 0x29,
3732aa9fd06SSteven J. Hill 	mm_32f_52_op = 0x2a,
3742aa9fd06SSteven J. Hill 	mm_32f_60_op = 0x30,
3752aa9fd06SSteven J. Hill 	mm_32f_70_op = 0x38,
3762aa9fd06SSteven J. Hill 	mm_32f_73_op = 0x3b,
3772aa9fd06SSteven J. Hill 	mm_32f_74_op = 0x3c,
3782aa9fd06SSteven J. Hill };
3792aa9fd06SSteven J. Hill 
3802aa9fd06SSteven J. Hill /*
3812aa9fd06SSteven J. Hill  * (microMIPS) POOL32F secondary minor opcodes.
3822aa9fd06SSteven J. Hill  */
3832aa9fd06SSteven J. Hill enum mm_32f_10_minor_op {
3842aa9fd06SSteven J. Hill 	mm_lwxc1_op = 0x1,
3852aa9fd06SSteven J. Hill 	mm_swxc1_op,
3862aa9fd06SSteven J. Hill 	mm_ldxc1_op,
3872aa9fd06SSteven J. Hill 	mm_sdxc1_op,
3882aa9fd06SSteven J. Hill 	mm_luxc1_op,
3892aa9fd06SSteven J. Hill 	mm_suxc1_op,
3902aa9fd06SSteven J. Hill };
3912aa9fd06SSteven J. Hill 
3922aa9fd06SSteven J. Hill enum mm_32f_func {
3932aa9fd06SSteven J. Hill 	mm_lwxc1_func = 0x048,
3942aa9fd06SSteven J. Hill 	mm_swxc1_func = 0x088,
3952aa9fd06SSteven J. Hill 	mm_ldxc1_func = 0x0c8,
3962aa9fd06SSteven J. Hill 	mm_sdxc1_func = 0x108,
3972aa9fd06SSteven J. Hill };
3982aa9fd06SSteven J. Hill 
3992aa9fd06SSteven J. Hill /*
4002aa9fd06SSteven J. Hill  * (microMIPS) POOL32F secondary minor opcodes.
4012aa9fd06SSteven J. Hill  */
4022aa9fd06SSteven J. Hill enum mm_32f_40_minor_op {
4032aa9fd06SSteven J. Hill 	mm_fmovf_op,
4042aa9fd06SSteven J. Hill 	mm_fmovt_op,
4052aa9fd06SSteven J. Hill };
4062aa9fd06SSteven J. Hill 
4072aa9fd06SSteven J. Hill /*
4082aa9fd06SSteven J. Hill  * (microMIPS) POOL32F secondary minor opcodes.
4092aa9fd06SSteven J. Hill  */
4102aa9fd06SSteven J. Hill enum mm_32f_60_minor_op {
4112aa9fd06SSteven J. Hill 	mm_fadd_op,
4122aa9fd06SSteven J. Hill 	mm_fsub_op,
4132aa9fd06SSteven J. Hill 	mm_fmul_op,
4142aa9fd06SSteven J. Hill 	mm_fdiv_op,
4152aa9fd06SSteven J. Hill };
4162aa9fd06SSteven J. Hill 
4172aa9fd06SSteven J. Hill /*
4182aa9fd06SSteven J. Hill  * (microMIPS) POOL32F secondary minor opcodes.
4192aa9fd06SSteven J. Hill  */
4202aa9fd06SSteven J. Hill enum mm_32f_70_minor_op {
4212aa9fd06SSteven J. Hill 	mm_fmovn_op,
4222aa9fd06SSteven J. Hill 	mm_fmovz_op,
4232aa9fd06SSteven J. Hill };
4242aa9fd06SSteven J. Hill 
4252aa9fd06SSteven J. Hill /*
4262aa9fd06SSteven J. Hill  * (microMIPS) POOL32FXF secondary minor opcodes for POOL32F.
4272aa9fd06SSteven J. Hill  */
4282aa9fd06SSteven J. Hill enum mm_32f_73_minor_op {
4292aa9fd06SSteven J. Hill 	mm_fmov0_op = 0x01,
4302aa9fd06SSteven J. Hill 	mm_fcvtl_op = 0x04,
4312aa9fd06SSteven J. Hill 	mm_movf0_op = 0x05,
4322aa9fd06SSteven J. Hill 	mm_frsqrt_op = 0x08,
4332aa9fd06SSteven J. Hill 	mm_ffloorl_op = 0x0c,
4342aa9fd06SSteven J. Hill 	mm_fabs0_op = 0x0d,
4352aa9fd06SSteven J. Hill 	mm_fcvtw_op = 0x24,
4362aa9fd06SSteven J. Hill 	mm_movt0_op = 0x25,
4372aa9fd06SSteven J. Hill 	mm_fsqrt_op = 0x28,
4382aa9fd06SSteven J. Hill 	mm_ffloorw_op = 0x2c,
4392aa9fd06SSteven J. Hill 	mm_fneg0_op = 0x2d,
4402aa9fd06SSteven J. Hill 	mm_cfc1_op = 0x40,
4412aa9fd06SSteven J. Hill 	mm_frecip_op = 0x48,
4422aa9fd06SSteven J. Hill 	mm_fceill_op = 0x4c,
4432aa9fd06SSteven J. Hill 	mm_fcvtd0_op = 0x4d,
4442aa9fd06SSteven J. Hill 	mm_ctc1_op = 0x60,
4452aa9fd06SSteven J. Hill 	mm_fceilw_op = 0x6c,
4462aa9fd06SSteven J. Hill 	mm_fcvts0_op = 0x6d,
4472aa9fd06SSteven J. Hill 	mm_mfc1_op = 0x80,
4482aa9fd06SSteven J. Hill 	mm_fmov1_op = 0x81,
4492aa9fd06SSteven J. Hill 	mm_movf1_op = 0x85,
4502aa9fd06SSteven J. Hill 	mm_ftruncl_op = 0x8c,
4512aa9fd06SSteven J. Hill 	mm_fabs1_op = 0x8d,
4522aa9fd06SSteven J. Hill 	mm_mtc1_op = 0xa0,
4532aa9fd06SSteven J. Hill 	mm_movt1_op = 0xa5,
4542aa9fd06SSteven J. Hill 	mm_ftruncw_op = 0xac,
4552aa9fd06SSteven J. Hill 	mm_fneg1_op = 0xad,
4569355e59cSSteven J. Hill 	mm_mfhc1_op = 0xc0,
4572aa9fd06SSteven J. Hill 	mm_froundl_op = 0xcc,
4582aa9fd06SSteven J. Hill 	mm_fcvtd1_op = 0xcd,
4599355e59cSSteven J. Hill 	mm_mthc1_op = 0xe0,
4602aa9fd06SSteven J. Hill 	mm_froundw_op = 0xec,
4612aa9fd06SSteven J. Hill 	mm_fcvts1_op = 0xed,
4622aa9fd06SSteven J. Hill };
4632aa9fd06SSteven J. Hill 
4642aa9fd06SSteven J. Hill /*
4652aa9fd06SSteven J. Hill  * (microMIPS) POOL16C minor opcodes.
4662aa9fd06SSteven J. Hill  */
4672aa9fd06SSteven J. Hill enum mm_16c_minor_op {
4682aa9fd06SSteven J. Hill 	mm_lwm16_op = 0x04,
4692aa9fd06SSteven J. Hill 	mm_swm16_op = 0x05,
470dfb033f0STony Wu 	mm_jr16_op = 0x0c,
471dfb033f0STony Wu 	mm_jrc_op = 0x0d,
472dfb033f0STony Wu 	mm_jalr16_op = 0x0e,
473dfb033f0STony Wu 	mm_jalrs16_op = 0x0f,
474dfb033f0STony Wu 	mm_jraddiusp_op = 0x18,
4752aa9fd06SSteven J. Hill };
4762aa9fd06SSteven J. Hill 
4772aa9fd06SSteven J. Hill /*
4782aa9fd06SSteven J. Hill  * (microMIPS) POOL16D minor opcodes.
4792aa9fd06SSteven J. Hill  */
4802aa9fd06SSteven J. Hill enum mm_16d_minor_op {
4812aa9fd06SSteven J. Hill 	mm_addius5_func,
4822aa9fd06SSteven J. Hill 	mm_addiusp_func,
4832aa9fd06SSteven J. Hill };
4842aa9fd06SSteven J. Hill 
4852aa9fd06SSteven J. Hill /*
486cd574704SSteven J. Hill  * (MIPS16e) opcodes.
487cd574704SSteven J. Hill  */
488cd574704SSteven J. Hill enum MIPS16e_ops {
489cd574704SSteven J. Hill 	MIPS16e_jal_op = 003,
490cd574704SSteven J. Hill 	MIPS16e_ld_op = 007,
491cd574704SSteven J. Hill 	MIPS16e_i8_op = 014,
492cd574704SSteven J. Hill 	MIPS16e_sd_op = 017,
493cd574704SSteven J. Hill 	MIPS16e_lb_op = 020,
494cd574704SSteven J. Hill 	MIPS16e_lh_op = 021,
495cd574704SSteven J. Hill 	MIPS16e_lwsp_op = 022,
496cd574704SSteven J. Hill 	MIPS16e_lw_op = 023,
497cd574704SSteven J. Hill 	MIPS16e_lbu_op = 024,
498cd574704SSteven J. Hill 	MIPS16e_lhu_op = 025,
499cd574704SSteven J. Hill 	MIPS16e_lwpc_op = 026,
500cd574704SSteven J. Hill 	MIPS16e_lwu_op = 027,
501cd574704SSteven J. Hill 	MIPS16e_sb_op = 030,
502cd574704SSteven J. Hill 	MIPS16e_sh_op = 031,
503cd574704SSteven J. Hill 	MIPS16e_swsp_op = 032,
504cd574704SSteven J. Hill 	MIPS16e_sw_op = 033,
505cd574704SSteven J. Hill 	MIPS16e_rr_op = 035,
506cd574704SSteven J. Hill 	MIPS16e_extend_op = 036,
507cd574704SSteven J. Hill 	MIPS16e_i64_op = 037,
508cd574704SSteven J. Hill };
509cd574704SSteven J. Hill 
510cd574704SSteven J. Hill enum MIPS16e_i64_func {
511cd574704SSteven J. Hill 	MIPS16e_ldsp_func,
512cd574704SSteven J. Hill 	MIPS16e_sdsp_func,
513cd574704SSteven J. Hill 	MIPS16e_sdrasp_func,
514cd574704SSteven J. Hill 	MIPS16e_dadjsp_func,
515cd574704SSteven J. Hill 	MIPS16e_ldpc_func,
516cd574704SSteven J. Hill };
517cd574704SSteven J. Hill 
518cd574704SSteven J. Hill enum MIPS16e_rr_func {
519cd574704SSteven J. Hill 	MIPS16e_jr_func,
520cd574704SSteven J. Hill };
521cd574704SSteven J. Hill 
522cd574704SSteven J. Hill enum MIPS6e_i8_func {
523cd574704SSteven J. Hill 	MIPS16e_swrasp_func = 02,
524cd574704SSteven J. Hill };
525cd574704SSteven J. Hill 
526cd574704SSteven J. Hill /*
527102cedc3SLeonid Yegoshin  * (microMIPS & MIPS16e) NOP instruction.
528102cedc3SLeonid Yegoshin  */
529102cedc3SLeonid Yegoshin #define MM_NOP16	0x0c00
530102cedc3SLeonid Yegoshin 
53185dfaf08SRalf Baechle struct j_format {
5328471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6, /* Jump format */
5338471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int target : 26,
53485dfaf08SRalf Baechle 	;))
53585dfaf08SRalf Baechle };
53685dfaf08SRalf Baechle 
53785dfaf08SRalf Baechle struct i_format {			/* signed immediate format */
5388471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
5398471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
5408471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
5418471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 16,
54285dfaf08SRalf Baechle 	;))))
54385dfaf08SRalf Baechle };
54485dfaf08SRalf Baechle 
54585dfaf08SRalf Baechle struct u_format {			/* unsigned immediate format */
5468471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
5478471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
5488471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
5498471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int uimmediate : 16,
55085dfaf08SRalf Baechle 	;))))
55185dfaf08SRalf Baechle };
55285dfaf08SRalf Baechle 
55385dfaf08SRalf Baechle struct c_format {			/* Cache (>= R6000) format */
5548471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
5558471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
5568471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int c_op : 3,
5578471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int cache : 2,
5588471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int simmediate : 16,
55985dfaf08SRalf Baechle 	;)))))
56085dfaf08SRalf Baechle };
56185dfaf08SRalf Baechle 
56285dfaf08SRalf Baechle struct r_format {			/* Register format */
5638471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
5648471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
5658471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
5668471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rd : 5,
5678471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int re : 5,
5688471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
56985dfaf08SRalf Baechle 	;))))))
57085dfaf08SRalf Baechle };
57185dfaf08SRalf Baechle 
57285dfaf08SRalf Baechle struct p_format {		/* Performance counter format (R10000) */
5738471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
5748471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
5758471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
5768471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rd : 5,
5778471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int re : 5,
5788471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
57985dfaf08SRalf Baechle 	;))))))
58085dfaf08SRalf Baechle };
58185dfaf08SRalf Baechle 
58285dfaf08SRalf Baechle struct f_format {			/* FPU register format */
5838471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
5848471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 1,
5858471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 4,
5868471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
5878471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rd : 5,
5888471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int re : 5,
5898471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
59085dfaf08SRalf Baechle 	;)))))))
59185dfaf08SRalf Baechle };
59285dfaf08SRalf Baechle 
59385dfaf08SRalf Baechle struct ma_format {		/* FPU multiply and add format (MIPS IV) */
5948471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
5958471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fr : 5,
5968471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ft : 5,
5978471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
5988471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
5998471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 4,
6008471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 2,
60185dfaf08SRalf Baechle 	;)))))))
60285dfaf08SRalf Baechle };
60385dfaf08SRalf Baechle 
60485dfaf08SRalf Baechle struct b_format {			/* BREAK and SYSCALL */
6058471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
6068471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int code : 20,
6078471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
60885dfaf08SRalf Baechle 	;)))
60985dfaf08SRalf Baechle };
61085dfaf08SRalf Baechle 
6118fba1e58SRalf Baechle struct ps_format {			/* MIPS-3D / paired single format */
6128471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
6138471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
6148471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ft : 5,
6158471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
6168471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
6178471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
6188fba1e58SRalf Baechle 	;))))))
6198fba1e58SRalf Baechle };
6208fba1e58SRalf Baechle 
6218fba1e58SRalf Baechle struct v_format {				/* MDMX vector format */
6228471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
6238471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int sel : 4,
6248471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 1,
6258471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int vt : 5,
6268471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int vs : 5,
6278471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int vd : 5,
6288471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
6298fba1e58SRalf Baechle 	;)))))))
6308fba1e58SRalf Baechle };
6318fba1e58SRalf Baechle 
632*6701ca2dSLeonid Yegoshin struct msa_mi10_format {		/* MSA MI10 */
633*6701ca2dSLeonid Yegoshin 	__BITFIELD_FIELD(unsigned int opcode : 6,
634*6701ca2dSLeonid Yegoshin 	__BITFIELD_FIELD(signed int s10 : 10,
635*6701ca2dSLeonid Yegoshin 	__BITFIELD_FIELD(unsigned int rs : 5,
636*6701ca2dSLeonid Yegoshin 	__BITFIELD_FIELD(unsigned int wd : 5,
637*6701ca2dSLeonid Yegoshin 	__BITFIELD_FIELD(unsigned int func : 4,
638*6701ca2dSLeonid Yegoshin 	__BITFIELD_FIELD(unsigned int df : 2,
639*6701ca2dSLeonid Yegoshin 	;))))))
640*6701ca2dSLeonid Yegoshin };
641*6701ca2dSLeonid Yegoshin 
642aa1af47fSLeonid Yegoshin struct spec3_format {   /* SPEC3 */
6438471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode:6,
6448471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs:5,
6458471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt:5,
6468471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate:9,
6478471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func:7,
648aa1af47fSLeonid Yegoshin 	;)))))
649aa1af47fSLeonid Yegoshin };
650aa1af47fSLeonid Yegoshin 
6512aa9fd06SSteven J. Hill /*
6522aa9fd06SSteven J. Hill  * microMIPS instruction formats (32-bit length)
6532aa9fd06SSteven J. Hill  *
6542aa9fd06SSteven J. Hill  * NOTE:
6552aa9fd06SSteven J. Hill  *	Parenthesis denote whether the format is a microMIPS instruction or
6562aa9fd06SSteven J. Hill  *	if it is MIPS32 instruction re-encoded for use in the microMIPS ASE.
6572aa9fd06SSteven J. Hill  */
6582aa9fd06SSteven J. Hill struct fb_format {		/* FPU branch format (MIPS32) */
6598471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
6608471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int bc : 5,
6618471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int cc : 3,
6628471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int flag : 2,
6638471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 16,
6642aa9fd06SSteven J. Hill 	;)))))
6652aa9fd06SSteven J. Hill };
6662aa9fd06SSteven J. Hill 
6672aa9fd06SSteven J. Hill struct fp0_format {		/* FPU multiply and add format (MIPS32) */
6688471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
6698471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 5,
6708471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ft : 5,
6718471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
6728471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
6738471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
6742aa9fd06SSteven J. Hill 	;))))))
6752aa9fd06SSteven J. Hill };
6762aa9fd06SSteven J. Hill 
6772aa9fd06SSteven J. Hill struct mm_fp0_format {		/* FPU multipy and add format (microMIPS) */
6788471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
6798471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ft : 5,
6808471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
6818471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
6828471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 3,
6838471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int op : 2,
6848471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
6852aa9fd06SSteven J. Hill 	;)))))))
6862aa9fd06SSteven J. Hill };
6872aa9fd06SSteven J. Hill 
6882aa9fd06SSteven J. Hill struct fp1_format {		/* FPU mfc1 and cfc1 format (MIPS32) */
6898471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
6908471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int op : 5,
6918471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
6928471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
6938471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
6948471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
6952aa9fd06SSteven J. Hill 	;))))))
6962aa9fd06SSteven J. Hill };
6972aa9fd06SSteven J. Hill 
6982aa9fd06SSteven J. Hill struct mm_fp1_format {		/* FPU mfc1 and cfc1 format (microMIPS) */
6998471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
7008471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
7018471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
7028471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 2,
7038471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int op : 8,
7048471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
7052aa9fd06SSteven J. Hill 	;))))))
7062aa9fd06SSteven J. Hill };
7072aa9fd06SSteven J. Hill 
7082aa9fd06SSteven J. Hill struct mm_fp2_format {		/* FPU movt and movf format (microMIPS) */
7098471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
7108471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
7118471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
7128471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int cc : 3,
7138471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int zero : 2,
7148471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 2,
7158471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int op : 3,
7168471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
7172aa9fd06SSteven J. Hill 	;))))))))
7182aa9fd06SSteven J. Hill };
7192aa9fd06SSteven J. Hill 
7202aa9fd06SSteven J. Hill struct mm_fp3_format {		/* FPU abs and neg format (microMIPS) */
7218471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
7228471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
7238471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
7248471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 3,
7258471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int op : 7,
7268471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
7272aa9fd06SSteven J. Hill 	;))))))
7282aa9fd06SSteven J. Hill };
7292aa9fd06SSteven J. Hill 
7302aa9fd06SSteven J. Hill struct mm_fp4_format {		/* FPU c.cond format (microMIPS) */
7318471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
7328471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
7338471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
7348471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int cc : 3,
7358471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 3,
7368471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int cond : 4,
7378471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
7382aa9fd06SSteven J. Hill 	;)))))))
7392aa9fd06SSteven J. Hill };
7402aa9fd06SSteven J. Hill 
7412aa9fd06SSteven J. Hill struct mm_fp5_format {		/* FPU lwxc1 and swxc1 format (microMIPS) */
7428471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
7438471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int index : 5,
7448471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int base : 5,
7458471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
7468471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int op : 5,
7478471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
7482aa9fd06SSteven J. Hill 	;))))))
7492aa9fd06SSteven J. Hill };
7502aa9fd06SSteven J. Hill 
7512aa9fd06SSteven J. Hill struct fp6_format {		/* FPU madd and msub format (MIPS IV) */
7528471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
7538471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fr : 5,
7548471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ft : 5,
7558471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
7568471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
7578471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
7582aa9fd06SSteven J. Hill 	;))))))
7592aa9fd06SSteven J. Hill };
7602aa9fd06SSteven J. Hill 
7612aa9fd06SSteven J. Hill struct mm_fp6_format {		/* FPU madd and msub format (microMIPS) */
7628471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
7638471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ft : 5,
7648471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
7658471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
7668471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fr : 5,
7678471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
7682aa9fd06SSteven J. Hill 	;))))))
7692aa9fd06SSteven J. Hill };
7702aa9fd06SSteven J. Hill 
7712aa9fd06SSteven J. Hill struct mm_i_format {		/* Immediate format (microMIPS) */
7728471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
7738471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
7748471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
7758471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 16,
7762aa9fd06SSteven J. Hill 	;))))
7772aa9fd06SSteven J. Hill };
7782aa9fd06SSteven J. Hill 
7792aa9fd06SSteven J. Hill struct mm_m_format {		/* Multi-word load/store format (microMIPS) */
7808471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
7818471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rd : 5,
7828471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int base : 5,
7838471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 4,
7848471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 12,
7852aa9fd06SSteven J. Hill 	;)))))
7862aa9fd06SSteven J. Hill };
7872aa9fd06SSteven J. Hill 
7882aa9fd06SSteven J. Hill struct mm_x_format {		/* Scaled indexed load format (microMIPS) */
7898471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
7908471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int index : 5,
7918471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int base : 5,
7928471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rd : 5,
7938471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 11,
7942aa9fd06SSteven J. Hill 	;)))))
7952aa9fd06SSteven J. Hill };
7962aa9fd06SSteven J. Hill 
7972aa9fd06SSteven J. Hill /*
7982aa9fd06SSteven J. Hill  * microMIPS instruction formats (16-bit length)
7992aa9fd06SSteven J. Hill  */
8002aa9fd06SSteven J. Hill struct mm_b0_format {		/* Unconditional branch format (microMIPS) */
8018471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
8028471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 10,
8038471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 16, /* Ignored */
8042aa9fd06SSteven J. Hill 	;)))
8052aa9fd06SSteven J. Hill };
8062aa9fd06SSteven J. Hill 
8072aa9fd06SSteven J. Hill struct mm_b1_format {		/* Conditional branch format (microMIPS) */
8088471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
8098471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 3,
8108471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 7,
8118471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 16, /* Ignored */
8122aa9fd06SSteven J. Hill 	;))))
8132aa9fd06SSteven J. Hill };
8142aa9fd06SSteven J. Hill 
8152aa9fd06SSteven J. Hill struct mm16_m_format {		/* Multi-word load/store format */
8168471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
8178471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 4,
8188471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rlist : 2,
8198471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm : 4,
8208471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 16, /* Ignored */
8212aa9fd06SSteven J. Hill 	;)))))
8222aa9fd06SSteven J. Hill };
8232aa9fd06SSteven J. Hill 
8242aa9fd06SSteven J. Hill struct mm16_rb_format {		/* Signed immediate format */
8258471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
8268471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 3,
8278471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int base : 3,
8288471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 4,
8298471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 16, /* Ignored */
8302aa9fd06SSteven J. Hill 	;)))))
8312aa9fd06SSteven J. Hill };
8322aa9fd06SSteven J. Hill 
8332aa9fd06SSteven J. Hill struct mm16_r3_format {		/* Load from global pointer format */
8348471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
8358471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 3,
8368471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 7,
8378471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 16, /* Ignored */
8382aa9fd06SSteven J. Hill 	;))))
8392aa9fd06SSteven J. Hill };
8402aa9fd06SSteven J. Hill 
8412aa9fd06SSteven J. Hill struct mm16_r5_format {		/* Load/store from stack pointer format */
8428471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
8438471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
8448471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 5,
8458471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 16, /* Ignored */
8462aa9fd06SSteven J. Hill 	;))))
8472aa9fd06SSteven J. Hill };
8482aa9fd06SSteven J. Hill 
849cd574704SSteven J. Hill /*
850cd574704SSteven J. Hill  * MIPS16e instruction formats (16-bit length)
851cd574704SSteven J. Hill  */
852cd574704SSteven J. Hill struct m16e_rr {
8538471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
8548471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rx : 3,
8558471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int nd : 1,
8568471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int l : 1,
8578471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ra : 1,
8588471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 5,
859cd574704SSteven J. Hill 	;))))))
860cd574704SSteven J. Hill };
861cd574704SSteven J. Hill 
862cd574704SSteven J. Hill struct m16e_jal {
8638471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
8648471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int x : 1,
8658471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm20_16 : 5,
8668471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int imm25_21 : 5,
867cd574704SSteven J. Hill 	;))))
868cd574704SSteven J. Hill };
869cd574704SSteven J. Hill 
870cd574704SSteven J. Hill struct m16e_i64 {
8718471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
8728471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 3,
8738471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm : 8,
874cd574704SSteven J. Hill 	;)))
875cd574704SSteven J. Hill };
876cd574704SSteven J. Hill 
877cd574704SSteven J. Hill struct m16e_ri64 {
8788471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
8798471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 3,
8808471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ry : 3,
8818471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm : 5,
882cd574704SSteven J. Hill 	;))))
883cd574704SSteven J. Hill };
884cd574704SSteven J. Hill 
885cd574704SSteven J. Hill struct m16e_ri {
8868471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
8878471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rx : 3,
8888471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm : 8,
889cd574704SSteven J. Hill 	;)))
890cd574704SSteven J. Hill };
891cd574704SSteven J. Hill 
892cd574704SSteven J. Hill struct m16e_rri {
8938471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
8948471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rx : 3,
8958471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ry : 3,
8968471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm : 5,
897cd574704SSteven J. Hill 	;))))
898cd574704SSteven J. Hill };
899cd574704SSteven J. Hill 
900cd574704SSteven J. Hill struct m16e_i8 {
9018471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
9028471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 3,
9038471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm : 8,
904cd574704SSteven J. Hill 	;)))
905cd574704SSteven J. Hill };
906cd574704SSteven J. Hill 
90790e8cacdSRalf Baechle union mips_instruction {
90890e8cacdSRalf Baechle 	unsigned int word;
90990e8cacdSRalf Baechle 	unsigned short halfword[2];
91090e8cacdSRalf Baechle 	unsigned char byte[4];
91190e8cacdSRalf Baechle 	struct j_format j_format;
91290e8cacdSRalf Baechle 	struct i_format i_format;
91390e8cacdSRalf Baechle 	struct u_format u_format;
91490e8cacdSRalf Baechle 	struct c_format c_format;
91590e8cacdSRalf Baechle 	struct r_format r_format;
91690e8cacdSRalf Baechle 	struct p_format p_format;
91790e8cacdSRalf Baechle 	struct f_format f_format;
91890e8cacdSRalf Baechle 	struct ma_format ma_format;
919*6701ca2dSLeonid Yegoshin 	struct msa_mi10_format msa_mi10_format;
92090e8cacdSRalf Baechle 	struct b_format b_format;
9218fba1e58SRalf Baechle 	struct ps_format ps_format;
9228fba1e58SRalf Baechle 	struct v_format v_format;
923aa1af47fSLeonid Yegoshin 	struct spec3_format spec3_format;
9242aa9fd06SSteven J. Hill 	struct fb_format fb_format;
9252aa9fd06SSteven J. Hill 	struct fp0_format fp0_format;
9262aa9fd06SSteven J. Hill 	struct mm_fp0_format mm_fp0_format;
9272aa9fd06SSteven J. Hill 	struct fp1_format fp1_format;
9282aa9fd06SSteven J. Hill 	struct mm_fp1_format mm_fp1_format;
9292aa9fd06SSteven J. Hill 	struct mm_fp2_format mm_fp2_format;
9302aa9fd06SSteven J. Hill 	struct mm_fp3_format mm_fp3_format;
9312aa9fd06SSteven J. Hill 	struct mm_fp4_format mm_fp4_format;
9322aa9fd06SSteven J. Hill 	struct mm_fp5_format mm_fp5_format;
9332aa9fd06SSteven J. Hill 	struct fp6_format fp6_format;
9342aa9fd06SSteven J. Hill 	struct mm_fp6_format mm_fp6_format;
9352aa9fd06SSteven J. Hill 	struct mm_i_format mm_i_format;
9362aa9fd06SSteven J. Hill 	struct mm_m_format mm_m_format;
9372aa9fd06SSteven J. Hill 	struct mm_x_format mm_x_format;
9382aa9fd06SSteven J. Hill 	struct mm_b0_format mm_b0_format;
9392aa9fd06SSteven J. Hill 	struct mm_b1_format mm_b1_format;
9402aa9fd06SSteven J. Hill 	struct mm16_m_format mm16_m_format ;
9412aa9fd06SSteven J. Hill 	struct mm16_rb_format mm16_rb_format;
9422aa9fd06SSteven J. Hill 	struct mm16_r3_format mm16_r3_format;
9432aa9fd06SSteven J. Hill 	struct mm16_r5_format mm16_r5_format;
94490e8cacdSRalf Baechle };
94590e8cacdSRalf Baechle 
946cd574704SSteven J. Hill union mips16e_instruction {
947cd574704SSteven J. Hill 	unsigned int full : 16;
948cd574704SSteven J. Hill 	struct m16e_rr rr;
949cd574704SSteven J. Hill 	struct m16e_jal jal;
950cd574704SSteven J. Hill 	struct m16e_i64 i64;
951cd574704SSteven J. Hill 	struct m16e_ri64 ri64;
952cd574704SSteven J. Hill 	struct m16e_ri ri;
953cd574704SSteven J. Hill 	struct m16e_rri rri;
954cd574704SSteven J. Hill 	struct m16e_i8 i8;
955cd574704SSteven J. Hill };
956cd574704SSteven J. Hill 
95790e8cacdSRalf Baechle #endif /* _UAPI_ASM_INST_H */
958