xref: /openbmc/linux/arch/mips/include/asm/sgi/ioc.h (revision e5451c8f8330e03ad3cfa16048b4daf961af434f)
1384740dcSRalf Baechle /*
2384740dcSRalf Baechle  * This file is subject to the terms and conditions of the GNU General Public
3384740dcSRalf Baechle  * License. See the file "COPYING" in the main directory of this archive
4384740dcSRalf Baechle  * for more details.
5384740dcSRalf Baechle  *
6384740dcSRalf Baechle  * ioc.h: Definitions for SGI I/O Controller
7384740dcSRalf Baechle  *
8384740dcSRalf Baechle  * Copyright (C) 1996 David S. Miller
9384740dcSRalf Baechle  * Copyright (C) 1997, 1998, 1999, 2000 Ralf Baechle
10384740dcSRalf Baechle  * Copyright (C) 2001, 2003 Ladislav Michl
11384740dcSRalf Baechle  */
12384740dcSRalf Baechle 
13384740dcSRalf Baechle #ifndef _SGI_IOC_H
14384740dcSRalf Baechle #define _SGI_IOC_H
15384740dcSRalf Baechle 
16384740dcSRalf Baechle #include <linux/types.h>
17384740dcSRalf Baechle #include <asm/sgi/pi1.h>
18384740dcSRalf Baechle 
19384740dcSRalf Baechle /*
20*25985edcSLucas De Marchi  * All registers are 8-bit wide aligned on 32-bit boundary. Bad things
21384740dcSRalf Baechle  * happen if you try word access them. You have been warned.
22384740dcSRalf Baechle  */
23384740dcSRalf Baechle 
24384740dcSRalf Baechle struct sgioc_uart_regs {
25384740dcSRalf Baechle 	u8 _ctrl1[3];
26384740dcSRalf Baechle 	volatile u8 ctrl1;
27384740dcSRalf Baechle 	u8 _data1[3];
28384740dcSRalf Baechle 	volatile u8 data1;
29384740dcSRalf Baechle 	u8 _ctrl2[3];
30384740dcSRalf Baechle 	volatile u8 ctrl2;
31384740dcSRalf Baechle 	u8 _data2[3];
32384740dcSRalf Baechle 	volatile u8 data2;
33384740dcSRalf Baechle };
34384740dcSRalf Baechle 
35384740dcSRalf Baechle struct sgioc_keyb_regs {
36384740dcSRalf Baechle 	u8 _data[3];
37384740dcSRalf Baechle 	volatile u8 data;
38384740dcSRalf Baechle 	u8 _command[3];
39384740dcSRalf Baechle 	volatile u8 command;
40384740dcSRalf Baechle };
41384740dcSRalf Baechle 
42384740dcSRalf Baechle struct sgint_regs {
43384740dcSRalf Baechle 	u8 _istat0[3];
44384740dcSRalf Baechle 	volatile u8 istat0;		/* Interrupt status zero */
45384740dcSRalf Baechle #define SGINT_ISTAT0_FFULL	0x01
46384740dcSRalf Baechle #define SGINT_ISTAT0_SCSI0	0x02
47384740dcSRalf Baechle #define SGINT_ISTAT0_SCSI1	0x04
48384740dcSRalf Baechle #define SGINT_ISTAT0_ENET	0x08
49384740dcSRalf Baechle #define SGINT_ISTAT0_GFXDMA	0x10
50384740dcSRalf Baechle #define SGINT_ISTAT0_PPORT	0x20
51384740dcSRalf Baechle #define SGINT_ISTAT0_HPC2	0x40
52384740dcSRalf Baechle #define SGINT_ISTAT0_LIO2	0x80
53384740dcSRalf Baechle 	u8 _imask0[3];
54384740dcSRalf Baechle 	volatile u8 imask0;		/* Interrupt mask zero */
55384740dcSRalf Baechle 	u8 _istat1[3];
56384740dcSRalf Baechle 	volatile u8 istat1;		/* Interrupt status one */
57384740dcSRalf Baechle #define SGINT_ISTAT1_ISDNI	0x01
58384740dcSRalf Baechle #define SGINT_ISTAT1_PWR	0x02
59384740dcSRalf Baechle #define SGINT_ISTAT1_ISDNH	0x04
60384740dcSRalf Baechle #define SGINT_ISTAT1_LIO3	0x08
61384740dcSRalf Baechle #define SGINT_ISTAT1_HPC3	0x10
62384740dcSRalf Baechle #define SGINT_ISTAT1_AFAIL	0x20
63384740dcSRalf Baechle #define SGINT_ISTAT1_VIDEO	0x40
64384740dcSRalf Baechle #define SGINT_ISTAT1_GIO2	0x80
65384740dcSRalf Baechle 	u8 _imask1[3];
66384740dcSRalf Baechle 	volatile u8 imask1;		/* Interrupt mask one */
67384740dcSRalf Baechle 	u8 _vmeistat[3];
68384740dcSRalf Baechle 	volatile u8 vmeistat;		/* VME interrupt status */
69384740dcSRalf Baechle 	u8 _cmeimask0[3];
70384740dcSRalf Baechle 	volatile u8 cmeimask0;		/* VME interrupt mask zero */
71384740dcSRalf Baechle 	u8 _cmeimask1[3];
72384740dcSRalf Baechle 	volatile u8 cmeimask1;		/* VME interrupt mask one */
73384740dcSRalf Baechle 	u8 _cmepol[3];
74384740dcSRalf Baechle 	volatile u8 cmepol;		/* VME polarity */
75384740dcSRalf Baechle 	u8 _tclear[3];
76384740dcSRalf Baechle 	volatile u8 tclear;
77384740dcSRalf Baechle 	u8 _errstat[3];
78384740dcSRalf Baechle 	volatile u8 errstat;	/* Error status reg, reserved on INT2 */
79384740dcSRalf Baechle 	u32 _unused0[2];
80384740dcSRalf Baechle 	u8 _tcnt0[3];
81384740dcSRalf Baechle 	volatile u8 tcnt0;		/* counter 0 */
82384740dcSRalf Baechle 	u8 _tcnt1[3];
83384740dcSRalf Baechle 	volatile u8 tcnt1;		/* counter 1 */
84384740dcSRalf Baechle 	u8 _tcnt2[3];
85384740dcSRalf Baechle 	volatile u8 tcnt2;		/* counter 2 */
86384740dcSRalf Baechle 	u8 _tcword[3];
87384740dcSRalf Baechle 	volatile u8 tcword;		/* control word */
88384740dcSRalf Baechle #define SGINT_TCWORD_BCD	0x01	/* Use BCD mode for counters */
89384740dcSRalf Baechle #define SGINT_TCWORD_MMASK	0x0e	/* Mode bitmask. */
90384740dcSRalf Baechle #define SGINT_TCWORD_MITC	0x00	/* IRQ on terminal count (doesn't work) */
91384740dcSRalf Baechle #define SGINT_TCWORD_MOS	0x02	/* One-shot IRQ mode. */
92384740dcSRalf Baechle #define SGINT_TCWORD_MRGEN	0x04	/* Normal rate generation */
93384740dcSRalf Baechle #define SGINT_TCWORD_MSWGEN	0x06	/* Square wave generator mode */
94384740dcSRalf Baechle #define SGINT_TCWORD_MSWST	0x08	/* Software strobe */
95384740dcSRalf Baechle #define SGINT_TCWORD_MHWST	0x0a	/* Hardware strobe */
96384740dcSRalf Baechle #define SGINT_TCWORD_CMASK	0x30	/* Command mask */
97384740dcSRalf Baechle #define SGINT_TCWORD_CLAT	0x00	/* Latch command */
98384740dcSRalf Baechle #define SGINT_TCWORD_CLSB	0x10	/* LSB read/write */
99384740dcSRalf Baechle #define SGINT_TCWORD_CMSB	0x20	/* MSB read/write */
100384740dcSRalf Baechle #define SGINT_TCWORD_CALL	0x30	/* Full counter read/write */
101384740dcSRalf Baechle #define SGINT_TCWORD_CNT0	0x00	/* Select counter zero */
102384740dcSRalf Baechle #define SGINT_TCWORD_CNT1	0x40	/* Select counter one */
103384740dcSRalf Baechle #define SGINT_TCWORD_CNT2	0x80	/* Select counter two */
104384740dcSRalf Baechle #define SGINT_TCWORD_CRBCK	0xc0	/* Readback command */
105384740dcSRalf Baechle };
106384740dcSRalf Baechle 
107384740dcSRalf Baechle /*
108384740dcSRalf Baechle  * The timer is the good old 8254.  Unlike in PCs it's clocked at exactly 1MHz
109384740dcSRalf Baechle  */
110384740dcSRalf Baechle #define SGINT_TIMER_CLOCK	1000000
111384740dcSRalf Baechle 
112384740dcSRalf Baechle /*
113384740dcSRalf Baechle  * This is the constant we're using for calibrating the counter.
114384740dcSRalf Baechle  */
115384740dcSRalf Baechle #define SGINT_TCSAMP_COUNTER	((SGINT_TIMER_CLOCK / HZ) + 255)
116384740dcSRalf Baechle 
117384740dcSRalf Baechle /* We need software copies of these because they are write only. */
118384740dcSRalf Baechle extern u8 sgi_ioc_reset, sgi_ioc_write;
119384740dcSRalf Baechle 
120384740dcSRalf Baechle struct sgioc_regs {
121384740dcSRalf Baechle 	struct pi1_regs pport;
122384740dcSRalf Baechle 	u32 _unused0[2];
123384740dcSRalf Baechle 	struct sgioc_uart_regs uart;
124384740dcSRalf Baechle 	struct sgioc_keyb_regs kbdmouse;
125384740dcSRalf Baechle 	u8 _gcsel[3];
126384740dcSRalf Baechle 	volatile u8 gcsel;
127384740dcSRalf Baechle 	u8 _genctrl[3];
128384740dcSRalf Baechle 	volatile u8 genctrl;
129384740dcSRalf Baechle 	u8 _panel[3];
130384740dcSRalf Baechle 	volatile u8 panel;
131384740dcSRalf Baechle #define SGIOC_PANEL_POWERON	0x01
132384740dcSRalf Baechle #define SGIOC_PANEL_POWERINTR	0x02
133384740dcSRalf Baechle #define SGIOC_PANEL_VOLDNINTR	0x10
134384740dcSRalf Baechle #define SGIOC_PANEL_VOLDNHOLD	0x20
135384740dcSRalf Baechle #define SGIOC_PANEL_VOLUPINTR	0x40
136384740dcSRalf Baechle #define SGIOC_PANEL_VOLUPHOLD	0x80
137384740dcSRalf Baechle 	u32 _unused1;
138384740dcSRalf Baechle 	u8 _sysid[3];
139384740dcSRalf Baechle 	volatile u8 sysid;
140384740dcSRalf Baechle #define SGIOC_SYSID_FULLHOUSE	0x01
141384740dcSRalf Baechle #define SGIOC_SYSID_BOARDREV(x) (((x) & 0x1e) >> 1)
142384740dcSRalf Baechle #define SGIOC_SYSID_CHIPREV(x)	(((x) & 0xe0) >> 5)
143384740dcSRalf Baechle 	u32 _unused2;
144384740dcSRalf Baechle 	u8 _read[3];
145384740dcSRalf Baechle 	volatile u8 read;
146384740dcSRalf Baechle 	u32 _unused3;
147384740dcSRalf Baechle 	u8 _dmasel[3];
148384740dcSRalf Baechle 	volatile u8 dmasel;
149384740dcSRalf Baechle #define SGIOC_DMASEL_SCLK10MHZ	0x00	/* use 10MHZ serial clock */
150384740dcSRalf Baechle #define SGIOC_DMASEL_ISDNB	0x01	/* enable isdn B */
151384740dcSRalf Baechle #define SGIOC_DMASEL_ISDNA	0x02	/* enable isdn A */
152384740dcSRalf Baechle #define SGIOC_DMASEL_PPORT	0x04	/* use parallel DMA */
153384740dcSRalf Baechle #define SGIOC_DMASEL_SCLK667MHZ 0x10	/* use 6.67MHZ serial clock */
154384740dcSRalf Baechle #define SGIOC_DMASEL_SCLKEXT	0x20	/* use external serial clock */
155384740dcSRalf Baechle 	u32 _unused4;
156384740dcSRalf Baechle 	u8 _reset[3];
157384740dcSRalf Baechle 	volatile u8 reset;
158384740dcSRalf Baechle #define SGIOC_RESET_PPORT	0x01	/* 0=parport reset, 1=nornal */
159384740dcSRalf Baechle #define SGIOC_RESET_KBDMOUSE	0x02	/* 0=kbdmouse reset, 1=normal */
160384740dcSRalf Baechle #define SGIOC_RESET_EISA	0x04	/* 0=eisa reset, 1=normal */
161384740dcSRalf Baechle #define SGIOC_RESET_ISDN	0x08	/* 0=isdn reset, 1=normal */
162384740dcSRalf Baechle #define SGIOC_RESET_LC0OFF	0x10	/* guiness: turn led off (red, else green) */
163384740dcSRalf Baechle #define SGIOC_RESET_LC1OFF	0x20	/* guiness: turn led off (green, else amber) */
164384740dcSRalf Baechle 	u32 _unused5;
165384740dcSRalf Baechle 	u8 _write[3];
166384740dcSRalf Baechle 	volatile u8 write;
167af901ca1SAndré Goddard Rosa #define SGIOC_WRITE_NTHRESH	0x01	/* use 4.5db threshold */
168384740dcSRalf Baechle #define SGIOC_WRITE_TPSPEED	0x02	/* use 100ohm TP speed */
169384740dcSRalf Baechle #define SGIOC_WRITE_EPSEL	0x04	/* force cable mode: 1=AUI 0=TP */
170384740dcSRalf Baechle #define SGIOC_WRITE_EASEL	0x08	/* 1=autoselect 0=manual cable selection */
171384740dcSRalf Baechle #define SGIOC_WRITE_U1AMODE	0x10	/* 1=PC 0=MAC UART mode */
172384740dcSRalf Baechle #define SGIOC_WRITE_U0AMODE	0x20	/* 1=PC 0=MAC UART mode */
173384740dcSRalf Baechle #define SGIOC_WRITE_MLO		0x40	/* 1=4.75V 0=+5V */
174384740dcSRalf Baechle #define SGIOC_WRITE_MHI		0x80	/* 1=5.25V 0=+5V */
175384740dcSRalf Baechle 	u32 _unused6;
176384740dcSRalf Baechle 	struct sgint_regs int3;
177384740dcSRalf Baechle 	u32 _unused7[16];
178384740dcSRalf Baechle 	volatile u32 extio;		/* FullHouse only */
179384740dcSRalf Baechle #define EXTIO_S0_IRQ_3		0x8000	/* S0: vid.vsync */
180384740dcSRalf Baechle #define EXTIO_S0_IRQ_2		0x4000	/* S0: gfx.fifofull */
181384740dcSRalf Baechle #define EXTIO_S0_IRQ_1		0x2000	/* S0: gfx.int */
182384740dcSRalf Baechle #define EXTIO_S0_RETRACE	0x1000
183384740dcSRalf Baechle #define EXTIO_SG_IRQ_3		0x0800	/* SG: vid.vsync */
184384740dcSRalf Baechle #define EXTIO_SG_IRQ_2		0x0400	/* SG: gfx.fifofull */
185384740dcSRalf Baechle #define EXTIO_SG_IRQ_1		0x0200	/* SG: gfx.int */
186384740dcSRalf Baechle #define EXTIO_SG_RETRACE	0x0100
187384740dcSRalf Baechle #define EXTIO_GIO_33MHZ		0x0080
188384740dcSRalf Baechle #define EXTIO_EISA_BUSERR	0x0040
189384740dcSRalf Baechle #define EXTIO_MC_BUSERR		0x0020
190384740dcSRalf Baechle #define EXTIO_HPC3_BUSERR	0x0010
191384740dcSRalf Baechle #define EXTIO_S0_STAT_1		0x0008
192384740dcSRalf Baechle #define EXTIO_S0_STAT_0		0x0004
193384740dcSRalf Baechle #define EXTIO_SG_STAT_1		0x0002
194384740dcSRalf Baechle #define EXTIO_SG_STAT_0		0x0001
195384740dcSRalf Baechle };
196384740dcSRalf Baechle 
197384740dcSRalf Baechle extern struct sgioc_regs *sgioc;
198384740dcSRalf Baechle extern struct sgint_regs *sgint;
199384740dcSRalf Baechle 
200384740dcSRalf Baechle #endif
201