xref: /openbmc/linux/arch/mips/include/asm/mipsregs.h (revision 97ab1bb4901cb5e1e43f6f7effd44e03d0e7427d)
1 /*
2  * This file is subject to the terms and conditions of the GNU General Public
3  * License.  See the file "COPYING" in the main directory of this archive
4  * for more details.
5  *
6  * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7  * Copyright (C) 2000 Silicon Graphics, Inc.
8  * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9  * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
10  * Copyright (C) 2000, 07 MIPS Technologies, Inc.
11  * Copyright (C) 2003, 2004  Maciej W. Rozycki
12  */
13 #ifndef _ASM_MIPSREGS_H
14 #define _ASM_MIPSREGS_H
15 
16 #include <linux/linkage.h>
17 #include <linux/types.h>
18 #include <asm/hazards.h>
19 #include <asm/war.h>
20 
21 /*
22  * The following macros are especially useful for __asm__
23  * inline assembler.
24  */
25 #ifndef __STR
26 #define __STR(x) #x
27 #endif
28 #ifndef STR
29 #define STR(x) __STR(x)
30 #endif
31 
32 /*
33  *  Configure language
34  */
35 #ifdef __ASSEMBLY__
36 #define _ULCAST_
37 #define _U64CAST_
38 #else
39 #define _ULCAST_ (unsigned long)
40 #define _U64CAST_ (u64)
41 #endif
42 
43 /*
44  * Coprocessor 0 register names
45  */
46 #define CP0_INDEX $0
47 #define CP0_RANDOM $1
48 #define CP0_ENTRYLO0 $2
49 #define CP0_ENTRYLO1 $3
50 #define CP0_CONF $3
51 #define CP0_GLOBALNUMBER $3, 1
52 #define CP0_CONTEXT $4
53 #define CP0_PAGEMASK $5
54 #define CP0_PAGEGRAIN $5, 1
55 #define CP0_SEGCTL0 $5, 2
56 #define CP0_SEGCTL1 $5, 3
57 #define CP0_SEGCTL2 $5, 4
58 #define CP0_WIRED $6
59 #define CP0_INFO $7
60 #define CP0_HWRENA $7
61 #define CP0_BADVADDR $8
62 #define CP0_BADINSTR $8, 1
63 #define CP0_COUNT $9
64 #define CP0_ENTRYHI $10
65 #define CP0_GUESTCTL1 $10, 4
66 #define CP0_GUESTCTL2 $10, 5
67 #define CP0_GUESTCTL3 $10, 6
68 #define CP0_COMPARE $11
69 #define CP0_GUESTCTL0EXT $11, 4
70 #define CP0_STATUS $12
71 #define CP0_GUESTCTL0 $12, 6
72 #define CP0_GTOFFSET $12, 7
73 #define CP0_CAUSE $13
74 #define CP0_EPC $14
75 #define CP0_PRID $15
76 #define CP0_EBASE $15, 1
77 #define CP0_CMGCRBASE $15, 3
78 #define CP0_CONFIG $16
79 #define CP0_CONFIG3 $16, 3
80 #define CP0_CONFIG5 $16, 5
81 #define CP0_CONFIG6 $16, 6
82 #define CP0_LLADDR $17
83 #define CP0_WATCHLO $18
84 #define CP0_WATCHHI $19
85 #define CP0_XCONTEXT $20
86 #define CP0_FRAMEMASK $21
87 #define CP0_DIAGNOSTIC $22
88 #define CP0_DEBUG $23
89 #define CP0_DEPC $24
90 #define CP0_PERFORMANCE $25
91 #define CP0_ECC $26
92 #define CP0_CACHEERR $27
93 #define CP0_TAGLO $28
94 #define CP0_TAGHI $29
95 #define CP0_ERROREPC $30
96 #define CP0_DESAVE $31
97 
98 /*
99  * R4640/R4650 cp0 register names.  These registers are listed
100  * here only for completeness; without MMU these CPUs are not useable
101  * by Linux.  A future ELKS port might take make Linux run on them
102  * though ...
103  */
104 #define CP0_IBASE $0
105 #define CP0_IBOUND $1
106 #define CP0_DBASE $2
107 #define CP0_DBOUND $3
108 #define CP0_CALG $17
109 #define CP0_IWATCH $18
110 #define CP0_DWATCH $19
111 
112 /*
113  * Coprocessor 0 Set 1 register names
114  */
115 #define CP0_S1_DERRADDR0  $26
116 #define CP0_S1_DERRADDR1  $27
117 #define CP0_S1_INTCONTROL $20
118 
119 /*
120  * Coprocessor 0 Set 2 register names
121  */
122 #define CP0_S2_SRSCTL	  $12	/* MIPSR2 */
123 
124 /*
125  * Coprocessor 0 Set 3 register names
126  */
127 #define CP0_S3_SRSMAP	  $12	/* MIPSR2 */
128 
129 /*
130  *  TX39 Series
131  */
132 #define CP0_TX39_CACHE	$7
133 
134 
135 /* Generic EntryLo bit definitions */
136 #define ENTRYLO_G		(_ULCAST_(1) << 0)
137 #define ENTRYLO_V		(_ULCAST_(1) << 1)
138 #define ENTRYLO_D		(_ULCAST_(1) << 2)
139 #define ENTRYLO_C_SHIFT		3
140 #define ENTRYLO_C		(_ULCAST_(7) << ENTRYLO_C_SHIFT)
141 
142 /* R3000 EntryLo bit definitions */
143 #define R3K_ENTRYLO_G		(_ULCAST_(1) << 8)
144 #define R3K_ENTRYLO_V		(_ULCAST_(1) << 9)
145 #define R3K_ENTRYLO_D		(_ULCAST_(1) << 10)
146 #define R3K_ENTRYLO_N		(_ULCAST_(1) << 11)
147 
148 /* MIPS32/64 EntryLo bit definitions */
149 #define MIPS_ENTRYLO_PFN_SHIFT	6
150 #define MIPS_ENTRYLO_XI		(_ULCAST_(1) << (BITS_PER_LONG - 2))
151 #define MIPS_ENTRYLO_RI		(_ULCAST_(1) << (BITS_PER_LONG - 1))
152 
153 /*
154  * MIPSr6+ GlobalNumber register definitions
155  */
156 #define MIPS_GLOBALNUMBER_VP_SHF	0
157 #define MIPS_GLOBALNUMBER_VP		(_ULCAST_(0xff) << MIPS_GLOBALNUMBER_VP_SHF)
158 #define MIPS_GLOBALNUMBER_CORE_SHF	8
159 #define MIPS_GLOBALNUMBER_CORE		(_ULCAST_(0xff) << MIPS_GLOBALNUMBER_CORE_SHF)
160 #define MIPS_GLOBALNUMBER_CLUSTER_SHF	16
161 #define MIPS_GLOBALNUMBER_CLUSTER	(_ULCAST_(0xf) << MIPS_GLOBALNUMBER_CLUSTER_SHF)
162 
163 /*
164  * Values for PageMask register
165  */
166 #ifdef CONFIG_CPU_VR41XX
167 
168 /* Why doesn't stupidity hurt ... */
169 
170 #define PM_1K		0x00000000
171 #define PM_4K		0x00001800
172 #define PM_16K		0x00007800
173 #define PM_64K		0x0001f800
174 #define PM_256K		0x0007f800
175 
176 #else
177 
178 #define PM_4K		0x00000000
179 #define PM_8K		0x00002000
180 #define PM_16K		0x00006000
181 #define PM_32K		0x0000e000
182 #define PM_64K		0x0001e000
183 #define PM_128K		0x0003e000
184 #define PM_256K		0x0007e000
185 #define PM_512K		0x000fe000
186 #define PM_1M		0x001fe000
187 #define PM_2M		0x003fe000
188 #define PM_4M		0x007fe000
189 #define PM_8M		0x00ffe000
190 #define PM_16M		0x01ffe000
191 #define PM_32M		0x03ffe000
192 #define PM_64M		0x07ffe000
193 #define PM_256M		0x1fffe000
194 #define PM_1G		0x7fffe000
195 
196 #endif
197 
198 /*
199  * Default page size for a given kernel configuration
200  */
201 #ifdef CONFIG_PAGE_SIZE_4KB
202 #define PM_DEFAULT_MASK PM_4K
203 #elif defined(CONFIG_PAGE_SIZE_8KB)
204 #define PM_DEFAULT_MASK PM_8K
205 #elif defined(CONFIG_PAGE_SIZE_16KB)
206 #define PM_DEFAULT_MASK PM_16K
207 #elif defined(CONFIG_PAGE_SIZE_32KB)
208 #define PM_DEFAULT_MASK PM_32K
209 #elif defined(CONFIG_PAGE_SIZE_64KB)
210 #define PM_DEFAULT_MASK PM_64K
211 #else
212 #error Bad page size configuration!
213 #endif
214 
215 /*
216  * Default huge tlb size for a given kernel configuration
217  */
218 #ifdef CONFIG_PAGE_SIZE_4KB
219 #define PM_HUGE_MASK	PM_1M
220 #elif defined(CONFIG_PAGE_SIZE_8KB)
221 #define PM_HUGE_MASK	PM_4M
222 #elif defined(CONFIG_PAGE_SIZE_16KB)
223 #define PM_HUGE_MASK	PM_16M
224 #elif defined(CONFIG_PAGE_SIZE_32KB)
225 #define PM_HUGE_MASK	PM_64M
226 #elif defined(CONFIG_PAGE_SIZE_64KB)
227 #define PM_HUGE_MASK	PM_256M
228 #elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
229 #error Bad page size configuration for hugetlbfs!
230 #endif
231 
232 /*
233  * Wired register bits
234  */
235 #define MIPSR6_WIRED_LIMIT_SHIFT 16
236 #define MIPSR6_WIRED_LIMIT	(_ULCAST_(0xffff) << MIPSR6_WIRED_LIMIT_SHIFT)
237 #define MIPSR6_WIRED_WIRED_SHIFT 0
238 #define MIPSR6_WIRED_WIRED	(_ULCAST_(0xffff) << MIPSR6_WIRED_WIRED_SHIFT)
239 
240 /*
241  * Values used for computation of new tlb entries
242  */
243 #define PL_4K		12
244 #define PL_16K		14
245 #define PL_64K		16
246 #define PL_256K		18
247 #define PL_1M		20
248 #define PL_4M		22
249 #define PL_16M		24
250 #define PL_64M		26
251 #define PL_256M		28
252 
253 /*
254  * PageGrain bits
255  */
256 #define PG_RIE		(_ULCAST_(1) <<	 31)
257 #define PG_XIE		(_ULCAST_(1) <<	 30)
258 #define PG_ELPA		(_ULCAST_(1) <<	 29)
259 #define PG_ESP		(_ULCAST_(1) <<	 28)
260 #define PG_IEC		(_ULCAST_(1) <<  27)
261 
262 /* MIPS32/64 EntryHI bit definitions */
263 #define MIPS_ENTRYHI_EHINV	(_ULCAST_(1) << 10)
264 #define MIPS_ENTRYHI_ASIDX	(_ULCAST_(0x3) << 8)
265 #define MIPS_ENTRYHI_ASID	(_ULCAST_(0xff) << 0)
266 
267 /*
268  * R4x00 interrupt enable / cause bits
269  */
270 #define IE_SW0		(_ULCAST_(1) <<	 8)
271 #define IE_SW1		(_ULCAST_(1) <<	 9)
272 #define IE_IRQ0		(_ULCAST_(1) << 10)
273 #define IE_IRQ1		(_ULCAST_(1) << 11)
274 #define IE_IRQ2		(_ULCAST_(1) << 12)
275 #define IE_IRQ3		(_ULCAST_(1) << 13)
276 #define IE_IRQ4		(_ULCAST_(1) << 14)
277 #define IE_IRQ5		(_ULCAST_(1) << 15)
278 
279 /*
280  * R4x00 interrupt cause bits
281  */
282 #define C_SW0		(_ULCAST_(1) <<	 8)
283 #define C_SW1		(_ULCAST_(1) <<	 9)
284 #define C_IRQ0		(_ULCAST_(1) << 10)
285 #define C_IRQ1		(_ULCAST_(1) << 11)
286 #define C_IRQ2		(_ULCAST_(1) << 12)
287 #define C_IRQ3		(_ULCAST_(1) << 13)
288 #define C_IRQ4		(_ULCAST_(1) << 14)
289 #define C_IRQ5		(_ULCAST_(1) << 15)
290 
291 /*
292  * Bitfields in the R4xx0 cp0 status register
293  */
294 #define ST0_IE			0x00000001
295 #define ST0_EXL			0x00000002
296 #define ST0_ERL			0x00000004
297 #define ST0_KSU			0x00000018
298 #  define KSU_USER		0x00000010
299 #  define KSU_SUPERVISOR	0x00000008
300 #  define KSU_KERNEL		0x00000000
301 #define ST0_UX			0x00000020
302 #define ST0_SX			0x00000040
303 #define ST0_KX			0x00000080
304 #define ST0_DE			0x00010000
305 #define ST0_CE			0x00020000
306 
307 /*
308  * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
309  * cacheops in userspace.  This bit exists only on RM7000 and RM9000
310  * processors.
311  */
312 #define ST0_CO			0x08000000
313 
314 /*
315  * Bitfields in the R[23]000 cp0 status register.
316  */
317 #define ST0_IEC			0x00000001
318 #define ST0_KUC			0x00000002
319 #define ST0_IEP			0x00000004
320 #define ST0_KUP			0x00000008
321 #define ST0_IEO			0x00000010
322 #define ST0_KUO			0x00000020
323 /* bits 6 & 7 are reserved on R[23]000 */
324 #define ST0_ISC			0x00010000
325 #define ST0_SWC			0x00020000
326 #define ST0_CM			0x00080000
327 
328 /*
329  * Bits specific to the R4640/R4650
330  */
331 #define ST0_UM			(_ULCAST_(1) <<	 4)
332 #define ST0_IL			(_ULCAST_(1) << 23)
333 #define ST0_DL			(_ULCAST_(1) << 24)
334 
335 /*
336  * Enable the MIPS MDMX and DSP ASEs
337  */
338 #define ST0_MX			0x01000000
339 
340 /*
341  * Status register bits available in all MIPS CPUs.
342  */
343 #define ST0_IM			0x0000ff00
344 #define	 STATUSB_IP0		8
345 #define	 STATUSF_IP0		(_ULCAST_(1) <<	 8)
346 #define	 STATUSB_IP1		9
347 #define	 STATUSF_IP1		(_ULCAST_(1) <<	 9)
348 #define	 STATUSB_IP2		10
349 #define	 STATUSF_IP2		(_ULCAST_(1) << 10)
350 #define	 STATUSB_IP3		11
351 #define	 STATUSF_IP3		(_ULCAST_(1) << 11)
352 #define	 STATUSB_IP4		12
353 #define	 STATUSF_IP4		(_ULCAST_(1) << 12)
354 #define	 STATUSB_IP5		13
355 #define	 STATUSF_IP5		(_ULCAST_(1) << 13)
356 #define	 STATUSB_IP6		14
357 #define	 STATUSF_IP6		(_ULCAST_(1) << 14)
358 #define	 STATUSB_IP7		15
359 #define	 STATUSF_IP7		(_ULCAST_(1) << 15)
360 #define	 STATUSB_IP8		0
361 #define	 STATUSF_IP8		(_ULCAST_(1) <<	 0)
362 #define	 STATUSB_IP9		1
363 #define	 STATUSF_IP9		(_ULCAST_(1) <<	 1)
364 #define	 STATUSB_IP10		2
365 #define	 STATUSF_IP10		(_ULCAST_(1) <<	 2)
366 #define	 STATUSB_IP11		3
367 #define	 STATUSF_IP11		(_ULCAST_(1) <<	 3)
368 #define	 STATUSB_IP12		4
369 #define	 STATUSF_IP12		(_ULCAST_(1) <<	 4)
370 #define	 STATUSB_IP13		5
371 #define	 STATUSF_IP13		(_ULCAST_(1) <<	 5)
372 #define	 STATUSB_IP14		6
373 #define	 STATUSF_IP14		(_ULCAST_(1) <<	 6)
374 #define	 STATUSB_IP15		7
375 #define	 STATUSF_IP15		(_ULCAST_(1) <<	 7)
376 #define ST0_CH			0x00040000
377 #define ST0_NMI			0x00080000
378 #define ST0_SR			0x00100000
379 #define ST0_TS			0x00200000
380 #define ST0_BEV			0x00400000
381 #define ST0_RE			0x02000000
382 #define ST0_FR			0x04000000
383 #define ST0_CU			0xf0000000
384 #define ST0_CU0			0x10000000
385 #define ST0_CU1			0x20000000
386 #define ST0_CU2			0x40000000
387 #define ST0_CU3			0x80000000
388 #define ST0_XX			0x80000000	/* MIPS IV naming */
389 
390 /*
391  * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
392  */
393 #define INTCTLB_IPFDC		23
394 #define INTCTLF_IPFDC		(_ULCAST_(7) << INTCTLB_IPFDC)
395 #define INTCTLB_IPPCI		26
396 #define INTCTLF_IPPCI		(_ULCAST_(7) << INTCTLB_IPPCI)
397 #define INTCTLB_IPTI		29
398 #define INTCTLF_IPTI		(_ULCAST_(7) << INTCTLB_IPTI)
399 
400 /*
401  * Bitfields and bit numbers in the coprocessor 0 cause register.
402  *
403  * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
404  */
405 #define CAUSEB_EXCCODE		2
406 #define CAUSEF_EXCCODE		(_ULCAST_(31)  <<  2)
407 #define CAUSEB_IP		8
408 #define CAUSEF_IP		(_ULCAST_(255) <<  8)
409 #define	 CAUSEB_IP0		8
410 #define	 CAUSEF_IP0		(_ULCAST_(1)   <<  8)
411 #define	 CAUSEB_IP1		9
412 #define	 CAUSEF_IP1		(_ULCAST_(1)   <<  9)
413 #define	 CAUSEB_IP2		10
414 #define	 CAUSEF_IP2		(_ULCAST_(1)   << 10)
415 #define	 CAUSEB_IP3		11
416 #define	 CAUSEF_IP3		(_ULCAST_(1)   << 11)
417 #define	 CAUSEB_IP4		12
418 #define	 CAUSEF_IP4		(_ULCAST_(1)   << 12)
419 #define	 CAUSEB_IP5		13
420 #define	 CAUSEF_IP5		(_ULCAST_(1)   << 13)
421 #define	 CAUSEB_IP6		14
422 #define	 CAUSEF_IP6		(_ULCAST_(1)   << 14)
423 #define	 CAUSEB_IP7		15
424 #define	 CAUSEF_IP7		(_ULCAST_(1)   << 15)
425 #define CAUSEB_FDCI		21
426 #define CAUSEF_FDCI		(_ULCAST_(1)   << 21)
427 #define CAUSEB_WP		22
428 #define CAUSEF_WP		(_ULCAST_(1)   << 22)
429 #define CAUSEB_IV		23
430 #define CAUSEF_IV		(_ULCAST_(1)   << 23)
431 #define CAUSEB_PCI		26
432 #define CAUSEF_PCI		(_ULCAST_(1)   << 26)
433 #define CAUSEB_DC		27
434 #define CAUSEF_DC		(_ULCAST_(1)   << 27)
435 #define CAUSEB_CE		28
436 #define CAUSEF_CE		(_ULCAST_(3)   << 28)
437 #define CAUSEB_TI		30
438 #define CAUSEF_TI		(_ULCAST_(1)   << 30)
439 #define CAUSEB_BD		31
440 #define CAUSEF_BD		(_ULCAST_(1)   << 31)
441 
442 /*
443  * Cause.ExcCode trap codes.
444  */
445 #define EXCCODE_INT		0	/* Interrupt pending */
446 #define EXCCODE_MOD		1	/* TLB modified fault */
447 #define EXCCODE_TLBL		2	/* TLB miss on load or ifetch */
448 #define EXCCODE_TLBS		3	/* TLB miss on a store */
449 #define EXCCODE_ADEL		4	/* Address error on a load or ifetch */
450 #define EXCCODE_ADES		5	/* Address error on a store */
451 #define EXCCODE_IBE		6	/* Bus error on an ifetch */
452 #define EXCCODE_DBE		7	/* Bus error on a load or store */
453 #define EXCCODE_SYS		8	/* System call */
454 #define EXCCODE_BP		9	/* Breakpoint */
455 #define EXCCODE_RI		10	/* Reserved instruction exception */
456 #define EXCCODE_CPU		11	/* Coprocessor unusable */
457 #define EXCCODE_OV		12	/* Arithmetic overflow */
458 #define EXCCODE_TR		13	/* Trap instruction */
459 #define EXCCODE_MSAFPE		14	/* MSA floating point exception */
460 #define EXCCODE_FPE		15	/* Floating point exception */
461 #define EXCCODE_TLBRI		19	/* TLB Read-Inhibit exception */
462 #define EXCCODE_TLBXI		20	/* TLB Execution-Inhibit exception */
463 #define EXCCODE_MSADIS		21	/* MSA disabled exception */
464 #define EXCCODE_MDMX		22	/* MDMX unusable exception */
465 #define EXCCODE_WATCH		23	/* Watch address reference */
466 #define EXCCODE_MCHECK		24	/* Machine check */
467 #define EXCCODE_THREAD		25	/* Thread exceptions (MT) */
468 #define EXCCODE_DSPDIS		26	/* DSP disabled exception */
469 #define EXCCODE_GE		27	/* Virtualized guest exception (VZ) */
470 
471 /* Implementation specific trap codes used by MIPS cores */
472 #define MIPS_EXCCODE_TLBPAR	16	/* TLB parity error exception */
473 
474 /*
475  * Bits in the coprocessor 0 config register.
476  */
477 /* Generic bits.  */
478 #define CONF_CM_CACHABLE_NO_WA		0
479 #define CONF_CM_CACHABLE_WA		1
480 #define CONF_CM_UNCACHED		2
481 #define CONF_CM_CACHABLE_NONCOHERENT	3
482 #define CONF_CM_CACHABLE_CE		4
483 #define CONF_CM_CACHABLE_COW		5
484 #define CONF_CM_CACHABLE_CUW		6
485 #define CONF_CM_CACHABLE_ACCELERATED	7
486 #define CONF_CM_CMASK			7
487 #define CONF_BE			(_ULCAST_(1) << 15)
488 
489 /* Bits common to various processors.  */
490 #define CONF_CU			(_ULCAST_(1) <<	 3)
491 #define CONF_DB			(_ULCAST_(1) <<	 4)
492 #define CONF_IB			(_ULCAST_(1) <<	 5)
493 #define CONF_DC			(_ULCAST_(7) <<	 6)
494 #define CONF_IC			(_ULCAST_(7) <<	 9)
495 #define CONF_EB			(_ULCAST_(1) << 13)
496 #define CONF_EM			(_ULCAST_(1) << 14)
497 #define CONF_SM			(_ULCAST_(1) << 16)
498 #define CONF_SC			(_ULCAST_(1) << 17)
499 #define CONF_EW			(_ULCAST_(3) << 18)
500 #define CONF_EP			(_ULCAST_(15)<< 24)
501 #define CONF_EC			(_ULCAST_(7) << 28)
502 #define CONF_CM			(_ULCAST_(1) << 31)
503 
504 /* Bits specific to the R4xx0.	*/
505 #define R4K_CONF_SW		(_ULCAST_(1) << 20)
506 #define R4K_CONF_SS		(_ULCAST_(1) << 21)
507 #define R4K_CONF_SB		(_ULCAST_(3) << 22)
508 
509 /* Bits specific to the R5000.	*/
510 #define R5K_CONF_SE		(_ULCAST_(1) << 12)
511 #define R5K_CONF_SS		(_ULCAST_(3) << 20)
512 
513 /* Bits specific to the RM7000.	 */
514 #define RM7K_CONF_SE		(_ULCAST_(1) <<	 3)
515 #define RM7K_CONF_TE		(_ULCAST_(1) << 12)
516 #define RM7K_CONF_CLK		(_ULCAST_(1) << 16)
517 #define RM7K_CONF_TC		(_ULCAST_(1) << 17)
518 #define RM7K_CONF_SI		(_ULCAST_(3) << 20)
519 #define RM7K_CONF_SC		(_ULCAST_(1) << 31)
520 
521 /* Bits specific to the R10000.	 */
522 #define R10K_CONF_DN		(_ULCAST_(3) <<	 3)
523 #define R10K_CONF_CT		(_ULCAST_(1) <<	 5)
524 #define R10K_CONF_PE		(_ULCAST_(1) <<	 6)
525 #define R10K_CONF_PM		(_ULCAST_(3) <<	 7)
526 #define R10K_CONF_EC		(_ULCAST_(15)<<	 9)
527 #define R10K_CONF_SB		(_ULCAST_(1) << 13)
528 #define R10K_CONF_SK		(_ULCAST_(1) << 14)
529 #define R10K_CONF_SS		(_ULCAST_(7) << 16)
530 #define R10K_CONF_SC		(_ULCAST_(7) << 19)
531 #define R10K_CONF_DC		(_ULCAST_(7) << 26)
532 #define R10K_CONF_IC		(_ULCAST_(7) << 29)
533 
534 /* Bits specific to the VR41xx.	 */
535 #define VR41_CONF_CS		(_ULCAST_(1) << 12)
536 #define VR41_CONF_P4K		(_ULCAST_(1) << 13)
537 #define VR41_CONF_BP		(_ULCAST_(1) << 16)
538 #define VR41_CONF_M16		(_ULCAST_(1) << 20)
539 #define VR41_CONF_AD		(_ULCAST_(1) << 23)
540 
541 /* Bits specific to the R30xx.	*/
542 #define R30XX_CONF_FDM		(_ULCAST_(1) << 19)
543 #define R30XX_CONF_REV		(_ULCAST_(1) << 22)
544 #define R30XX_CONF_AC		(_ULCAST_(1) << 23)
545 #define R30XX_CONF_RF		(_ULCAST_(1) << 24)
546 #define R30XX_CONF_HALT		(_ULCAST_(1) << 25)
547 #define R30XX_CONF_FPINT	(_ULCAST_(7) << 26)
548 #define R30XX_CONF_DBR		(_ULCAST_(1) << 29)
549 #define R30XX_CONF_SB		(_ULCAST_(1) << 30)
550 #define R30XX_CONF_LOCK		(_ULCAST_(1) << 31)
551 
552 /* Bits specific to the TX49.  */
553 #define TX49_CONF_DC		(_ULCAST_(1) << 16)
554 #define TX49_CONF_IC		(_ULCAST_(1) << 17)  /* conflict with CONF_SC */
555 #define TX49_CONF_HALT		(_ULCAST_(1) << 18)
556 #define TX49_CONF_CWFON		(_ULCAST_(1) << 27)
557 
558 /* Bits specific to the MIPS32/64 PRA.	*/
559 #define MIPS_CONF_VI		(_ULCAST_(1) <<  3)
560 #define MIPS_CONF_MT		(_ULCAST_(7) <<	 7)
561 #define MIPS_CONF_MT_TLB	(_ULCAST_(1) <<  7)
562 #define MIPS_CONF_MT_FTLB	(_ULCAST_(4) <<  7)
563 #define MIPS_CONF_AR		(_ULCAST_(7) << 10)
564 #define MIPS_CONF_AT		(_ULCAST_(3) << 13)
565 #define MIPS_CONF_M		(_ULCAST_(1) << 31)
566 
567 /*
568  * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
569  */
570 #define MIPS_CONF1_FP		(_ULCAST_(1) <<	 0)
571 #define MIPS_CONF1_EP		(_ULCAST_(1) <<	 1)
572 #define MIPS_CONF1_CA		(_ULCAST_(1) <<	 2)
573 #define MIPS_CONF1_WR		(_ULCAST_(1) <<	 3)
574 #define MIPS_CONF1_PC		(_ULCAST_(1) <<	 4)
575 #define MIPS_CONF1_MD		(_ULCAST_(1) <<	 5)
576 #define MIPS_CONF1_C2		(_ULCAST_(1) <<	 6)
577 #define MIPS_CONF1_DA_SHF	7
578 #define MIPS_CONF1_DA_SZ	3
579 #define MIPS_CONF1_DA		(_ULCAST_(7) <<	 7)
580 #define MIPS_CONF1_DL_SHF	10
581 #define MIPS_CONF1_DL_SZ	3
582 #define MIPS_CONF1_DL		(_ULCAST_(7) << 10)
583 #define MIPS_CONF1_DS_SHF	13
584 #define MIPS_CONF1_DS_SZ	3
585 #define MIPS_CONF1_DS		(_ULCAST_(7) << 13)
586 #define MIPS_CONF1_IA_SHF	16
587 #define MIPS_CONF1_IA_SZ	3
588 #define MIPS_CONF1_IA		(_ULCAST_(7) << 16)
589 #define MIPS_CONF1_IL_SHF	19
590 #define MIPS_CONF1_IL_SZ	3
591 #define MIPS_CONF1_IL		(_ULCAST_(7) << 19)
592 #define MIPS_CONF1_IS_SHF	22
593 #define MIPS_CONF1_IS_SZ	3
594 #define MIPS_CONF1_IS		(_ULCAST_(7) << 22)
595 #define MIPS_CONF1_TLBS_SHIFT   (25)
596 #define MIPS_CONF1_TLBS_SIZE    (6)
597 #define MIPS_CONF1_TLBS         (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
598 
599 #define MIPS_CONF2_SA		(_ULCAST_(15)<<	 0)
600 #define MIPS_CONF2_SL		(_ULCAST_(15)<<	 4)
601 #define MIPS_CONF2_SS		(_ULCAST_(15)<<	 8)
602 #define MIPS_CONF2_SU		(_ULCAST_(15)<< 12)
603 #define MIPS_CONF2_TA		(_ULCAST_(15)<< 16)
604 #define MIPS_CONF2_TL		(_ULCAST_(15)<< 20)
605 #define MIPS_CONF2_TS		(_ULCAST_(15)<< 24)
606 #define MIPS_CONF2_TU		(_ULCAST_(7) << 28)
607 
608 #define MIPS_CONF3_TL		(_ULCAST_(1) <<	 0)
609 #define MIPS_CONF3_SM		(_ULCAST_(1) <<	 1)
610 #define MIPS_CONF3_MT		(_ULCAST_(1) <<	 2)
611 #define MIPS_CONF3_CDMM		(_ULCAST_(1) <<	 3)
612 #define MIPS_CONF3_SP		(_ULCAST_(1) <<	 4)
613 #define MIPS_CONF3_VINT		(_ULCAST_(1) <<	 5)
614 #define MIPS_CONF3_VEIC		(_ULCAST_(1) <<	 6)
615 #define MIPS_CONF3_LPA		(_ULCAST_(1) <<	 7)
616 #define MIPS_CONF3_ITL		(_ULCAST_(1) <<	 8)
617 #define MIPS_CONF3_CTXTC	(_ULCAST_(1) <<	 9)
618 #define MIPS_CONF3_DSP		(_ULCAST_(1) << 10)
619 #define MIPS_CONF3_DSP2P	(_ULCAST_(1) << 11)
620 #define MIPS_CONF3_RXI		(_ULCAST_(1) << 12)
621 #define MIPS_CONF3_ULRI		(_ULCAST_(1) << 13)
622 #define MIPS_CONF3_ISA		(_ULCAST_(3) << 14)
623 #define MIPS_CONF3_ISA_OE	(_ULCAST_(1) << 16)
624 #define MIPS_CONF3_MCU		(_ULCAST_(1) << 17)
625 #define MIPS_CONF3_MMAR		(_ULCAST_(7) << 18)
626 #define MIPS_CONF3_IPLW		(_ULCAST_(3) << 21)
627 #define MIPS_CONF3_VZ		(_ULCAST_(1) << 23)
628 #define MIPS_CONF3_PW		(_ULCAST_(1) << 24)
629 #define MIPS_CONF3_SC		(_ULCAST_(1) << 25)
630 #define MIPS_CONF3_BI		(_ULCAST_(1) << 26)
631 #define MIPS_CONF3_BP		(_ULCAST_(1) << 27)
632 #define MIPS_CONF3_MSA		(_ULCAST_(1) << 28)
633 #define MIPS_CONF3_CMGCR	(_ULCAST_(1) << 29)
634 #define MIPS_CONF3_BPG		(_ULCAST_(1) << 30)
635 
636 #define MIPS_CONF4_MMUSIZEEXT_SHIFT	(0)
637 #define MIPS_CONF4_MMUSIZEEXT	(_ULCAST_(255) << 0)
638 #define MIPS_CONF4_FTLBSETS_SHIFT	(0)
639 #define MIPS_CONF4_FTLBSETS	(_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
640 #define MIPS_CONF4_FTLBWAYS_SHIFT	(4)
641 #define MIPS_CONF4_FTLBWAYS	(_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
642 #define MIPS_CONF4_FTLBPAGESIZE_SHIFT	(8)
643 /* bits 10:8 in FTLB-only configurations */
644 #define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
645 /* bits 12:8 in VTLB-FTLB only configurations */
646 #define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
647 #define MIPS_CONF4_MMUEXTDEF	(_ULCAST_(3) << 14)
648 #define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
649 #define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT	(_ULCAST_(2) << 14)
650 #define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT	(_ULCAST_(3) << 14)
651 #define MIPS_CONF4_KSCREXIST_SHIFT	(16)
652 #define MIPS_CONF4_KSCREXIST	(_ULCAST_(255) << MIPS_CONF4_KSCREXIST_SHIFT)
653 #define MIPS_CONF4_VTLBSIZEEXT_SHIFT	(24)
654 #define MIPS_CONF4_VTLBSIZEEXT	(_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
655 #define MIPS_CONF4_AE		(_ULCAST_(1) << 28)
656 #define MIPS_CONF4_IE		(_ULCAST_(3) << 29)
657 #define MIPS_CONF4_TLBINV	(_ULCAST_(2) << 29)
658 
659 #define MIPS_CONF5_NF		(_ULCAST_(1) << 0)
660 #define MIPS_CONF5_UFR		(_ULCAST_(1) << 2)
661 #define MIPS_CONF5_MRP		(_ULCAST_(1) << 3)
662 #define MIPS_CONF5_LLB		(_ULCAST_(1) << 4)
663 #define MIPS_CONF5_MVH		(_ULCAST_(1) << 5)
664 #define MIPS_CONF5_VP		(_ULCAST_(1) << 7)
665 #define MIPS_CONF5_SBRI		(_ULCAST_(1) << 6)
666 #define MIPS_CONF5_FRE		(_ULCAST_(1) << 8)
667 #define MIPS_CONF5_UFE		(_ULCAST_(1) << 9)
668 #define MIPS_CONF5_CA2		(_ULCAST_(1) << 14)
669 #define MIPS_CONF5_CRCP		(_ULCAST_(1) << 18)
670 #define MIPS_CONF5_MSAEN	(_ULCAST_(1) << 27)
671 #define MIPS_CONF5_EVA		(_ULCAST_(1) << 28)
672 #define MIPS_CONF5_CV		(_ULCAST_(1) << 29)
673 #define MIPS_CONF5_K		(_ULCAST_(1) << 30)
674 
675 #define MIPS_CONF6_SYND		(_ULCAST_(1) << 13)
676 /* proAptiv FTLB on/off bit */
677 #define MIPS_CONF6_FTLBEN	(_ULCAST_(1) << 15)
678 /* Loongson-3 FTLB on/off bit */
679 #define MIPS_CONF6_FTLBDIS	(_ULCAST_(1) << 22)
680 /* FTLB probability bits */
681 #define MIPS_CONF6_FTLBP_SHIFT	(16)
682 
683 #define MIPS_CONF7_WII		(_ULCAST_(1) << 31)
684 
685 #define MIPS_CONF7_RPS		(_ULCAST_(1) << 2)
686 /* ExternalSync */
687 #define MIPS_CONF7_ES		(_ULCAST_(1) << 8)
688 
689 #define MIPS_CONF7_IAR		(_ULCAST_(1) << 10)
690 #define MIPS_CONF7_AR		(_ULCAST_(1) << 16)
691 
692 /* Config7 Bits specific to MIPS Technologies. */
693 
694 /* Performance counters implemented Per TC */
695 #define MTI_CONF7_PTC		(_ULCAST_(1) << 19)
696 
697 /* WatchLo* register definitions */
698 #define MIPS_WATCHLO_IRW	(_ULCAST_(0x7) << 0)
699 
700 /* WatchHi* register definitions */
701 #define MIPS_WATCHHI_M		(_ULCAST_(1) << 31)
702 #define MIPS_WATCHHI_G		(_ULCAST_(1) << 30)
703 #define MIPS_WATCHHI_WM		(_ULCAST_(0x3) << 28)
704 #define MIPS_WATCHHI_WM_R_RVA	(_ULCAST_(0) << 28)
705 #define MIPS_WATCHHI_WM_R_GPA	(_ULCAST_(1) << 28)
706 #define MIPS_WATCHHI_WM_G_GVA	(_ULCAST_(2) << 28)
707 #define MIPS_WATCHHI_EAS	(_ULCAST_(0x3) << 24)
708 #define MIPS_WATCHHI_ASID	(_ULCAST_(0xff) << 16)
709 #define MIPS_WATCHHI_MASK	(_ULCAST_(0x1ff) << 3)
710 #define MIPS_WATCHHI_I		(_ULCAST_(1) << 2)
711 #define MIPS_WATCHHI_R		(_ULCAST_(1) << 1)
712 #define MIPS_WATCHHI_W		(_ULCAST_(1) << 0)
713 #define MIPS_WATCHHI_IRW	(_ULCAST_(0x7) << 0)
714 
715 /* PerfCnt control register definitions */
716 #define MIPS_PERFCTRL_EXL	(_ULCAST_(1) << 0)
717 #define MIPS_PERFCTRL_K		(_ULCAST_(1) << 1)
718 #define MIPS_PERFCTRL_S		(_ULCAST_(1) << 2)
719 #define MIPS_PERFCTRL_U		(_ULCAST_(1) << 3)
720 #define MIPS_PERFCTRL_IE	(_ULCAST_(1) << 4)
721 #define MIPS_PERFCTRL_EVENT_S	5
722 #define MIPS_PERFCTRL_EVENT	(_ULCAST_(0x3ff) << MIPS_PERFCTRL_EVENT_S)
723 #define MIPS_PERFCTRL_PCTD	(_ULCAST_(1) << 15)
724 #define MIPS_PERFCTRL_EC	(_ULCAST_(0x3) << 23)
725 #define MIPS_PERFCTRL_EC_R	(_ULCAST_(0) << 23)
726 #define MIPS_PERFCTRL_EC_RI	(_ULCAST_(1) << 23)
727 #define MIPS_PERFCTRL_EC_G	(_ULCAST_(2) << 23)
728 #define MIPS_PERFCTRL_EC_GRI	(_ULCAST_(3) << 23)
729 #define MIPS_PERFCTRL_W		(_ULCAST_(1) << 30)
730 #define MIPS_PERFCTRL_M		(_ULCAST_(1) << 31)
731 
732 /* PerfCnt control register MT extensions used by MIPS cores */
733 #define MIPS_PERFCTRL_VPEID_S	16
734 #define MIPS_PERFCTRL_VPEID	(_ULCAST_(0xf) << MIPS_PERFCTRL_VPEID_S)
735 #define MIPS_PERFCTRL_TCID_S	22
736 #define MIPS_PERFCTRL_TCID	(_ULCAST_(0xff) << MIPS_PERFCTRL_TCID_S)
737 #define MIPS_PERFCTRL_MT_EN	(_ULCAST_(0x3) << 20)
738 #define MIPS_PERFCTRL_MT_EN_ALL	(_ULCAST_(0) << 20)
739 #define MIPS_PERFCTRL_MT_EN_VPE	(_ULCAST_(1) << 20)
740 #define MIPS_PERFCTRL_MT_EN_TC	(_ULCAST_(2) << 20)
741 
742 /* PerfCnt control register MT extensions used by BMIPS5000 */
743 #define BRCM_PERFCTRL_TC	(_ULCAST_(1) << 30)
744 
745 /* PerfCnt control register MT extensions used by Netlogic XLR */
746 #define XLR_PERFCTRL_ALLTHREADS	(_ULCAST_(1) << 13)
747 
748 /* MAAR bit definitions */
749 #define MIPS_MAAR_VH		(_U64CAST_(1) << 63)
750 #define MIPS_MAAR_ADDR		((BIT_ULL(BITS_PER_LONG - 12) - 1) << 12)
751 #define MIPS_MAAR_ADDR_SHIFT	12
752 #define MIPS_MAAR_S		(_ULCAST_(1) << 1)
753 #define MIPS_MAAR_VL		(_ULCAST_(1) << 0)
754 
755 /* MAARI bit definitions */
756 #define MIPS_MAARI_INDEX	(_ULCAST_(0x3f) << 0)
757 
758 /* EBase bit definitions */
759 #define MIPS_EBASE_CPUNUM_SHIFT	0
760 #define MIPS_EBASE_CPUNUM	(_ULCAST_(0x3ff) << 0)
761 #define MIPS_EBASE_WG_SHIFT	11
762 #define MIPS_EBASE_WG		(_ULCAST_(1) << 11)
763 #define MIPS_EBASE_BASE_SHIFT	12
764 #define MIPS_EBASE_BASE		(~_ULCAST_((1 << MIPS_EBASE_BASE_SHIFT) - 1))
765 
766 /* CMGCRBase bit definitions */
767 #define MIPS_CMGCRB_BASE	11
768 #define MIPS_CMGCRF_BASE	(~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
769 
770 /* LLAddr bit definitions */
771 #define MIPS_LLADDR_LLB_SHIFT	0
772 #define MIPS_LLADDR_LLB		(_ULCAST_(1) << MIPS_LLADDR_LLB_SHIFT)
773 
774 /*
775  * Bits in the MIPS32 Memory Segmentation registers.
776  */
777 #define MIPS_SEGCFG_PA_SHIFT	9
778 #define MIPS_SEGCFG_PA		(_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
779 #define MIPS_SEGCFG_AM_SHIFT	4
780 #define MIPS_SEGCFG_AM		(_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
781 #define MIPS_SEGCFG_EU_SHIFT	3
782 #define MIPS_SEGCFG_EU		(_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
783 #define MIPS_SEGCFG_C_SHIFT	0
784 #define MIPS_SEGCFG_C		(_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
785 
786 #define MIPS_SEGCFG_UUSK	_ULCAST_(7)
787 #define MIPS_SEGCFG_USK		_ULCAST_(5)
788 #define MIPS_SEGCFG_MUSUK	_ULCAST_(4)
789 #define MIPS_SEGCFG_MUSK	_ULCAST_(3)
790 #define MIPS_SEGCFG_MSK		_ULCAST_(2)
791 #define MIPS_SEGCFG_MK		_ULCAST_(1)
792 #define MIPS_SEGCFG_UK		_ULCAST_(0)
793 
794 #define MIPS_PWFIELD_GDI_SHIFT	24
795 #define MIPS_PWFIELD_GDI_MASK	0x3f000000
796 #define MIPS_PWFIELD_UDI_SHIFT	18
797 #define MIPS_PWFIELD_UDI_MASK	0x00fc0000
798 #define MIPS_PWFIELD_MDI_SHIFT	12
799 #define MIPS_PWFIELD_MDI_MASK	0x0003f000
800 #define MIPS_PWFIELD_PTI_SHIFT	6
801 #define MIPS_PWFIELD_PTI_MASK	0x00000fc0
802 #define MIPS_PWFIELD_PTEI_SHIFT	0
803 #define MIPS_PWFIELD_PTEI_MASK	0x0000003f
804 
805 #define MIPS_PWSIZE_PS_SHIFT	30
806 #define MIPS_PWSIZE_PS_MASK	0x40000000
807 #define MIPS_PWSIZE_GDW_SHIFT	24
808 #define MIPS_PWSIZE_GDW_MASK	0x3f000000
809 #define MIPS_PWSIZE_UDW_SHIFT	18
810 #define MIPS_PWSIZE_UDW_MASK	0x00fc0000
811 #define MIPS_PWSIZE_MDW_SHIFT	12
812 #define MIPS_PWSIZE_MDW_MASK	0x0003f000
813 #define MIPS_PWSIZE_PTW_SHIFT	6
814 #define MIPS_PWSIZE_PTW_MASK	0x00000fc0
815 #define MIPS_PWSIZE_PTEW_SHIFT	0
816 #define MIPS_PWSIZE_PTEW_MASK	0x0000003f
817 
818 #define MIPS_PWCTL_PWEN_SHIFT	31
819 #define MIPS_PWCTL_PWEN_MASK	0x80000000
820 #define MIPS_PWCTL_XK_SHIFT	28
821 #define MIPS_PWCTL_XK_MASK	0x10000000
822 #define MIPS_PWCTL_XS_SHIFT	27
823 #define MIPS_PWCTL_XS_MASK	0x08000000
824 #define MIPS_PWCTL_XU_SHIFT	26
825 #define MIPS_PWCTL_XU_MASK	0x04000000
826 #define MIPS_PWCTL_DPH_SHIFT	7
827 #define MIPS_PWCTL_DPH_MASK	0x00000080
828 #define MIPS_PWCTL_HUGEPG_SHIFT	6
829 #define MIPS_PWCTL_HUGEPG_MASK	0x00000060
830 #define MIPS_PWCTL_PSN_SHIFT	0
831 #define MIPS_PWCTL_PSN_MASK	0x0000003f
832 
833 /* GuestCtl0 fields */
834 #define MIPS_GCTL0_GM_SHIFT	31
835 #define MIPS_GCTL0_GM		(_ULCAST_(1) << MIPS_GCTL0_GM_SHIFT)
836 #define MIPS_GCTL0_RI_SHIFT	30
837 #define MIPS_GCTL0_RI		(_ULCAST_(1) << MIPS_GCTL0_RI_SHIFT)
838 #define MIPS_GCTL0_MC_SHIFT	29
839 #define MIPS_GCTL0_MC		(_ULCAST_(1) << MIPS_GCTL0_MC_SHIFT)
840 #define MIPS_GCTL0_CP0_SHIFT	28
841 #define MIPS_GCTL0_CP0		(_ULCAST_(1) << MIPS_GCTL0_CP0_SHIFT)
842 #define MIPS_GCTL0_AT_SHIFT	26
843 #define MIPS_GCTL0_AT		(_ULCAST_(0x3) << MIPS_GCTL0_AT_SHIFT)
844 #define MIPS_GCTL0_GT_SHIFT	25
845 #define MIPS_GCTL0_GT		(_ULCAST_(1) << MIPS_GCTL0_GT_SHIFT)
846 #define MIPS_GCTL0_CG_SHIFT	24
847 #define MIPS_GCTL0_CG		(_ULCAST_(1) << MIPS_GCTL0_CG_SHIFT)
848 #define MIPS_GCTL0_CF_SHIFT	23
849 #define MIPS_GCTL0_CF		(_ULCAST_(1) << MIPS_GCTL0_CF_SHIFT)
850 #define MIPS_GCTL0_G1_SHIFT	22
851 #define MIPS_GCTL0_G1		(_ULCAST_(1) << MIPS_GCTL0_G1_SHIFT)
852 #define MIPS_GCTL0_G0E_SHIFT	19
853 #define MIPS_GCTL0_G0E		(_ULCAST_(1) << MIPS_GCTL0_G0E_SHIFT)
854 #define MIPS_GCTL0_PT_SHIFT	18
855 #define MIPS_GCTL0_PT		(_ULCAST_(1) << MIPS_GCTL0_PT_SHIFT)
856 #define MIPS_GCTL0_RAD_SHIFT	9
857 #define MIPS_GCTL0_RAD		(_ULCAST_(1) << MIPS_GCTL0_RAD_SHIFT)
858 #define MIPS_GCTL0_DRG_SHIFT	8
859 #define MIPS_GCTL0_DRG		(_ULCAST_(1) << MIPS_GCTL0_DRG_SHIFT)
860 #define MIPS_GCTL0_G2_SHIFT	7
861 #define MIPS_GCTL0_G2		(_ULCAST_(1) << MIPS_GCTL0_G2_SHIFT)
862 #define MIPS_GCTL0_GEXC_SHIFT	2
863 #define MIPS_GCTL0_GEXC		(_ULCAST_(0x1f) << MIPS_GCTL0_GEXC_SHIFT)
864 #define MIPS_GCTL0_SFC2_SHIFT	1
865 #define MIPS_GCTL0_SFC2		(_ULCAST_(1) << MIPS_GCTL0_SFC2_SHIFT)
866 #define MIPS_GCTL0_SFC1_SHIFT	0
867 #define MIPS_GCTL0_SFC1		(_ULCAST_(1) << MIPS_GCTL0_SFC1_SHIFT)
868 
869 /* GuestCtl0.AT Guest address translation control */
870 #define MIPS_GCTL0_AT_ROOT	1  /* Guest MMU under Root control */
871 #define MIPS_GCTL0_AT_GUEST	3  /* Guest MMU under Guest control */
872 
873 /* GuestCtl0.GExcCode Hypervisor exception cause codes */
874 #define MIPS_GCTL0_GEXC_GPSI	0  /* Guest Privileged Sensitive Instruction */
875 #define MIPS_GCTL0_GEXC_GSFC	1  /* Guest Software Field Change */
876 #define MIPS_GCTL0_GEXC_HC	2  /* Hypercall */
877 #define MIPS_GCTL0_GEXC_GRR	3  /* Guest Reserved Instruction Redirect */
878 #define MIPS_GCTL0_GEXC_GVA	8  /* Guest Virtual Address available */
879 #define MIPS_GCTL0_GEXC_GHFC	9  /* Guest Hardware Field Change */
880 #define MIPS_GCTL0_GEXC_GPA	10 /* Guest Physical Address available */
881 
882 /* GuestCtl0Ext fields */
883 #define MIPS_GCTL0EXT_RPW_SHIFT	8
884 #define MIPS_GCTL0EXT_RPW	(_ULCAST_(0x3) << MIPS_GCTL0EXT_RPW_SHIFT)
885 #define MIPS_GCTL0EXT_NCC_SHIFT	6
886 #define MIPS_GCTL0EXT_NCC	(_ULCAST_(0x3) << MIPS_GCTL0EXT_NCC_SHIFT)
887 #define MIPS_GCTL0EXT_CGI_SHIFT	4
888 #define MIPS_GCTL0EXT_CGI	(_ULCAST_(1) << MIPS_GCTL0EXT_CGI_SHIFT)
889 #define MIPS_GCTL0EXT_FCD_SHIFT	3
890 #define MIPS_GCTL0EXT_FCD	(_ULCAST_(1) << MIPS_GCTL0EXT_FCD_SHIFT)
891 #define MIPS_GCTL0EXT_OG_SHIFT	2
892 #define MIPS_GCTL0EXT_OG	(_ULCAST_(1) << MIPS_GCTL0EXT_OG_SHIFT)
893 #define MIPS_GCTL0EXT_BG_SHIFT	1
894 #define MIPS_GCTL0EXT_BG	(_ULCAST_(1) << MIPS_GCTL0EXT_BG_SHIFT)
895 #define MIPS_GCTL0EXT_MG_SHIFT	0
896 #define MIPS_GCTL0EXT_MG	(_ULCAST_(1) << MIPS_GCTL0EXT_MG_SHIFT)
897 
898 /* GuestCtl0Ext.RPW Root page walk configuration */
899 #define MIPS_GCTL0EXT_RPW_BOTH	0  /* Root PW for GPA->RPA and RVA->RPA */
900 #define MIPS_GCTL0EXT_RPW_GPA	2  /* Root PW for GPA->RPA */
901 #define MIPS_GCTL0EXT_RPW_RVA	3  /* Root PW for RVA->RPA */
902 
903 /* GuestCtl0Ext.NCC Nested cache coherency attributes */
904 #define MIPS_GCTL0EXT_NCC_IND	0  /* Guest CCA independent of Root CCA */
905 #define MIPS_GCTL0EXT_NCC_MOD	1  /* Guest CCA modified by Root CCA */
906 
907 /* GuestCtl1 fields */
908 #define MIPS_GCTL1_ID_SHIFT	0
909 #define MIPS_GCTL1_ID_WIDTH	8
910 #define MIPS_GCTL1_ID		(_ULCAST_(0xff) << MIPS_GCTL1_ID_SHIFT)
911 #define MIPS_GCTL1_RID_SHIFT	16
912 #define MIPS_GCTL1_RID_WIDTH	8
913 #define MIPS_GCTL1_RID		(_ULCAST_(0xff) << MIPS_GCTL1_RID_SHIFT)
914 #define MIPS_GCTL1_EID_SHIFT	24
915 #define MIPS_GCTL1_EID_WIDTH	8
916 #define MIPS_GCTL1_EID		(_ULCAST_(0xff) << MIPS_GCTL1_EID_SHIFT)
917 
918 /* GuestID reserved for root context */
919 #define MIPS_GCTL1_ROOT_GUESTID	0
920 
921 /* CDMMBase register bit definitions */
922 #define MIPS_CDMMBASE_SIZE_SHIFT 0
923 #define MIPS_CDMMBASE_SIZE	(_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
924 #define MIPS_CDMMBASE_CI	(_ULCAST_(1) << 9)
925 #define MIPS_CDMMBASE_EN	(_ULCAST_(1) << 10)
926 #define MIPS_CDMMBASE_ADDR_SHIFT 11
927 #define MIPS_CDMMBASE_ADDR_START 15
928 
929 /* RDHWR register numbers */
930 #define MIPS_HWR_CPUNUM		0	/* CPU number */
931 #define MIPS_HWR_SYNCISTEP	1	/* SYNCI step size */
932 #define MIPS_HWR_CC		2	/* Cycle counter */
933 #define MIPS_HWR_CCRES		3	/* Cycle counter resolution */
934 #define MIPS_HWR_ULR		29	/* UserLocal */
935 #define MIPS_HWR_IMPL1		30	/* Implementation dependent */
936 #define MIPS_HWR_IMPL2		31	/* Implementation dependent */
937 
938 /* Bits in HWREna register */
939 #define MIPS_HWRENA_CPUNUM	(_ULCAST_(1) << MIPS_HWR_CPUNUM)
940 #define MIPS_HWRENA_SYNCISTEP	(_ULCAST_(1) << MIPS_HWR_SYNCISTEP)
941 #define MIPS_HWRENA_CC		(_ULCAST_(1) << MIPS_HWR_CC)
942 #define MIPS_HWRENA_CCRES	(_ULCAST_(1) << MIPS_HWR_CCRES)
943 #define MIPS_HWRENA_ULR		(_ULCAST_(1) << MIPS_HWR_ULR)
944 #define MIPS_HWRENA_IMPL1	(_ULCAST_(1) << MIPS_HWR_IMPL1)
945 #define MIPS_HWRENA_IMPL2	(_ULCAST_(1) << MIPS_HWR_IMPL2)
946 
947 /*
948  * Bitfields in the TX39 family CP0 Configuration Register 3
949  */
950 #define TX39_CONF_ICS_SHIFT	19
951 #define TX39_CONF_ICS_MASK	0x00380000
952 #define TX39_CONF_ICS_1KB	0x00000000
953 #define TX39_CONF_ICS_2KB	0x00080000
954 #define TX39_CONF_ICS_4KB	0x00100000
955 #define TX39_CONF_ICS_8KB	0x00180000
956 #define TX39_CONF_ICS_16KB	0x00200000
957 
958 #define TX39_CONF_DCS_SHIFT	16
959 #define TX39_CONF_DCS_MASK	0x00070000
960 #define TX39_CONF_DCS_1KB	0x00000000
961 #define TX39_CONF_DCS_2KB	0x00010000
962 #define TX39_CONF_DCS_4KB	0x00020000
963 #define TX39_CONF_DCS_8KB	0x00030000
964 #define TX39_CONF_DCS_16KB	0x00040000
965 
966 #define TX39_CONF_CWFON		0x00004000
967 #define TX39_CONF_WBON		0x00002000
968 #define TX39_CONF_RF_SHIFT	10
969 #define TX39_CONF_RF_MASK	0x00000c00
970 #define TX39_CONF_DOZE		0x00000200
971 #define TX39_CONF_HALT		0x00000100
972 #define TX39_CONF_LOCK		0x00000080
973 #define TX39_CONF_ICE		0x00000020
974 #define TX39_CONF_DCE		0x00000010
975 #define TX39_CONF_IRSIZE_SHIFT	2
976 #define TX39_CONF_IRSIZE_MASK	0x0000000c
977 #define TX39_CONF_DRSIZE_SHIFT	0
978 #define TX39_CONF_DRSIZE_MASK	0x00000003
979 
980 /*
981  * Interesting Bits in the R10K CP0 Branch Diagnostic Register
982  */
983 /* Disable Branch Target Address Cache */
984 #define R10K_DIAG_D_BTAC	(_ULCAST_(1) << 27)
985 /* Enable Branch Prediction Global History */
986 #define R10K_DIAG_E_GHIST	(_ULCAST_(1) << 26)
987 /* Disable Branch Return Cache */
988 #define R10K_DIAG_D_BRC		(_ULCAST_(1) << 22)
989 
990 /* Flush ITLB */
991 #define LOONGSON_DIAG_ITLB	(_ULCAST_(1) << 2)
992 /* Flush DTLB */
993 #define LOONGSON_DIAG_DTLB	(_ULCAST_(1) << 3)
994 /* Flush VTLB */
995 #define LOONGSON_DIAG_VTLB	(_ULCAST_(1) << 12)
996 /* Flush FTLB */
997 #define LOONGSON_DIAG_FTLB	(_ULCAST_(1) << 13)
998 
999 /* CvmCtl register field definitions */
1000 #define CVMCTL_IPPCI_SHIFT	7
1001 #define CVMCTL_IPPCI		(_U64CAST_(0x7) << CVMCTL_IPPCI_SHIFT)
1002 #define CVMCTL_IPTI_SHIFT	4
1003 #define CVMCTL_IPTI		(_U64CAST_(0x7) << CVMCTL_IPTI_SHIFT)
1004 
1005 /* CvmMemCtl2 register field definitions */
1006 #define CVMMEMCTL2_INHIBITTS	(_U64CAST_(1) << 17)
1007 
1008 /* CvmVMConfig register field definitions */
1009 #define CVMVMCONF_DGHT		(_U64CAST_(1) << 60)
1010 #define CVMVMCONF_MMUSIZEM1_S	12
1011 #define CVMVMCONF_MMUSIZEM1	(_U64CAST_(0xff) << CVMVMCONF_MMUSIZEM1_S)
1012 #define CVMVMCONF_RMMUSIZEM1_S	0
1013 #define CVMVMCONF_RMMUSIZEM1	(_U64CAST_(0xff) << CVMVMCONF_RMMUSIZEM1_S)
1014 
1015 /*
1016  * Coprocessor 1 (FPU) register names
1017  */
1018 #define CP1_REVISION	$0
1019 #define CP1_UFR		$1
1020 #define CP1_UNFR	$4
1021 #define CP1_FCCR	$25
1022 #define CP1_FEXR	$26
1023 #define CP1_FENR	$28
1024 #define CP1_STATUS	$31
1025 
1026 
1027 /*
1028  * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
1029  */
1030 #define MIPS_FPIR_S		(_ULCAST_(1) << 16)
1031 #define MIPS_FPIR_D		(_ULCAST_(1) << 17)
1032 #define MIPS_FPIR_PS		(_ULCAST_(1) << 18)
1033 #define MIPS_FPIR_3D		(_ULCAST_(1) << 19)
1034 #define MIPS_FPIR_W		(_ULCAST_(1) << 20)
1035 #define MIPS_FPIR_L		(_ULCAST_(1) << 21)
1036 #define MIPS_FPIR_F64		(_ULCAST_(1) << 22)
1037 #define MIPS_FPIR_HAS2008	(_ULCAST_(1) << 23)
1038 #define MIPS_FPIR_UFRP		(_ULCAST_(1) << 28)
1039 #define MIPS_FPIR_FREP		(_ULCAST_(1) << 29)
1040 
1041 /*
1042  * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
1043  */
1044 #define MIPS_FCCR_CONDX_S	0
1045 #define MIPS_FCCR_CONDX		(_ULCAST_(255) << MIPS_FCCR_CONDX_S)
1046 #define MIPS_FCCR_COND0_S	0
1047 #define MIPS_FCCR_COND0		(_ULCAST_(1) << MIPS_FCCR_COND0_S)
1048 #define MIPS_FCCR_COND1_S	1
1049 #define MIPS_FCCR_COND1		(_ULCAST_(1) << MIPS_FCCR_COND1_S)
1050 #define MIPS_FCCR_COND2_S	2
1051 #define MIPS_FCCR_COND2		(_ULCAST_(1) << MIPS_FCCR_COND2_S)
1052 #define MIPS_FCCR_COND3_S	3
1053 #define MIPS_FCCR_COND3		(_ULCAST_(1) << MIPS_FCCR_COND3_S)
1054 #define MIPS_FCCR_COND4_S	4
1055 #define MIPS_FCCR_COND4		(_ULCAST_(1) << MIPS_FCCR_COND4_S)
1056 #define MIPS_FCCR_COND5_S	5
1057 #define MIPS_FCCR_COND5		(_ULCAST_(1) << MIPS_FCCR_COND5_S)
1058 #define MIPS_FCCR_COND6_S	6
1059 #define MIPS_FCCR_COND6		(_ULCAST_(1) << MIPS_FCCR_COND6_S)
1060 #define MIPS_FCCR_COND7_S	7
1061 #define MIPS_FCCR_COND7		(_ULCAST_(1) << MIPS_FCCR_COND7_S)
1062 
1063 /*
1064  * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
1065  */
1066 #define MIPS_FENR_FS_S		2
1067 #define MIPS_FENR_FS		(_ULCAST_(1) << MIPS_FENR_FS_S)
1068 
1069 /*
1070  * FPU Status Register Values
1071  */
1072 #define FPU_CSR_COND_S	23					/* $fcc0 */
1073 #define FPU_CSR_COND	(_ULCAST_(1) << FPU_CSR_COND_S)
1074 
1075 #define FPU_CSR_FS_S	24		/* flush denormalised results to 0 */
1076 #define FPU_CSR_FS	(_ULCAST_(1) << FPU_CSR_FS_S)
1077 
1078 #define FPU_CSR_CONDX_S	25					/* $fcc[7:1] */
1079 #define FPU_CSR_CONDX	(_ULCAST_(127) << FPU_CSR_CONDX_S)
1080 #define FPU_CSR_COND1_S	25					/* $fcc1 */
1081 #define FPU_CSR_COND1	(_ULCAST_(1) << FPU_CSR_COND1_S)
1082 #define FPU_CSR_COND2_S	26					/* $fcc2 */
1083 #define FPU_CSR_COND2	(_ULCAST_(1) << FPU_CSR_COND2_S)
1084 #define FPU_CSR_COND3_S	27					/* $fcc3 */
1085 #define FPU_CSR_COND3	(_ULCAST_(1) << FPU_CSR_COND3_S)
1086 #define FPU_CSR_COND4_S	28					/* $fcc4 */
1087 #define FPU_CSR_COND4	(_ULCAST_(1) << FPU_CSR_COND4_S)
1088 #define FPU_CSR_COND5_S	29					/* $fcc5 */
1089 #define FPU_CSR_COND5	(_ULCAST_(1) << FPU_CSR_COND5_S)
1090 #define FPU_CSR_COND6_S	30					/* $fcc6 */
1091 #define FPU_CSR_COND6	(_ULCAST_(1) << FPU_CSR_COND6_S)
1092 #define FPU_CSR_COND7_S	31					/* $fcc7 */
1093 #define FPU_CSR_COND7	(_ULCAST_(1) << FPU_CSR_COND7_S)
1094 
1095 /*
1096  * Bits 22:20 of the FPU Status Register will be read as 0,
1097  * and should be written as zero.
1098  */
1099 #define FPU_CSR_RSVD	(_ULCAST_(7) << 20)
1100 
1101 #define FPU_CSR_ABS2008	(_ULCAST_(1) << 19)
1102 #define FPU_CSR_NAN2008	(_ULCAST_(1) << 18)
1103 
1104 /*
1105  * X the exception cause indicator
1106  * E the exception enable
1107  * S the sticky/flag bit
1108 */
1109 #define FPU_CSR_ALL_X	0x0003f000
1110 #define FPU_CSR_UNI_X	0x00020000
1111 #define FPU_CSR_INV_X	0x00010000
1112 #define FPU_CSR_DIV_X	0x00008000
1113 #define FPU_CSR_OVF_X	0x00004000
1114 #define FPU_CSR_UDF_X	0x00002000
1115 #define FPU_CSR_INE_X	0x00001000
1116 
1117 #define FPU_CSR_ALL_E	0x00000f80
1118 #define FPU_CSR_INV_E	0x00000800
1119 #define FPU_CSR_DIV_E	0x00000400
1120 #define FPU_CSR_OVF_E	0x00000200
1121 #define FPU_CSR_UDF_E	0x00000100
1122 #define FPU_CSR_INE_E	0x00000080
1123 
1124 #define FPU_CSR_ALL_S	0x0000007c
1125 #define FPU_CSR_INV_S	0x00000040
1126 #define FPU_CSR_DIV_S	0x00000020
1127 #define FPU_CSR_OVF_S	0x00000010
1128 #define FPU_CSR_UDF_S	0x00000008
1129 #define FPU_CSR_INE_S	0x00000004
1130 
1131 /* Bits 0 and 1 of FPU Status Register specify the rounding mode */
1132 #define FPU_CSR_RM	0x00000003
1133 #define FPU_CSR_RN	0x0	/* nearest */
1134 #define FPU_CSR_RZ	0x1	/* towards zero */
1135 #define FPU_CSR_RU	0x2	/* towards +Infinity */
1136 #define FPU_CSR_RD	0x3	/* towards -Infinity */
1137 
1138 
1139 #ifndef __ASSEMBLY__
1140 
1141 /*
1142  * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
1143  */
1144 #if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
1145     defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
1146 #define get_isa16_mode(x)		((x) & 0x1)
1147 #define msk_isa16_mode(x)		((x) & ~0x1)
1148 #define set_isa16_mode(x)		do { (x) |= 0x1; } while(0)
1149 #else
1150 #define get_isa16_mode(x)		0
1151 #define msk_isa16_mode(x)		(x)
1152 #define set_isa16_mode(x)		do { } while(0)
1153 #endif
1154 
1155 /*
1156  * microMIPS instructions can be 16-bit or 32-bit in length. This
1157  * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
1158  */
1159 static inline int mm_insn_16bit(u16 insn)
1160 {
1161 	u16 opcode = (insn >> 10) & 0x7;
1162 
1163 	return (opcode >= 1 && opcode <= 3) ? 1 : 0;
1164 }
1165 
1166 /*
1167  * Helper macros for generating raw instruction encodings in inline asm.
1168  */
1169 #ifdef CONFIG_CPU_MICROMIPS
1170 #define _ASM_INSN16_IF_MM(_enc)			\
1171 	".insn\n\t"				\
1172 	".hword (" #_enc ")\n\t"
1173 #define _ASM_INSN32_IF_MM(_enc)			\
1174 	".insn\n\t"				\
1175 	".hword ((" #_enc ") >> 16)\n\t"	\
1176 	".hword ((" #_enc ") & 0xffff)\n\t"
1177 #else
1178 #define _ASM_INSN_IF_MIPS(_enc)			\
1179 	".insn\n\t"				\
1180 	".word (" #_enc ")\n\t"
1181 #endif
1182 
1183 #ifndef _ASM_INSN16_IF_MM
1184 #define _ASM_INSN16_IF_MM(_enc)
1185 #endif
1186 #ifndef _ASM_INSN32_IF_MM
1187 #define _ASM_INSN32_IF_MM(_enc)
1188 #endif
1189 #ifndef _ASM_INSN_IF_MIPS
1190 #define _ASM_INSN_IF_MIPS(_enc)
1191 #endif
1192 
1193 /*
1194  * parse_r var, r - Helper assembler macro for parsing register names.
1195  *
1196  * This converts the register name in $n form provided in \r to the
1197  * corresponding register number, which is assigned to the variable \var. It is
1198  * needed to allow explicit encoding of instructions in inline assembly where
1199  * registers are chosen by the compiler in $n form, allowing us to avoid using
1200  * fixed register numbers.
1201  *
1202  * It also allows newer instructions (not implemented by the assembler) to be
1203  * transparently implemented using assembler macros, instead of needing separate
1204  * cases depending on toolchain support.
1205  *
1206  * Simple usage example:
1207  * __asm__ __volatile__("parse_r __rt, %0\n\t"
1208  *			".insn\n\t"
1209  *			"# di    %0\n\t"
1210  *			".word   (0x41606000 | (__rt << 16))"
1211  *			: "=r" (status);
1212  */
1213 
1214 /* Match an individual register number and assign to \var */
1215 #define _IFC_REG(n)				\
1216 	".ifc	\\r, $" #n "\n\t"		\
1217 	"\\var	= " #n "\n\t"			\
1218 	".endif\n\t"
1219 
1220 __asm__(".macro	parse_r var r\n\t"
1221 	"\\var	= -1\n\t"
1222 	_IFC_REG(0)  _IFC_REG(1)  _IFC_REG(2)  _IFC_REG(3)
1223 	_IFC_REG(4)  _IFC_REG(5)  _IFC_REG(6)  _IFC_REG(7)
1224 	_IFC_REG(8)  _IFC_REG(9)  _IFC_REG(10) _IFC_REG(11)
1225 	_IFC_REG(12) _IFC_REG(13) _IFC_REG(14) _IFC_REG(15)
1226 	_IFC_REG(16) _IFC_REG(17) _IFC_REG(18) _IFC_REG(19)
1227 	_IFC_REG(20) _IFC_REG(21) _IFC_REG(22) _IFC_REG(23)
1228 	_IFC_REG(24) _IFC_REG(25) _IFC_REG(26) _IFC_REG(27)
1229 	_IFC_REG(28) _IFC_REG(29) _IFC_REG(30) _IFC_REG(31)
1230 	".iflt	\\var\n\t"
1231 	".error	\"Unable to parse register name \\r\"\n\t"
1232 	".endif\n\t"
1233 	".endm");
1234 
1235 #undef _IFC_REG
1236 
1237 /*
1238  * C macros for generating assembler macros for common instruction formats.
1239  *
1240  * The names of the operands can be chosen by the caller, and the encoding of
1241  * register operand \<Rn> is assigned to __<Rn> where it can be accessed from
1242  * the ENC encodings.
1243  */
1244 
1245 /* Instructions with no operands */
1246 #define _ASM_MACRO_0(OP, ENC)						\
1247 	__asm__(".macro	" #OP "\n\t"					\
1248 		ENC							\
1249 		".endm")
1250 
1251 /* Instructions with 2 register operands */
1252 #define _ASM_MACRO_2R(OP, R1, R2, ENC)					\
1253 	__asm__(".macro	" #OP " " #R1 ", " #R2 "\n\t"			\
1254 		"parse_r __" #R1 ", \\" #R1 "\n\t"			\
1255 		"parse_r __" #R2 ", \\" #R2 "\n\t"			\
1256 		ENC							\
1257 		".endm")
1258 
1259 /* Instructions with 3 register operands */
1260 #define _ASM_MACRO_3R(OP, R1, R2, R3, ENC)				\
1261 	__asm__(".macro	" #OP " " #R1 ", " #R2 ", " #R3 "\n\t"		\
1262 		"parse_r __" #R1 ", \\" #R1 "\n\t"			\
1263 		"parse_r __" #R2 ", \\" #R2 "\n\t"			\
1264 		"parse_r __" #R3 ", \\" #R3 "\n\t"			\
1265 		ENC							\
1266 		".endm")
1267 
1268 /* Instructions with 2 register operands and 1 optional select operand */
1269 #define _ASM_MACRO_2R_1S(OP, R1, R2, SEL3, ENC)				\
1270 	__asm__(".macro	" #OP " " #R1 ", " #R2 ", " #SEL3 " = 0\n\t"	\
1271 		"parse_r __" #R1 ", \\" #R1 "\n\t"			\
1272 		"parse_r __" #R2 ", \\" #R2 "\n\t"			\
1273 		ENC							\
1274 		".endm")
1275 
1276 /*
1277  * TLB Invalidate Flush
1278  */
1279 static inline void tlbinvf(void)
1280 {
1281 	__asm__ __volatile__(
1282 		".set push\n\t"
1283 		".set noreorder\n\t"
1284 		"# tlbinvf\n\t"
1285 		_ASM_INSN_IF_MIPS(0x42000004)
1286 		_ASM_INSN32_IF_MM(0x0000537c)
1287 		".set pop");
1288 }
1289 
1290 
1291 /*
1292  * Functions to access the R10000 performance counters.	 These are basically
1293  * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
1294  * performance counter number encoded into bits 1 ... 5 of the instruction.
1295  * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
1296  * disassembler these will look like an access to sel 0 or 1.
1297  */
1298 #define read_r10k_perf_cntr(counter)				\
1299 ({								\
1300 	unsigned int __res;					\
1301 	__asm__ __volatile__(					\
1302 	"mfpc\t%0, %1"						\
1303 	: "=r" (__res)						\
1304 	: "i" (counter));					\
1305 								\
1306 	__res;							\
1307 })
1308 
1309 #define write_r10k_perf_cntr(counter,val)			\
1310 do {								\
1311 	__asm__ __volatile__(					\
1312 	"mtpc\t%0, %1"						\
1313 	:							\
1314 	: "r" (val), "i" (counter));				\
1315 } while (0)
1316 
1317 #define read_r10k_perf_event(counter)				\
1318 ({								\
1319 	unsigned int __res;					\
1320 	__asm__ __volatile__(					\
1321 	"mfps\t%0, %1"						\
1322 	: "=r" (__res)						\
1323 	: "i" (counter));					\
1324 								\
1325 	__res;							\
1326 })
1327 
1328 #define write_r10k_perf_cntl(counter,val)			\
1329 do {								\
1330 	__asm__ __volatile__(					\
1331 	"mtps\t%0, %1"						\
1332 	:							\
1333 	: "r" (val), "i" (counter));				\
1334 } while (0)
1335 
1336 
1337 /*
1338  * Macros to access the system control coprocessor
1339  */
1340 
1341 #define ___read_32bit_c0_register(source, sel, vol)			\
1342 ({ unsigned int __res;							\
1343 	if (sel == 0)							\
1344 		__asm__ vol(						\
1345 			"mfc0\t%0, " #source "\n\t"			\
1346 			: "=r" (__res));				\
1347 	else								\
1348 		__asm__ vol(						\
1349 			".set\tmips32\n\t"				\
1350 			"mfc0\t%0, " #source ", " #sel "\n\t"		\
1351 			".set\tmips0\n\t"				\
1352 			: "=r" (__res));				\
1353 	__res;								\
1354 })
1355 
1356 #define ___read_64bit_c0_register(source, sel, vol)			\
1357 ({ unsigned long long __res;						\
1358 	if (sizeof(unsigned long) == 4)					\
1359 		__res = __read_64bit_c0_split(source, sel, vol);	\
1360 	else if (sel == 0)						\
1361 		__asm__ vol(						\
1362 			".set\tmips3\n\t"				\
1363 			"dmfc0\t%0, " #source "\n\t"			\
1364 			".set\tmips0"					\
1365 			: "=r" (__res));				\
1366 	else								\
1367 		__asm__ vol(						\
1368 			".set\tmips64\n\t"				\
1369 			"dmfc0\t%0, " #source ", " #sel "\n\t"		\
1370 			".set\tmips0"					\
1371 			: "=r" (__res));				\
1372 	__res;								\
1373 })
1374 
1375 #define __read_32bit_c0_register(source, sel)				\
1376 	___read_32bit_c0_register(source, sel, __volatile__)
1377 
1378 #define __read_const_32bit_c0_register(source, sel)			\
1379 	___read_32bit_c0_register(source, sel,)
1380 
1381 #define __read_64bit_c0_register(source, sel)				\
1382 	___read_64bit_c0_register(source, sel, __volatile__)
1383 
1384 #define __read_const_64bit_c0_register(source, sel)			\
1385 	___read_64bit_c0_register(source, sel,)
1386 
1387 #define __write_32bit_c0_register(register, sel, value)			\
1388 do {									\
1389 	if (sel == 0)							\
1390 		__asm__ __volatile__(					\
1391 			"mtc0\t%z0, " #register "\n\t"			\
1392 			: : "Jr" ((unsigned int)(value)));		\
1393 	else								\
1394 		__asm__ __volatile__(					\
1395 			".set\tmips32\n\t"				\
1396 			"mtc0\t%z0, " #register ", " #sel "\n\t"	\
1397 			".set\tmips0"					\
1398 			: : "Jr" ((unsigned int)(value)));		\
1399 } while (0)
1400 
1401 #define __write_64bit_c0_register(register, sel, value)			\
1402 do {									\
1403 	if (sizeof(unsigned long) == 4)					\
1404 		__write_64bit_c0_split(register, sel, value);		\
1405 	else if (sel == 0)						\
1406 		__asm__ __volatile__(					\
1407 			".set\tmips3\n\t"				\
1408 			"dmtc0\t%z0, " #register "\n\t"			\
1409 			".set\tmips0"					\
1410 			: : "Jr" (value));				\
1411 	else								\
1412 		__asm__ __volatile__(					\
1413 			".set\tmips64\n\t"				\
1414 			"dmtc0\t%z0, " #register ", " #sel "\n\t"	\
1415 			".set\tmips0"					\
1416 			: : "Jr" (value));				\
1417 } while (0)
1418 
1419 #define __read_ulong_c0_register(reg, sel)				\
1420 	((sizeof(unsigned long) == 4) ?					\
1421 	(unsigned long) __read_32bit_c0_register(reg, sel) :		\
1422 	(unsigned long) __read_64bit_c0_register(reg, sel))
1423 
1424 #define __read_const_ulong_c0_register(reg, sel)			\
1425 	((sizeof(unsigned long) == 4) ?					\
1426 	(unsigned long) __read_const_32bit_c0_register(reg, sel) :	\
1427 	(unsigned long) __read_const_64bit_c0_register(reg, sel))
1428 
1429 #define __write_ulong_c0_register(reg, sel, val)			\
1430 do {									\
1431 	if (sizeof(unsigned long) == 4)					\
1432 		__write_32bit_c0_register(reg, sel, val);		\
1433 	else								\
1434 		__write_64bit_c0_register(reg, sel, val);		\
1435 } while (0)
1436 
1437 /*
1438  * On RM7000/RM9000 these are uses to access cop0 set 1 registers
1439  */
1440 #define __read_32bit_c0_ctrl_register(source)				\
1441 ({ unsigned int __res;							\
1442 	__asm__ __volatile__(						\
1443 		"cfc0\t%0, " #source "\n\t"				\
1444 		: "=r" (__res));					\
1445 	__res;								\
1446 })
1447 
1448 #define __write_32bit_c0_ctrl_register(register, value)			\
1449 do {									\
1450 	__asm__ __volatile__(						\
1451 		"ctc0\t%z0, " #register "\n\t"				\
1452 		: : "Jr" ((unsigned int)(value)));			\
1453 } while (0)
1454 
1455 /*
1456  * These versions are only needed for systems with more than 38 bits of
1457  * physical address space running the 32-bit kernel.  That's none atm :-)
1458  */
1459 #define __read_64bit_c0_split(source, sel, vol)				\
1460 ({									\
1461 	unsigned long long __val;					\
1462 	unsigned long __flags;						\
1463 									\
1464 	local_irq_save(__flags);					\
1465 	if (sel == 0)							\
1466 		__asm__ vol(						\
1467 			".set\tmips64\n\t"				\
1468 			"dmfc0\t%L0, " #source "\n\t"			\
1469 			"dsra\t%M0, %L0, 32\n\t"			\
1470 			"sll\t%L0, %L0, 0\n\t"				\
1471 			".set\tmips0"					\
1472 			: "=r" (__val));				\
1473 	else								\
1474 		__asm__ vol(						\
1475 			".set\tmips64\n\t"				\
1476 			"dmfc0\t%L0, " #source ", " #sel "\n\t"		\
1477 			"dsra\t%M0, %L0, 32\n\t"			\
1478 			"sll\t%L0, %L0, 0\n\t"				\
1479 			".set\tmips0"					\
1480 			: "=r" (__val));				\
1481 	local_irq_restore(__flags);					\
1482 									\
1483 	__val;								\
1484 })
1485 
1486 #define __write_64bit_c0_split(source, sel, val)			\
1487 do {									\
1488 	unsigned long long __tmp;					\
1489 	unsigned long __flags;						\
1490 									\
1491 	local_irq_save(__flags);					\
1492 	if (sel == 0)							\
1493 		__asm__ __volatile__(					\
1494 			".set\tmips64\n\t"				\
1495 			"dsll\t%L0, %L1, 32\n\t"			\
1496 			"dsrl\t%L0, %L0, 32\n\t"			\
1497 			"dsll\t%M0, %M1, 32\n\t"			\
1498 			"or\t%L0, %L0, %M0\n\t"				\
1499 			"dmtc0\t%L0, " #source "\n\t"			\
1500 			".set\tmips0"					\
1501 			: "=&r,r" (__tmp)				\
1502 			: "r,0" (val));					\
1503 	else								\
1504 		__asm__ __volatile__(					\
1505 			".set\tmips64\n\t"				\
1506 			"dsll\t%L0, %L1, 32\n\t"			\
1507 			"dsrl\t%L0, %L0, 32\n\t"			\
1508 			"dsll\t%M0, %M1, 32\n\t"			\
1509 			"or\t%L0, %L0, %M0\n\t"				\
1510 			"dmtc0\t%L0, " #source ", " #sel "\n\t"		\
1511 			".set\tmips0"					\
1512 			: "=&r,r" (__tmp)				\
1513 			: "r,0" (val));					\
1514 	local_irq_restore(__flags);					\
1515 } while (0)
1516 
1517 #ifndef TOOLCHAIN_SUPPORTS_XPA
1518 _ASM_MACRO_2R_1S(mfhc0, rt, rs, sel,
1519 	_ASM_INSN_IF_MIPS(0x40400000 | __rt << 16 | __rs << 11 | \\sel)
1520 	_ASM_INSN32_IF_MM(0x000000f4 | __rt << 21 | __rs << 16 | \\sel << 11));
1521 _ASM_MACRO_2R_1S(mthc0, rt, rd, sel,
1522 	_ASM_INSN_IF_MIPS(0x40c00000 | __rt << 16 | __rd << 11 | \\sel)
1523 	_ASM_INSN32_IF_MM(0x000002f4 | __rt << 21 | __rd << 16 | \\sel << 11));
1524 #define _ASM_SET_XPA ""
1525 #else	/* !TOOLCHAIN_SUPPORTS_XPA */
1526 #define _ASM_SET_XPA ".set\txpa\n\t"
1527 #endif
1528 
1529 #define __readx_32bit_c0_register(source, sel)				\
1530 ({									\
1531 	unsigned int __res;						\
1532 									\
1533 	__asm__ __volatile__(						\
1534 	"	.set	push					\n"	\
1535 	"	.set	mips32r2				\n"	\
1536 	_ASM_SET_XPA							\
1537 	"	mfhc0	%0, " #source ", %1			\n"	\
1538 	"	.set	pop					\n"	\
1539 	: "=r" (__res)							\
1540 	: "i" (sel));							\
1541 	__res;								\
1542 })
1543 
1544 #define __writex_32bit_c0_register(register, sel, value)		\
1545 do {									\
1546 	__asm__ __volatile__(						\
1547 	"	.set	push					\n"	\
1548 	"	.set	mips32r2				\n"	\
1549 	_ASM_SET_XPA							\
1550 	"	mthc0	%z0, " #register ", %1			\n"	\
1551 	"	.set	pop					\n"	\
1552 	:								\
1553 	: "Jr" (value), "i" (sel));					\
1554 } while (0)
1555 
1556 #define read_c0_index()		__read_32bit_c0_register($0, 0)
1557 #define write_c0_index(val)	__write_32bit_c0_register($0, 0, val)
1558 
1559 #define read_c0_random()	__read_32bit_c0_register($1, 0)
1560 #define write_c0_random(val)	__write_32bit_c0_register($1, 0, val)
1561 
1562 #define read_c0_entrylo0()	__read_ulong_c0_register($2, 0)
1563 #define write_c0_entrylo0(val)	__write_ulong_c0_register($2, 0, val)
1564 
1565 #define readx_c0_entrylo0()	__readx_32bit_c0_register($2, 0)
1566 #define writex_c0_entrylo0(val)	__writex_32bit_c0_register($2, 0, val)
1567 
1568 #define read_c0_entrylo1()	__read_ulong_c0_register($3, 0)
1569 #define write_c0_entrylo1(val)	__write_ulong_c0_register($3, 0, val)
1570 
1571 #define readx_c0_entrylo1()	__readx_32bit_c0_register($3, 0)
1572 #define writex_c0_entrylo1(val)	__writex_32bit_c0_register($3, 0, val)
1573 
1574 #define read_c0_conf()		__read_32bit_c0_register($3, 0)
1575 #define write_c0_conf(val)	__write_32bit_c0_register($3, 0, val)
1576 
1577 #define read_c0_globalnumber()	__read_32bit_c0_register($3, 1)
1578 
1579 #define read_c0_context()	__read_ulong_c0_register($4, 0)
1580 #define write_c0_context(val)	__write_ulong_c0_register($4, 0, val)
1581 
1582 #define read_c0_contextconfig()		__read_32bit_c0_register($4, 1)
1583 #define write_c0_contextconfig(val)	__write_32bit_c0_register($4, 1, val)
1584 
1585 #define read_c0_userlocal()	__read_ulong_c0_register($4, 2)
1586 #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
1587 
1588 #define read_c0_xcontextconfig()	__read_ulong_c0_register($4, 3)
1589 #define write_c0_xcontextconfig(val)	__write_ulong_c0_register($4, 3, val)
1590 
1591 #define read_c0_pagemask()	__read_32bit_c0_register($5, 0)
1592 #define write_c0_pagemask(val)	__write_32bit_c0_register($5, 0, val)
1593 
1594 #define read_c0_pagegrain()	__read_32bit_c0_register($5, 1)
1595 #define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
1596 
1597 #define read_c0_wired()		__read_32bit_c0_register($6, 0)
1598 #define write_c0_wired(val)	__write_32bit_c0_register($6, 0, val)
1599 
1600 #define read_c0_info()		__read_32bit_c0_register($7, 0)
1601 
1602 #define read_c0_cache()		__read_32bit_c0_register($7, 0) /* TX39xx */
1603 #define write_c0_cache(val)	__write_32bit_c0_register($7, 0, val)
1604 
1605 #define read_c0_badvaddr()	__read_ulong_c0_register($8, 0)
1606 #define write_c0_badvaddr(val)	__write_ulong_c0_register($8, 0, val)
1607 
1608 #define read_c0_badinstr()	__read_32bit_c0_register($8, 1)
1609 #define read_c0_badinstrp()	__read_32bit_c0_register($8, 2)
1610 
1611 #define read_c0_count()		__read_32bit_c0_register($9, 0)
1612 #define write_c0_count(val)	__write_32bit_c0_register($9, 0, val)
1613 
1614 #define read_c0_count2()	__read_32bit_c0_register($9, 6) /* pnx8550 */
1615 #define write_c0_count2(val)	__write_32bit_c0_register($9, 6, val)
1616 
1617 #define read_c0_count3()	__read_32bit_c0_register($9, 7) /* pnx8550 */
1618 #define write_c0_count3(val)	__write_32bit_c0_register($9, 7, val)
1619 
1620 #define read_c0_entryhi()	__read_ulong_c0_register($10, 0)
1621 #define write_c0_entryhi(val)	__write_ulong_c0_register($10, 0, val)
1622 
1623 #define read_c0_guestctl1()	__read_32bit_c0_register($10, 4)
1624 #define write_c0_guestctl1(val)	__write_32bit_c0_register($10, 4, val)
1625 
1626 #define read_c0_guestctl2()	__read_32bit_c0_register($10, 5)
1627 #define write_c0_guestctl2(val)	__write_32bit_c0_register($10, 5, val)
1628 
1629 #define read_c0_guestctl3()	__read_32bit_c0_register($10, 6)
1630 #define write_c0_guestctl3(val)	__write_32bit_c0_register($10, 6, val)
1631 
1632 #define read_c0_compare()	__read_32bit_c0_register($11, 0)
1633 #define write_c0_compare(val)	__write_32bit_c0_register($11, 0, val)
1634 
1635 #define read_c0_guestctl0ext()	__read_32bit_c0_register($11, 4)
1636 #define write_c0_guestctl0ext(val) __write_32bit_c0_register($11, 4, val)
1637 
1638 #define read_c0_compare2()	__read_32bit_c0_register($11, 6) /* pnx8550 */
1639 #define write_c0_compare2(val)	__write_32bit_c0_register($11, 6, val)
1640 
1641 #define read_c0_compare3()	__read_32bit_c0_register($11, 7) /* pnx8550 */
1642 #define write_c0_compare3(val)	__write_32bit_c0_register($11, 7, val)
1643 
1644 #define read_c0_status()	__read_32bit_c0_register($12, 0)
1645 
1646 #define write_c0_status(val)	__write_32bit_c0_register($12, 0, val)
1647 
1648 #define read_c0_guestctl0()	__read_32bit_c0_register($12, 6)
1649 #define write_c0_guestctl0(val)	__write_32bit_c0_register($12, 6, val)
1650 
1651 #define read_c0_gtoffset()	__read_32bit_c0_register($12, 7)
1652 #define write_c0_gtoffset(val)	__write_32bit_c0_register($12, 7, val)
1653 
1654 #define read_c0_cause()		__read_32bit_c0_register($13, 0)
1655 #define write_c0_cause(val)	__write_32bit_c0_register($13, 0, val)
1656 
1657 #define read_c0_epc()		__read_ulong_c0_register($14, 0)
1658 #define write_c0_epc(val)	__write_ulong_c0_register($14, 0, val)
1659 
1660 #define read_c0_prid()		__read_const_32bit_c0_register($15, 0)
1661 
1662 #define read_c0_cmgcrbase()	__read_ulong_c0_register($15, 3)
1663 
1664 #define read_c0_config()	__read_32bit_c0_register($16, 0)
1665 #define read_c0_config1()	__read_32bit_c0_register($16, 1)
1666 #define read_c0_config2()	__read_32bit_c0_register($16, 2)
1667 #define read_c0_config3()	__read_32bit_c0_register($16, 3)
1668 #define read_c0_config4()	__read_32bit_c0_register($16, 4)
1669 #define read_c0_config5()	__read_32bit_c0_register($16, 5)
1670 #define read_c0_config6()	__read_32bit_c0_register($16, 6)
1671 #define read_c0_config7()	__read_32bit_c0_register($16, 7)
1672 #define write_c0_config(val)	__write_32bit_c0_register($16, 0, val)
1673 #define write_c0_config1(val)	__write_32bit_c0_register($16, 1, val)
1674 #define write_c0_config2(val)	__write_32bit_c0_register($16, 2, val)
1675 #define write_c0_config3(val)	__write_32bit_c0_register($16, 3, val)
1676 #define write_c0_config4(val)	__write_32bit_c0_register($16, 4, val)
1677 #define write_c0_config5(val)	__write_32bit_c0_register($16, 5, val)
1678 #define write_c0_config6(val)	__write_32bit_c0_register($16, 6, val)
1679 #define write_c0_config7(val)	__write_32bit_c0_register($16, 7, val)
1680 
1681 #define read_c0_lladdr()	__read_ulong_c0_register($17, 0)
1682 #define write_c0_lladdr(val)	__write_ulong_c0_register($17, 0, val)
1683 #define read_c0_maar()		__read_ulong_c0_register($17, 1)
1684 #define write_c0_maar(val)	__write_ulong_c0_register($17, 1, val)
1685 #define read_c0_maari()		__read_32bit_c0_register($17, 2)
1686 #define write_c0_maari(val)	__write_32bit_c0_register($17, 2, val)
1687 
1688 /*
1689  * The WatchLo register.  There may be up to 8 of them.
1690  */
1691 #define read_c0_watchlo0()	__read_ulong_c0_register($18, 0)
1692 #define read_c0_watchlo1()	__read_ulong_c0_register($18, 1)
1693 #define read_c0_watchlo2()	__read_ulong_c0_register($18, 2)
1694 #define read_c0_watchlo3()	__read_ulong_c0_register($18, 3)
1695 #define read_c0_watchlo4()	__read_ulong_c0_register($18, 4)
1696 #define read_c0_watchlo5()	__read_ulong_c0_register($18, 5)
1697 #define read_c0_watchlo6()	__read_ulong_c0_register($18, 6)
1698 #define read_c0_watchlo7()	__read_ulong_c0_register($18, 7)
1699 #define write_c0_watchlo0(val)	__write_ulong_c0_register($18, 0, val)
1700 #define write_c0_watchlo1(val)	__write_ulong_c0_register($18, 1, val)
1701 #define write_c0_watchlo2(val)	__write_ulong_c0_register($18, 2, val)
1702 #define write_c0_watchlo3(val)	__write_ulong_c0_register($18, 3, val)
1703 #define write_c0_watchlo4(val)	__write_ulong_c0_register($18, 4, val)
1704 #define write_c0_watchlo5(val)	__write_ulong_c0_register($18, 5, val)
1705 #define write_c0_watchlo6(val)	__write_ulong_c0_register($18, 6, val)
1706 #define write_c0_watchlo7(val)	__write_ulong_c0_register($18, 7, val)
1707 
1708 /*
1709  * The WatchHi register.  There may be up to 8 of them.
1710  */
1711 #define read_c0_watchhi0()	__read_32bit_c0_register($19, 0)
1712 #define read_c0_watchhi1()	__read_32bit_c0_register($19, 1)
1713 #define read_c0_watchhi2()	__read_32bit_c0_register($19, 2)
1714 #define read_c0_watchhi3()	__read_32bit_c0_register($19, 3)
1715 #define read_c0_watchhi4()	__read_32bit_c0_register($19, 4)
1716 #define read_c0_watchhi5()	__read_32bit_c0_register($19, 5)
1717 #define read_c0_watchhi6()	__read_32bit_c0_register($19, 6)
1718 #define read_c0_watchhi7()	__read_32bit_c0_register($19, 7)
1719 
1720 #define write_c0_watchhi0(val)	__write_32bit_c0_register($19, 0, val)
1721 #define write_c0_watchhi1(val)	__write_32bit_c0_register($19, 1, val)
1722 #define write_c0_watchhi2(val)	__write_32bit_c0_register($19, 2, val)
1723 #define write_c0_watchhi3(val)	__write_32bit_c0_register($19, 3, val)
1724 #define write_c0_watchhi4(val)	__write_32bit_c0_register($19, 4, val)
1725 #define write_c0_watchhi5(val)	__write_32bit_c0_register($19, 5, val)
1726 #define write_c0_watchhi6(val)	__write_32bit_c0_register($19, 6, val)
1727 #define write_c0_watchhi7(val)	__write_32bit_c0_register($19, 7, val)
1728 
1729 #define read_c0_xcontext()	__read_ulong_c0_register($20, 0)
1730 #define write_c0_xcontext(val)	__write_ulong_c0_register($20, 0, val)
1731 
1732 #define read_c0_intcontrol()	__read_32bit_c0_ctrl_register($20)
1733 #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1734 
1735 #define read_c0_framemask()	__read_32bit_c0_register($21, 0)
1736 #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
1737 
1738 #define read_c0_diag()		__read_32bit_c0_register($22, 0)
1739 #define write_c0_diag(val)	__write_32bit_c0_register($22, 0, val)
1740 
1741 /* R10K CP0 Branch Diagnostic register is 64bits wide */
1742 #define read_c0_r10k_diag()	__read_64bit_c0_register($22, 0)
1743 #define write_c0_r10k_diag(val)	__write_64bit_c0_register($22, 0, val)
1744 
1745 #define read_c0_diag1()		__read_32bit_c0_register($22, 1)
1746 #define write_c0_diag1(val)	__write_32bit_c0_register($22, 1, val)
1747 
1748 #define read_c0_diag2()		__read_32bit_c0_register($22, 2)
1749 #define write_c0_diag2(val)	__write_32bit_c0_register($22, 2, val)
1750 
1751 #define read_c0_diag3()		__read_32bit_c0_register($22, 3)
1752 #define write_c0_diag3(val)	__write_32bit_c0_register($22, 3, val)
1753 
1754 #define read_c0_diag4()		__read_32bit_c0_register($22, 4)
1755 #define write_c0_diag4(val)	__write_32bit_c0_register($22, 4, val)
1756 
1757 #define read_c0_diag5()		__read_32bit_c0_register($22, 5)
1758 #define write_c0_diag5(val)	__write_32bit_c0_register($22, 5, val)
1759 
1760 #define read_c0_debug()		__read_32bit_c0_register($23, 0)
1761 #define write_c0_debug(val)	__write_32bit_c0_register($23, 0, val)
1762 
1763 #define read_c0_depc()		__read_ulong_c0_register($24, 0)
1764 #define write_c0_depc(val)	__write_ulong_c0_register($24, 0, val)
1765 
1766 /*
1767  * MIPS32 / MIPS64 performance counters
1768  */
1769 #define read_c0_perfctrl0()	__read_32bit_c0_register($25, 0)
1770 #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
1771 #define read_c0_perfcntr0()	__read_32bit_c0_register($25, 1)
1772 #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
1773 #define read_c0_perfcntr0_64()	__read_64bit_c0_register($25, 1)
1774 #define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
1775 #define read_c0_perfctrl1()	__read_32bit_c0_register($25, 2)
1776 #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
1777 #define read_c0_perfcntr1()	__read_32bit_c0_register($25, 3)
1778 #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
1779 #define read_c0_perfcntr1_64()	__read_64bit_c0_register($25, 3)
1780 #define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
1781 #define read_c0_perfctrl2()	__read_32bit_c0_register($25, 4)
1782 #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
1783 #define read_c0_perfcntr2()	__read_32bit_c0_register($25, 5)
1784 #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
1785 #define read_c0_perfcntr2_64()	__read_64bit_c0_register($25, 5)
1786 #define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
1787 #define read_c0_perfctrl3()	__read_32bit_c0_register($25, 6)
1788 #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
1789 #define read_c0_perfcntr3()	__read_32bit_c0_register($25, 7)
1790 #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
1791 #define read_c0_perfcntr3_64()	__read_64bit_c0_register($25, 7)
1792 #define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
1793 
1794 #define read_c0_ecc()		__read_32bit_c0_register($26, 0)
1795 #define write_c0_ecc(val)	__write_32bit_c0_register($26, 0, val)
1796 
1797 #define read_c0_derraddr0()	__read_ulong_c0_register($26, 1)
1798 #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
1799 
1800 #define read_c0_cacheerr()	__read_32bit_c0_register($27, 0)
1801 
1802 #define read_c0_derraddr1()	__read_ulong_c0_register($27, 1)
1803 #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
1804 
1805 #define read_c0_taglo()		__read_32bit_c0_register($28, 0)
1806 #define write_c0_taglo(val)	__write_32bit_c0_register($28, 0, val)
1807 
1808 #define read_c0_dtaglo()	__read_32bit_c0_register($28, 2)
1809 #define write_c0_dtaglo(val)	__write_32bit_c0_register($28, 2, val)
1810 
1811 #define read_c0_ddatalo()	__read_32bit_c0_register($28, 3)
1812 #define write_c0_ddatalo(val)	__write_32bit_c0_register($28, 3, val)
1813 
1814 #define read_c0_staglo()	__read_32bit_c0_register($28, 4)
1815 #define write_c0_staglo(val)	__write_32bit_c0_register($28, 4, val)
1816 
1817 #define read_c0_taghi()		__read_32bit_c0_register($29, 0)
1818 #define write_c0_taghi(val)	__write_32bit_c0_register($29, 0, val)
1819 
1820 #define read_c0_errorepc()	__read_ulong_c0_register($30, 0)
1821 #define write_c0_errorepc(val)	__write_ulong_c0_register($30, 0, val)
1822 
1823 /* MIPSR2 */
1824 #define read_c0_hwrena()	__read_32bit_c0_register($7, 0)
1825 #define write_c0_hwrena(val)	__write_32bit_c0_register($7, 0, val)
1826 
1827 #define read_c0_intctl()	__read_32bit_c0_register($12, 1)
1828 #define write_c0_intctl(val)	__write_32bit_c0_register($12, 1, val)
1829 
1830 #define read_c0_srsctl()	__read_32bit_c0_register($12, 2)
1831 #define write_c0_srsctl(val)	__write_32bit_c0_register($12, 2, val)
1832 
1833 #define read_c0_srsmap()	__read_32bit_c0_register($12, 3)
1834 #define write_c0_srsmap(val)	__write_32bit_c0_register($12, 3, val)
1835 
1836 #define read_c0_ebase()		__read_32bit_c0_register($15, 1)
1837 #define write_c0_ebase(val)	__write_32bit_c0_register($15, 1, val)
1838 
1839 #define read_c0_ebase_64()	__read_64bit_c0_register($15, 1)
1840 #define write_c0_ebase_64(val)	__write_64bit_c0_register($15, 1, val)
1841 
1842 #define read_c0_cdmmbase()	__read_ulong_c0_register($15, 2)
1843 #define write_c0_cdmmbase(val)	__write_ulong_c0_register($15, 2, val)
1844 
1845 /* MIPSR3 */
1846 #define read_c0_segctl0()	__read_32bit_c0_register($5, 2)
1847 #define write_c0_segctl0(val)	__write_32bit_c0_register($5, 2, val)
1848 
1849 #define read_c0_segctl1()	__read_32bit_c0_register($5, 3)
1850 #define write_c0_segctl1(val)	__write_32bit_c0_register($5, 3, val)
1851 
1852 #define read_c0_segctl2()	__read_32bit_c0_register($5, 4)
1853 #define write_c0_segctl2(val)	__write_32bit_c0_register($5, 4, val)
1854 
1855 /* Hardware Page Table Walker */
1856 #define read_c0_pwbase()	__read_ulong_c0_register($5, 5)
1857 #define write_c0_pwbase(val)	__write_ulong_c0_register($5, 5, val)
1858 
1859 #define read_c0_pwfield()	__read_ulong_c0_register($5, 6)
1860 #define write_c0_pwfield(val)	__write_ulong_c0_register($5, 6, val)
1861 
1862 #define read_c0_pwsize()	__read_ulong_c0_register($5, 7)
1863 #define write_c0_pwsize(val)	__write_ulong_c0_register($5, 7, val)
1864 
1865 #define read_c0_pwctl()		__read_32bit_c0_register($6, 6)
1866 #define write_c0_pwctl(val)	__write_32bit_c0_register($6, 6, val)
1867 
1868 #define read_c0_pgd()		__read_64bit_c0_register($9, 7)
1869 #define write_c0_pgd(val)	__write_64bit_c0_register($9, 7, val)
1870 
1871 #define read_c0_kpgd()		__read_64bit_c0_register($31, 7)
1872 #define write_c0_kpgd(val)	__write_64bit_c0_register($31, 7, val)
1873 
1874 /* Cavium OCTEON (cnMIPS) */
1875 #define read_c0_cvmcount()	__read_ulong_c0_register($9, 6)
1876 #define write_c0_cvmcount(val)	__write_ulong_c0_register($9, 6, val)
1877 
1878 #define read_c0_cvmctl()	__read_64bit_c0_register($9, 7)
1879 #define write_c0_cvmctl(val)	__write_64bit_c0_register($9, 7, val)
1880 
1881 #define read_c0_cvmmemctl()	__read_64bit_c0_register($11, 7)
1882 #define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
1883 
1884 #define read_c0_cvmmemctl2()	__read_64bit_c0_register($16, 6)
1885 #define write_c0_cvmmemctl2(val) __write_64bit_c0_register($16, 6, val)
1886 
1887 #define read_c0_cvmvmconfig()	__read_64bit_c0_register($16, 7)
1888 #define write_c0_cvmvmconfig(val) __write_64bit_c0_register($16, 7, val)
1889 
1890 /*
1891  * The cacheerr registers are not standardized.	 On OCTEON, they are
1892  * 64 bits wide.
1893  */
1894 #define read_octeon_c0_icacheerr()	__read_64bit_c0_register($27, 0)
1895 #define write_octeon_c0_icacheerr(val)	__write_64bit_c0_register($27, 0, val)
1896 
1897 #define read_octeon_c0_dcacheerr()	__read_64bit_c0_register($27, 1)
1898 #define write_octeon_c0_dcacheerr(val)	__write_64bit_c0_register($27, 1, val)
1899 
1900 /* BMIPS3300 */
1901 #define read_c0_brcm_config_0()		__read_32bit_c0_register($22, 0)
1902 #define write_c0_brcm_config_0(val)	__write_32bit_c0_register($22, 0, val)
1903 
1904 #define read_c0_brcm_bus_pll()		__read_32bit_c0_register($22, 4)
1905 #define write_c0_brcm_bus_pll(val)	__write_32bit_c0_register($22, 4, val)
1906 
1907 #define read_c0_brcm_reset()		__read_32bit_c0_register($22, 5)
1908 #define write_c0_brcm_reset(val)	__write_32bit_c0_register($22, 5, val)
1909 
1910 /* BMIPS43xx */
1911 #define read_c0_brcm_cmt_intr()		__read_32bit_c0_register($22, 1)
1912 #define write_c0_brcm_cmt_intr(val)	__write_32bit_c0_register($22, 1, val)
1913 
1914 #define read_c0_brcm_cmt_ctrl()		__read_32bit_c0_register($22, 2)
1915 #define write_c0_brcm_cmt_ctrl(val)	__write_32bit_c0_register($22, 2, val)
1916 
1917 #define read_c0_brcm_cmt_local()	__read_32bit_c0_register($22, 3)
1918 #define write_c0_brcm_cmt_local(val)	__write_32bit_c0_register($22, 3, val)
1919 
1920 #define read_c0_brcm_config_1()		__read_32bit_c0_register($22, 5)
1921 #define write_c0_brcm_config_1(val)	__write_32bit_c0_register($22, 5, val)
1922 
1923 #define read_c0_brcm_cbr()		__read_32bit_c0_register($22, 6)
1924 #define write_c0_brcm_cbr(val)		__write_32bit_c0_register($22, 6, val)
1925 
1926 /* BMIPS5000 */
1927 #define read_c0_brcm_config()		__read_32bit_c0_register($22, 0)
1928 #define write_c0_brcm_config(val)	__write_32bit_c0_register($22, 0, val)
1929 
1930 #define read_c0_brcm_mode()		__read_32bit_c0_register($22, 1)
1931 #define write_c0_brcm_mode(val)		__write_32bit_c0_register($22, 1, val)
1932 
1933 #define read_c0_brcm_action()		__read_32bit_c0_register($22, 2)
1934 #define write_c0_brcm_action(val)	__write_32bit_c0_register($22, 2, val)
1935 
1936 #define read_c0_brcm_edsp()		__read_32bit_c0_register($22, 3)
1937 #define write_c0_brcm_edsp(val)		__write_32bit_c0_register($22, 3, val)
1938 
1939 #define read_c0_brcm_bootvec()		__read_32bit_c0_register($22, 4)
1940 #define write_c0_brcm_bootvec(val)	__write_32bit_c0_register($22, 4, val)
1941 
1942 #define read_c0_brcm_sleepcount()	__read_32bit_c0_register($22, 7)
1943 #define write_c0_brcm_sleepcount(val)	__write_32bit_c0_register($22, 7, val)
1944 
1945 /*
1946  * Macros to access the guest system control coprocessor
1947  */
1948 
1949 #ifndef TOOLCHAIN_SUPPORTS_VIRT
1950 _ASM_MACRO_2R_1S(mfgc0, rt, rs, sel,
1951 	_ASM_INSN_IF_MIPS(0x40600000 | __rt << 16 | __rs << 11 | \\sel)
1952 	_ASM_INSN32_IF_MM(0x000004fc | __rt << 21 | __rs << 16 | \\sel << 11));
1953 _ASM_MACRO_2R_1S(dmfgc0, rt, rs, sel,
1954 	_ASM_INSN_IF_MIPS(0x40600100 | __rt << 16 | __rs << 11 | \\sel)
1955 	_ASM_INSN32_IF_MM(0x580004fc | __rt << 21 | __rs << 16 | \\sel << 11));
1956 _ASM_MACRO_2R_1S(mtgc0, rt, rd, sel,
1957 	_ASM_INSN_IF_MIPS(0x40600200 | __rt << 16 | __rd << 11 | \\sel)
1958 	_ASM_INSN32_IF_MM(0x000006fc | __rt << 21 | __rd << 16 | \\sel << 11));
1959 _ASM_MACRO_2R_1S(dmtgc0, rt, rd, sel,
1960 	_ASM_INSN_IF_MIPS(0x40600300 | __rt << 16 | __rd << 11 | \\sel)
1961 	_ASM_INSN32_IF_MM(0x580006fc | __rt << 21 | __rd << 16 | \\sel << 11));
1962 _ASM_MACRO_0(tlbgp,    _ASM_INSN_IF_MIPS(0x42000010)
1963 		       _ASM_INSN32_IF_MM(0x0000017c));
1964 _ASM_MACRO_0(tlbgr,    _ASM_INSN_IF_MIPS(0x42000009)
1965 		       _ASM_INSN32_IF_MM(0x0000117c));
1966 _ASM_MACRO_0(tlbgwi,   _ASM_INSN_IF_MIPS(0x4200000a)
1967 		       _ASM_INSN32_IF_MM(0x0000217c));
1968 _ASM_MACRO_0(tlbgwr,   _ASM_INSN_IF_MIPS(0x4200000e)
1969 		       _ASM_INSN32_IF_MM(0x0000317c));
1970 _ASM_MACRO_0(tlbginvf, _ASM_INSN_IF_MIPS(0x4200000c)
1971 		       _ASM_INSN32_IF_MM(0x0000517c));
1972 #define _ASM_SET_VIRT ""
1973 #else	/* !TOOLCHAIN_SUPPORTS_VIRT */
1974 #define _ASM_SET_VIRT ".set\tvirt\n\t"
1975 #endif
1976 
1977 #define __read_32bit_gc0_register(source, sel)				\
1978 ({ int __res;								\
1979 	__asm__ __volatile__(						\
1980 		".set\tpush\n\t"					\
1981 		".set\tmips32r2\n\t"					\
1982 		_ASM_SET_VIRT						\
1983 		"mfgc0\t%0, " #source ", %1\n\t"			\
1984 		".set\tpop"						\
1985 		: "=r" (__res)						\
1986 		: "i" (sel));						\
1987 	__res;								\
1988 })
1989 
1990 #define __read_64bit_gc0_register(source, sel)				\
1991 ({ unsigned long long __res;						\
1992 	__asm__ __volatile__(						\
1993 		".set\tpush\n\t"					\
1994 		".set\tmips64r2\n\t"					\
1995 		_ASM_SET_VIRT						\
1996 		"dmfgc0\t%0, " #source ", %1\n\t"			\
1997 		".set\tpop"						\
1998 		: "=r" (__res)						\
1999 		: "i" (sel));						\
2000 	__res;								\
2001 })
2002 
2003 #define __write_32bit_gc0_register(register, sel, value)		\
2004 do {									\
2005 	__asm__ __volatile__(						\
2006 		".set\tpush\n\t"					\
2007 		".set\tmips32r2\n\t"					\
2008 		_ASM_SET_VIRT						\
2009 		"mtgc0\t%z0, " #register ", %1\n\t"			\
2010 		".set\tpop"						\
2011 		: : "Jr" ((unsigned int)(value)),			\
2012 		    "i" (sel));						\
2013 } while (0)
2014 
2015 #define __write_64bit_gc0_register(register, sel, value)		\
2016 do {									\
2017 	__asm__ __volatile__(						\
2018 		".set\tpush\n\t"					\
2019 		".set\tmips64r2\n\t"					\
2020 		_ASM_SET_VIRT						\
2021 		"dmtgc0\t%z0, " #register ", %1\n\t"			\
2022 		".set\tpop"						\
2023 		: : "Jr" (value),					\
2024 		    "i" (sel));						\
2025 } while (0)
2026 
2027 #define __read_ulong_gc0_register(reg, sel)				\
2028 	((sizeof(unsigned long) == 4) ?					\
2029 	(unsigned long) __read_32bit_gc0_register(reg, sel) :		\
2030 	(unsigned long) __read_64bit_gc0_register(reg, sel))
2031 
2032 #define __write_ulong_gc0_register(reg, sel, val)			\
2033 do {									\
2034 	if (sizeof(unsigned long) == 4)					\
2035 		__write_32bit_gc0_register(reg, sel, val);		\
2036 	else								\
2037 		__write_64bit_gc0_register(reg, sel, val);		\
2038 } while (0)
2039 
2040 #define read_gc0_index()		__read_32bit_gc0_register($0, 0)
2041 #define write_gc0_index(val)		__write_32bit_gc0_register($0, 0, val)
2042 
2043 #define read_gc0_entrylo0()		__read_ulong_gc0_register($2, 0)
2044 #define write_gc0_entrylo0(val)		__write_ulong_gc0_register($2, 0, val)
2045 
2046 #define read_gc0_entrylo1()		__read_ulong_gc0_register($3, 0)
2047 #define write_gc0_entrylo1(val)		__write_ulong_gc0_register($3, 0, val)
2048 
2049 #define read_gc0_context()		__read_ulong_gc0_register($4, 0)
2050 #define write_gc0_context(val)		__write_ulong_gc0_register($4, 0, val)
2051 
2052 #define read_gc0_contextconfig()	__read_32bit_gc0_register($4, 1)
2053 #define write_gc0_contextconfig(val)	__write_32bit_gc0_register($4, 1, val)
2054 
2055 #define read_gc0_userlocal()		__read_ulong_gc0_register($4, 2)
2056 #define write_gc0_userlocal(val)	__write_ulong_gc0_register($4, 2, val)
2057 
2058 #define read_gc0_xcontextconfig()	__read_ulong_gc0_register($4, 3)
2059 #define write_gc0_xcontextconfig(val)	__write_ulong_gc0_register($4, 3, val)
2060 
2061 #define read_gc0_pagemask()		__read_32bit_gc0_register($5, 0)
2062 #define write_gc0_pagemask(val)		__write_32bit_gc0_register($5, 0, val)
2063 
2064 #define read_gc0_pagegrain()		__read_32bit_gc0_register($5, 1)
2065 #define write_gc0_pagegrain(val)	__write_32bit_gc0_register($5, 1, val)
2066 
2067 #define read_gc0_segctl0()		__read_ulong_gc0_register($5, 2)
2068 #define write_gc0_segctl0(val)		__write_ulong_gc0_register($5, 2, val)
2069 
2070 #define read_gc0_segctl1()		__read_ulong_gc0_register($5, 3)
2071 #define write_gc0_segctl1(val)		__write_ulong_gc0_register($5, 3, val)
2072 
2073 #define read_gc0_segctl2()		__read_ulong_gc0_register($5, 4)
2074 #define write_gc0_segctl2(val)		__write_ulong_gc0_register($5, 4, val)
2075 
2076 #define read_gc0_pwbase()		__read_ulong_gc0_register($5, 5)
2077 #define write_gc0_pwbase(val)		__write_ulong_gc0_register($5, 5, val)
2078 
2079 #define read_gc0_pwfield()		__read_ulong_gc0_register($5, 6)
2080 #define write_gc0_pwfield(val)		__write_ulong_gc0_register($5, 6, val)
2081 
2082 #define read_gc0_pwsize()		__read_ulong_gc0_register($5, 7)
2083 #define write_gc0_pwsize(val)		__write_ulong_gc0_register($5, 7, val)
2084 
2085 #define read_gc0_wired()		__read_32bit_gc0_register($6, 0)
2086 #define write_gc0_wired(val)		__write_32bit_gc0_register($6, 0, val)
2087 
2088 #define read_gc0_pwctl()		__read_32bit_gc0_register($6, 6)
2089 #define write_gc0_pwctl(val)		__write_32bit_gc0_register($6, 6, val)
2090 
2091 #define read_gc0_hwrena()		__read_32bit_gc0_register($7, 0)
2092 #define write_gc0_hwrena(val)		__write_32bit_gc0_register($7, 0, val)
2093 
2094 #define read_gc0_badvaddr()		__read_ulong_gc0_register($8, 0)
2095 #define write_gc0_badvaddr(val)		__write_ulong_gc0_register($8, 0, val)
2096 
2097 #define read_gc0_badinstr()		__read_32bit_gc0_register($8, 1)
2098 #define write_gc0_badinstr(val)		__write_32bit_gc0_register($8, 1, val)
2099 
2100 #define read_gc0_badinstrp()		__read_32bit_gc0_register($8, 2)
2101 #define write_gc0_badinstrp(val)	__write_32bit_gc0_register($8, 2, val)
2102 
2103 #define read_gc0_count()		__read_32bit_gc0_register($9, 0)
2104 
2105 #define read_gc0_entryhi()		__read_ulong_gc0_register($10, 0)
2106 #define write_gc0_entryhi(val)		__write_ulong_gc0_register($10, 0, val)
2107 
2108 #define read_gc0_compare()		__read_32bit_gc0_register($11, 0)
2109 #define write_gc0_compare(val)		__write_32bit_gc0_register($11, 0, val)
2110 
2111 #define read_gc0_status()		__read_32bit_gc0_register($12, 0)
2112 #define write_gc0_status(val)		__write_32bit_gc0_register($12, 0, val)
2113 
2114 #define read_gc0_intctl()		__read_32bit_gc0_register($12, 1)
2115 #define write_gc0_intctl(val)		__write_32bit_gc0_register($12, 1, val)
2116 
2117 #define read_gc0_cause()		__read_32bit_gc0_register($13, 0)
2118 #define write_gc0_cause(val)		__write_32bit_gc0_register($13, 0, val)
2119 
2120 #define read_gc0_epc()			__read_ulong_gc0_register($14, 0)
2121 #define write_gc0_epc(val)		__write_ulong_gc0_register($14, 0, val)
2122 
2123 #define read_gc0_prid()			__read_32bit_gc0_register($15, 0)
2124 
2125 #define read_gc0_ebase()		__read_32bit_gc0_register($15, 1)
2126 #define write_gc0_ebase(val)		__write_32bit_gc0_register($15, 1, val)
2127 
2128 #define read_gc0_ebase_64()		__read_64bit_gc0_register($15, 1)
2129 #define write_gc0_ebase_64(val)		__write_64bit_gc0_register($15, 1, val)
2130 
2131 #define read_gc0_config()		__read_32bit_gc0_register($16, 0)
2132 #define read_gc0_config1()		__read_32bit_gc0_register($16, 1)
2133 #define read_gc0_config2()		__read_32bit_gc0_register($16, 2)
2134 #define read_gc0_config3()		__read_32bit_gc0_register($16, 3)
2135 #define read_gc0_config4()		__read_32bit_gc0_register($16, 4)
2136 #define read_gc0_config5()		__read_32bit_gc0_register($16, 5)
2137 #define read_gc0_config6()		__read_32bit_gc0_register($16, 6)
2138 #define read_gc0_config7()		__read_32bit_gc0_register($16, 7)
2139 #define write_gc0_config(val)		__write_32bit_gc0_register($16, 0, val)
2140 #define write_gc0_config1(val)		__write_32bit_gc0_register($16, 1, val)
2141 #define write_gc0_config2(val)		__write_32bit_gc0_register($16, 2, val)
2142 #define write_gc0_config3(val)		__write_32bit_gc0_register($16, 3, val)
2143 #define write_gc0_config4(val)		__write_32bit_gc0_register($16, 4, val)
2144 #define write_gc0_config5(val)		__write_32bit_gc0_register($16, 5, val)
2145 #define write_gc0_config6(val)		__write_32bit_gc0_register($16, 6, val)
2146 #define write_gc0_config7(val)		__write_32bit_gc0_register($16, 7, val)
2147 
2148 #define read_gc0_lladdr()		__read_ulong_gc0_register($17, 0)
2149 #define write_gc0_lladdr(val)		__write_ulong_gc0_register($17, 0, val)
2150 
2151 #define read_gc0_watchlo0()		__read_ulong_gc0_register($18, 0)
2152 #define read_gc0_watchlo1()		__read_ulong_gc0_register($18, 1)
2153 #define read_gc0_watchlo2()		__read_ulong_gc0_register($18, 2)
2154 #define read_gc0_watchlo3()		__read_ulong_gc0_register($18, 3)
2155 #define read_gc0_watchlo4()		__read_ulong_gc0_register($18, 4)
2156 #define read_gc0_watchlo5()		__read_ulong_gc0_register($18, 5)
2157 #define read_gc0_watchlo6()		__read_ulong_gc0_register($18, 6)
2158 #define read_gc0_watchlo7()		__read_ulong_gc0_register($18, 7)
2159 #define write_gc0_watchlo0(val)		__write_ulong_gc0_register($18, 0, val)
2160 #define write_gc0_watchlo1(val)		__write_ulong_gc0_register($18, 1, val)
2161 #define write_gc0_watchlo2(val)		__write_ulong_gc0_register($18, 2, val)
2162 #define write_gc0_watchlo3(val)		__write_ulong_gc0_register($18, 3, val)
2163 #define write_gc0_watchlo4(val)		__write_ulong_gc0_register($18, 4, val)
2164 #define write_gc0_watchlo5(val)		__write_ulong_gc0_register($18, 5, val)
2165 #define write_gc0_watchlo6(val)		__write_ulong_gc0_register($18, 6, val)
2166 #define write_gc0_watchlo7(val)		__write_ulong_gc0_register($18, 7, val)
2167 
2168 #define read_gc0_watchhi0()		__read_32bit_gc0_register($19, 0)
2169 #define read_gc0_watchhi1()		__read_32bit_gc0_register($19, 1)
2170 #define read_gc0_watchhi2()		__read_32bit_gc0_register($19, 2)
2171 #define read_gc0_watchhi3()		__read_32bit_gc0_register($19, 3)
2172 #define read_gc0_watchhi4()		__read_32bit_gc0_register($19, 4)
2173 #define read_gc0_watchhi5()		__read_32bit_gc0_register($19, 5)
2174 #define read_gc0_watchhi6()		__read_32bit_gc0_register($19, 6)
2175 #define read_gc0_watchhi7()		__read_32bit_gc0_register($19, 7)
2176 #define write_gc0_watchhi0(val)		__write_32bit_gc0_register($19, 0, val)
2177 #define write_gc0_watchhi1(val)		__write_32bit_gc0_register($19, 1, val)
2178 #define write_gc0_watchhi2(val)		__write_32bit_gc0_register($19, 2, val)
2179 #define write_gc0_watchhi3(val)		__write_32bit_gc0_register($19, 3, val)
2180 #define write_gc0_watchhi4(val)		__write_32bit_gc0_register($19, 4, val)
2181 #define write_gc0_watchhi5(val)		__write_32bit_gc0_register($19, 5, val)
2182 #define write_gc0_watchhi6(val)		__write_32bit_gc0_register($19, 6, val)
2183 #define write_gc0_watchhi7(val)		__write_32bit_gc0_register($19, 7, val)
2184 
2185 #define read_gc0_xcontext()		__read_ulong_gc0_register($20, 0)
2186 #define write_gc0_xcontext(val)		__write_ulong_gc0_register($20, 0, val)
2187 
2188 #define read_gc0_perfctrl0()		__read_32bit_gc0_register($25, 0)
2189 #define write_gc0_perfctrl0(val)	__write_32bit_gc0_register($25, 0, val)
2190 #define read_gc0_perfcntr0()		__read_32bit_gc0_register($25, 1)
2191 #define write_gc0_perfcntr0(val)	__write_32bit_gc0_register($25, 1, val)
2192 #define read_gc0_perfcntr0_64()		__read_64bit_gc0_register($25, 1)
2193 #define write_gc0_perfcntr0_64(val)	__write_64bit_gc0_register($25, 1, val)
2194 #define read_gc0_perfctrl1()		__read_32bit_gc0_register($25, 2)
2195 #define write_gc0_perfctrl1(val)	__write_32bit_gc0_register($25, 2, val)
2196 #define read_gc0_perfcntr1()		__read_32bit_gc0_register($25, 3)
2197 #define write_gc0_perfcntr1(val)	__write_32bit_gc0_register($25, 3, val)
2198 #define read_gc0_perfcntr1_64()		__read_64bit_gc0_register($25, 3)
2199 #define write_gc0_perfcntr1_64(val)	__write_64bit_gc0_register($25, 3, val)
2200 #define read_gc0_perfctrl2()		__read_32bit_gc0_register($25, 4)
2201 #define write_gc0_perfctrl2(val)	__write_32bit_gc0_register($25, 4, val)
2202 #define read_gc0_perfcntr2()		__read_32bit_gc0_register($25, 5)
2203 #define write_gc0_perfcntr2(val)	__write_32bit_gc0_register($25, 5, val)
2204 #define read_gc0_perfcntr2_64()		__read_64bit_gc0_register($25, 5)
2205 #define write_gc0_perfcntr2_64(val)	__write_64bit_gc0_register($25, 5, val)
2206 #define read_gc0_perfctrl3()		__read_32bit_gc0_register($25, 6)
2207 #define write_gc0_perfctrl3(val)	__write_32bit_gc0_register($25, 6, val)
2208 #define read_gc0_perfcntr3()		__read_32bit_gc0_register($25, 7)
2209 #define write_gc0_perfcntr3(val)	__write_32bit_gc0_register($25, 7, val)
2210 #define read_gc0_perfcntr3_64()		__read_64bit_gc0_register($25, 7)
2211 #define write_gc0_perfcntr3_64(val)	__write_64bit_gc0_register($25, 7, val)
2212 
2213 #define read_gc0_errorepc()		__read_ulong_gc0_register($30, 0)
2214 #define write_gc0_errorepc(val)		__write_ulong_gc0_register($30, 0, val)
2215 
2216 #define read_gc0_kscratch1()		__read_ulong_gc0_register($31, 2)
2217 #define read_gc0_kscratch2()		__read_ulong_gc0_register($31, 3)
2218 #define read_gc0_kscratch3()		__read_ulong_gc0_register($31, 4)
2219 #define read_gc0_kscratch4()		__read_ulong_gc0_register($31, 5)
2220 #define read_gc0_kscratch5()		__read_ulong_gc0_register($31, 6)
2221 #define read_gc0_kscratch6()		__read_ulong_gc0_register($31, 7)
2222 #define write_gc0_kscratch1(val)	__write_ulong_gc0_register($31, 2, val)
2223 #define write_gc0_kscratch2(val)	__write_ulong_gc0_register($31, 3, val)
2224 #define write_gc0_kscratch3(val)	__write_ulong_gc0_register($31, 4, val)
2225 #define write_gc0_kscratch4(val)	__write_ulong_gc0_register($31, 5, val)
2226 #define write_gc0_kscratch5(val)	__write_ulong_gc0_register($31, 6, val)
2227 #define write_gc0_kscratch6(val)	__write_ulong_gc0_register($31, 7, val)
2228 
2229 /* Cavium OCTEON (cnMIPS) */
2230 #define read_gc0_cvmcount()		__read_ulong_gc0_register($9, 6)
2231 #define write_gc0_cvmcount(val)		__write_ulong_gc0_register($9, 6, val)
2232 
2233 #define read_gc0_cvmctl()		__read_64bit_gc0_register($9, 7)
2234 #define write_gc0_cvmctl(val)		__write_64bit_gc0_register($9, 7, val)
2235 
2236 #define read_gc0_cvmmemctl()		__read_64bit_gc0_register($11, 7)
2237 #define write_gc0_cvmmemctl(val)	__write_64bit_gc0_register($11, 7, val)
2238 
2239 #define read_gc0_cvmmemctl2()		__read_64bit_gc0_register($16, 6)
2240 #define write_gc0_cvmmemctl2(val)	__write_64bit_gc0_register($16, 6, val)
2241 
2242 /*
2243  * Macros to access the floating point coprocessor control registers
2244  */
2245 #define _read_32bit_cp1_register(source, gas_hardfloat)			\
2246 ({									\
2247 	unsigned int __res;						\
2248 									\
2249 	__asm__ __volatile__(						\
2250 	"	.set	push					\n"	\
2251 	"	.set	reorder					\n"	\
2252 	"	# gas fails to assemble cfc1 for some archs,	\n"	\
2253 	"	# like Octeon.					\n"	\
2254 	"	.set	mips1					\n"	\
2255 	"	"STR(gas_hardfloat)"				\n"	\
2256 	"	cfc1	%0,"STR(source)"			\n"	\
2257 	"	.set	pop					\n"	\
2258 	: "=r" (__res));						\
2259 	__res;								\
2260 })
2261 
2262 #define _write_32bit_cp1_register(dest, val, gas_hardfloat)		\
2263 do {									\
2264 	__asm__ __volatile__(						\
2265 	"	.set	push					\n"	\
2266 	"	.set	reorder					\n"	\
2267 	"	"STR(gas_hardfloat)"				\n"	\
2268 	"	ctc1	%0,"STR(dest)"				\n"	\
2269 	"	.set	pop					\n"	\
2270 	: : "r" (val));							\
2271 } while (0)
2272 
2273 #ifdef GAS_HAS_SET_HARDFLOAT
2274 #define read_32bit_cp1_register(source)					\
2275 	_read_32bit_cp1_register(source, .set hardfloat)
2276 #define write_32bit_cp1_register(dest, val)				\
2277 	_write_32bit_cp1_register(dest, val, .set hardfloat)
2278 #else
2279 #define read_32bit_cp1_register(source)					\
2280 	_read_32bit_cp1_register(source, )
2281 #define write_32bit_cp1_register(dest, val)				\
2282 	_write_32bit_cp1_register(dest, val, )
2283 #endif
2284 
2285 #ifdef HAVE_AS_DSP
2286 #define rddsp(mask)							\
2287 ({									\
2288 	unsigned int __dspctl;						\
2289 									\
2290 	__asm__ __volatile__(						\
2291 	"	.set push					\n"	\
2292 	"	.set dsp					\n"	\
2293 	"	rddsp	%0, %x1					\n"	\
2294 	"	.set pop					\n"	\
2295 	: "=r" (__dspctl)						\
2296 	: "i" (mask));							\
2297 	__dspctl;							\
2298 })
2299 
2300 #define wrdsp(val, mask)						\
2301 do {									\
2302 	__asm__ __volatile__(						\
2303 	"	.set push					\n"	\
2304 	"	.set dsp					\n"	\
2305 	"	wrdsp	%0, %x1					\n"	\
2306 	"	.set pop					\n"	\
2307 	:								\
2308 	: "r" (val), "i" (mask));					\
2309 } while (0)
2310 
2311 #define mflo0()								\
2312 ({									\
2313 	long mflo0;							\
2314 	__asm__(							\
2315 	"	.set push					\n"	\
2316 	"	.set dsp					\n"	\
2317 	"	mflo %0, $ac0					\n"	\
2318 	"	.set pop					\n" 	\
2319 	: "=r" (mflo0)); 						\
2320 	mflo0;								\
2321 })
2322 
2323 #define mflo1()								\
2324 ({									\
2325 	long mflo1;							\
2326 	__asm__(							\
2327 	"	.set push					\n"	\
2328 	"	.set dsp					\n"	\
2329 	"	mflo %0, $ac1					\n"	\
2330 	"	.set pop					\n" 	\
2331 	: "=r" (mflo1)); 						\
2332 	mflo1;								\
2333 })
2334 
2335 #define mflo2()								\
2336 ({									\
2337 	long mflo2;							\
2338 	__asm__(							\
2339 	"	.set push					\n"	\
2340 	"	.set dsp					\n"	\
2341 	"	mflo %0, $ac2					\n"	\
2342 	"	.set pop					\n" 	\
2343 	: "=r" (mflo2)); 						\
2344 	mflo2;								\
2345 })
2346 
2347 #define mflo3()								\
2348 ({									\
2349 	long mflo3;							\
2350 	__asm__(							\
2351 	"	.set push					\n"	\
2352 	"	.set dsp					\n"	\
2353 	"	mflo %0, $ac3					\n"	\
2354 	"	.set pop					\n" 	\
2355 	: "=r" (mflo3)); 						\
2356 	mflo3;								\
2357 })
2358 
2359 #define mfhi0()								\
2360 ({									\
2361 	long mfhi0;							\
2362 	__asm__(							\
2363 	"	.set push					\n"	\
2364 	"	.set dsp					\n"	\
2365 	"	mfhi %0, $ac0					\n"	\
2366 	"	.set pop					\n" 	\
2367 	: "=r" (mfhi0)); 						\
2368 	mfhi0;								\
2369 })
2370 
2371 #define mfhi1()								\
2372 ({									\
2373 	long mfhi1;							\
2374 	__asm__(							\
2375 	"	.set push					\n"	\
2376 	"	.set dsp					\n"	\
2377 	"	mfhi %0, $ac1					\n"	\
2378 	"	.set pop					\n" 	\
2379 	: "=r" (mfhi1)); 						\
2380 	mfhi1;								\
2381 })
2382 
2383 #define mfhi2()								\
2384 ({									\
2385 	long mfhi2;							\
2386 	__asm__(							\
2387 	"	.set push					\n"	\
2388 	"	.set dsp					\n"	\
2389 	"	mfhi %0, $ac2					\n"	\
2390 	"	.set pop					\n" 	\
2391 	: "=r" (mfhi2)); 						\
2392 	mfhi2;								\
2393 })
2394 
2395 #define mfhi3()								\
2396 ({									\
2397 	long mfhi3;							\
2398 	__asm__(							\
2399 	"	.set push					\n"	\
2400 	"	.set dsp					\n"	\
2401 	"	mfhi %0, $ac3					\n"	\
2402 	"	.set pop					\n" 	\
2403 	: "=r" (mfhi3)); 						\
2404 	mfhi3;								\
2405 })
2406 
2407 
2408 #define mtlo0(x)							\
2409 ({									\
2410 	__asm__(							\
2411 	"	.set push					\n"	\
2412 	"	.set dsp					\n"	\
2413 	"	mtlo %0, $ac0					\n"	\
2414 	"	.set pop					\n"	\
2415 	:								\
2416 	: "r" (x));							\
2417 })
2418 
2419 #define mtlo1(x)							\
2420 ({									\
2421 	__asm__(							\
2422 	"	.set push					\n"	\
2423 	"	.set dsp					\n"	\
2424 	"	mtlo %0, $ac1					\n"	\
2425 	"	.set pop					\n"	\
2426 	:								\
2427 	: "r" (x));							\
2428 })
2429 
2430 #define mtlo2(x)							\
2431 ({									\
2432 	__asm__(							\
2433 	"	.set push					\n"	\
2434 	"	.set dsp					\n"	\
2435 	"	mtlo %0, $ac2					\n"	\
2436 	"	.set pop					\n"	\
2437 	:								\
2438 	: "r" (x));							\
2439 })
2440 
2441 #define mtlo3(x)							\
2442 ({									\
2443 	__asm__(							\
2444 	"	.set push					\n"	\
2445 	"	.set dsp					\n"	\
2446 	"	mtlo %0, $ac3					\n"	\
2447 	"	.set pop					\n"	\
2448 	:								\
2449 	: "r" (x));							\
2450 })
2451 
2452 #define mthi0(x)							\
2453 ({									\
2454 	__asm__(							\
2455 	"	.set push					\n"	\
2456 	"	.set dsp					\n"	\
2457 	"	mthi %0, $ac0					\n"	\
2458 	"	.set pop					\n"	\
2459 	:								\
2460 	: "r" (x));							\
2461 })
2462 
2463 #define mthi1(x)							\
2464 ({									\
2465 	__asm__(							\
2466 	"	.set push					\n"	\
2467 	"	.set dsp					\n"	\
2468 	"	mthi %0, $ac1					\n"	\
2469 	"	.set pop					\n"	\
2470 	:								\
2471 	: "r" (x));							\
2472 })
2473 
2474 #define mthi2(x)							\
2475 ({									\
2476 	__asm__(							\
2477 	"	.set push					\n"	\
2478 	"	.set dsp					\n"	\
2479 	"	mthi %0, $ac2					\n"	\
2480 	"	.set pop					\n"	\
2481 	:								\
2482 	: "r" (x));							\
2483 })
2484 
2485 #define mthi3(x)							\
2486 ({									\
2487 	__asm__(							\
2488 	"	.set push					\n"	\
2489 	"	.set dsp					\n"	\
2490 	"	mthi %0, $ac3					\n"	\
2491 	"	.set pop					\n"	\
2492 	:								\
2493 	: "r" (x));							\
2494 })
2495 
2496 #else
2497 
2498 #define rddsp(mask)							\
2499 ({									\
2500 	unsigned int __res;						\
2501 									\
2502 	__asm__ __volatile__(						\
2503 	"	.set	push					\n"	\
2504 	"	.set	noat					\n"	\
2505 	"	# rddsp $1, %x1					\n"	\
2506 	_ASM_INSN_IF_MIPS(0x7c000cb8 | (%x1 << 16))			\
2507 	_ASM_INSN32_IF_MM(0x0020067c | (%x1 << 14))			\
2508 	"	move	%0, $1					\n"	\
2509 	"	.set	pop					\n"	\
2510 	: "=r" (__res)							\
2511 	: "i" (mask));							\
2512 	__res;								\
2513 })
2514 
2515 #define wrdsp(val, mask)						\
2516 do {									\
2517 	__asm__ __volatile__(						\
2518 	"	.set	push					\n"	\
2519 	"	.set	noat					\n"	\
2520 	"	move	$1, %0					\n"	\
2521 	"	# wrdsp $1, %x1					\n"	\
2522 	_ASM_INSN_IF_MIPS(0x7c2004f8 | (%x1 << 11))			\
2523 	_ASM_INSN32_IF_MM(0x0020167c | (%x1 << 14))			\
2524 	"	.set	pop					\n"	\
2525 	:								\
2526 	: "r" (val), "i" (mask));					\
2527 } while (0)
2528 
2529 #define _dsp_mfxxx(ins)							\
2530 ({									\
2531 	unsigned long __treg;						\
2532 									\
2533 	__asm__ __volatile__(						\
2534 	"	.set	push					\n"	\
2535 	"	.set	noat					\n"	\
2536 	_ASM_INSN_IF_MIPS(0x00000810 | %X1)				\
2537 	_ASM_INSN32_IF_MM(0x0001007c | %x1)				\
2538 	"	move	%0, $1					\n"	\
2539 	"	.set	pop					\n"	\
2540 	: "=r" (__treg)							\
2541 	: "i" (ins));							\
2542 	__treg;								\
2543 })
2544 
2545 #define _dsp_mtxxx(val, ins)						\
2546 do {									\
2547 	__asm__ __volatile__(						\
2548 	"	.set	push					\n"	\
2549 	"	.set	noat					\n"	\
2550 	"	move	$1, %0					\n"	\
2551 	_ASM_INSN_IF_MIPS(0x00200011 | %X1)				\
2552 	_ASM_INSN32_IF_MM(0x0001207c | %x1)				\
2553 	"	.set	pop					\n"	\
2554 	:								\
2555 	: "r" (val), "i" (ins));					\
2556 } while (0)
2557 
2558 #ifdef CONFIG_CPU_MICROMIPS
2559 
2560 #define _dsp_mflo(reg) _dsp_mfxxx((reg << 14) | 0x1000)
2561 #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 14) | 0x0000)
2562 
2563 #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x1000))
2564 #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x0000))
2565 
2566 #else  /* !CONFIG_CPU_MICROMIPS */
2567 
2568 #define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
2569 #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
2570 
2571 #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
2572 #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
2573 
2574 #endif /* CONFIG_CPU_MICROMIPS */
2575 
2576 #define mflo0() _dsp_mflo(0)
2577 #define mflo1() _dsp_mflo(1)
2578 #define mflo2() _dsp_mflo(2)
2579 #define mflo3() _dsp_mflo(3)
2580 
2581 #define mfhi0() _dsp_mfhi(0)
2582 #define mfhi1() _dsp_mfhi(1)
2583 #define mfhi2() _dsp_mfhi(2)
2584 #define mfhi3() _dsp_mfhi(3)
2585 
2586 #define mtlo0(x) _dsp_mtlo(x, 0)
2587 #define mtlo1(x) _dsp_mtlo(x, 1)
2588 #define mtlo2(x) _dsp_mtlo(x, 2)
2589 #define mtlo3(x) _dsp_mtlo(x, 3)
2590 
2591 #define mthi0(x) _dsp_mthi(x, 0)
2592 #define mthi1(x) _dsp_mthi(x, 1)
2593 #define mthi2(x) _dsp_mthi(x, 2)
2594 #define mthi3(x) _dsp_mthi(x, 3)
2595 
2596 #endif
2597 
2598 /*
2599  * TLB operations.
2600  *
2601  * It is responsibility of the caller to take care of any TLB hazards.
2602  */
2603 static inline void tlb_probe(void)
2604 {
2605 	__asm__ __volatile__(
2606 		".set noreorder\n\t"
2607 		"tlbp\n\t"
2608 		".set reorder");
2609 }
2610 
2611 static inline void tlb_read(void)
2612 {
2613 #if MIPS34K_MISSED_ITLB_WAR
2614 	int res = 0;
2615 
2616 	__asm__ __volatile__(
2617 	"	.set	push					\n"
2618 	"	.set	noreorder				\n"
2619 	"	.set	noat					\n"
2620 	"	.set	mips32r2				\n"
2621 	"	.word	0x41610001		# dvpe $1	\n"
2622 	"	move	%0, $1					\n"
2623 	"	ehb						\n"
2624 	"	.set	pop					\n"
2625 	: "=r" (res));
2626 
2627 	instruction_hazard();
2628 #endif
2629 
2630 	__asm__ __volatile__(
2631 		".set noreorder\n\t"
2632 		"tlbr\n\t"
2633 		".set reorder");
2634 
2635 #if MIPS34K_MISSED_ITLB_WAR
2636 	if ((res & _ULCAST_(1)))
2637 		__asm__ __volatile__(
2638 		"	.set	push				\n"
2639 		"	.set	noreorder			\n"
2640 		"	.set	noat				\n"
2641 		"	.set	mips32r2			\n"
2642 		"	.word	0x41600021	# evpe		\n"
2643 		"	ehb					\n"
2644 		"	.set	pop				\n");
2645 #endif
2646 }
2647 
2648 static inline void tlb_write_indexed(void)
2649 {
2650 	__asm__ __volatile__(
2651 		".set noreorder\n\t"
2652 		"tlbwi\n\t"
2653 		".set reorder");
2654 }
2655 
2656 static inline void tlb_write_random(void)
2657 {
2658 	__asm__ __volatile__(
2659 		".set noreorder\n\t"
2660 		"tlbwr\n\t"
2661 		".set reorder");
2662 }
2663 
2664 /*
2665  * Guest TLB operations.
2666  *
2667  * It is responsibility of the caller to take care of any TLB hazards.
2668  */
2669 static inline void guest_tlb_probe(void)
2670 {
2671 	__asm__ __volatile__(
2672 		".set push\n\t"
2673 		".set noreorder\n\t"
2674 		_ASM_SET_VIRT
2675 		"tlbgp\n\t"
2676 		".set pop");
2677 }
2678 
2679 static inline void guest_tlb_read(void)
2680 {
2681 	__asm__ __volatile__(
2682 		".set push\n\t"
2683 		".set noreorder\n\t"
2684 		_ASM_SET_VIRT
2685 		"tlbgr\n\t"
2686 		".set pop");
2687 }
2688 
2689 static inline void guest_tlb_write_indexed(void)
2690 {
2691 	__asm__ __volatile__(
2692 		".set push\n\t"
2693 		".set noreorder\n\t"
2694 		_ASM_SET_VIRT
2695 		"tlbgwi\n\t"
2696 		".set pop");
2697 }
2698 
2699 static inline void guest_tlb_write_random(void)
2700 {
2701 	__asm__ __volatile__(
2702 		".set push\n\t"
2703 		".set noreorder\n\t"
2704 		_ASM_SET_VIRT
2705 		"tlbgwr\n\t"
2706 		".set pop");
2707 }
2708 
2709 /*
2710  * Guest TLB Invalidate Flush
2711  */
2712 static inline void guest_tlbinvf(void)
2713 {
2714 	__asm__ __volatile__(
2715 		".set push\n\t"
2716 		".set noreorder\n\t"
2717 		_ASM_SET_VIRT
2718 		"tlbginvf\n\t"
2719 		".set pop");
2720 }
2721 
2722 /*
2723  * Manipulate bits in a register.
2724  */
2725 #define __BUILD_SET_COMMON(name)				\
2726 static inline unsigned int					\
2727 set_##name(unsigned int set)					\
2728 {								\
2729 	unsigned int res, new;					\
2730 								\
2731 	res = read_##name();					\
2732 	new = res | set;					\
2733 	write_##name(new);					\
2734 								\
2735 	return res;						\
2736 }								\
2737 								\
2738 static inline unsigned int					\
2739 clear_##name(unsigned int clear)				\
2740 {								\
2741 	unsigned int res, new;					\
2742 								\
2743 	res = read_##name();					\
2744 	new = res & ~clear;					\
2745 	write_##name(new);					\
2746 								\
2747 	return res;						\
2748 }								\
2749 								\
2750 static inline unsigned int					\
2751 change_##name(unsigned int change, unsigned int val)		\
2752 {								\
2753 	unsigned int res, new;					\
2754 								\
2755 	res = read_##name();					\
2756 	new = res & ~change;					\
2757 	new |= (val & change);					\
2758 	write_##name(new);					\
2759 								\
2760 	return res;						\
2761 }
2762 
2763 /*
2764  * Manipulate bits in a c0 register.
2765  */
2766 #define __BUILD_SET_C0(name)	__BUILD_SET_COMMON(c0_##name)
2767 
2768 __BUILD_SET_C0(status)
2769 __BUILD_SET_C0(cause)
2770 __BUILD_SET_C0(config)
2771 __BUILD_SET_C0(config5)
2772 __BUILD_SET_C0(config7)
2773 __BUILD_SET_C0(intcontrol)
2774 __BUILD_SET_C0(intctl)
2775 __BUILD_SET_C0(srsmap)
2776 __BUILD_SET_C0(pagegrain)
2777 __BUILD_SET_C0(guestctl0)
2778 __BUILD_SET_C0(guestctl0ext)
2779 __BUILD_SET_C0(guestctl1)
2780 __BUILD_SET_C0(guestctl2)
2781 __BUILD_SET_C0(guestctl3)
2782 __BUILD_SET_C0(brcm_config_0)
2783 __BUILD_SET_C0(brcm_bus_pll)
2784 __BUILD_SET_C0(brcm_reset)
2785 __BUILD_SET_C0(brcm_cmt_intr)
2786 __BUILD_SET_C0(brcm_cmt_ctrl)
2787 __BUILD_SET_C0(brcm_config)
2788 __BUILD_SET_C0(brcm_mode)
2789 
2790 /*
2791  * Manipulate bits in a guest c0 register.
2792  */
2793 #define __BUILD_SET_GC0(name)	__BUILD_SET_COMMON(gc0_##name)
2794 
2795 __BUILD_SET_GC0(wired)
2796 __BUILD_SET_GC0(status)
2797 __BUILD_SET_GC0(cause)
2798 __BUILD_SET_GC0(ebase)
2799 __BUILD_SET_GC0(config1)
2800 
2801 /*
2802  * Return low 10 bits of ebase.
2803  * Note that under KVM (MIPSVZ) this returns vcpu id.
2804  */
2805 static inline unsigned int get_ebase_cpunum(void)
2806 {
2807 	return read_c0_ebase() & MIPS_EBASE_CPUNUM;
2808 }
2809 
2810 #endif /* !__ASSEMBLY__ */
2811 
2812 #endif /* _ASM_MIPSREGS_H */
2813