xref: /openbmc/linux/arch/mips/include/asm/mach-bcm63xx/bcm63xx_dev_enet.h (revision 552c69b36ebd966186573b9c7a286b390935cce1)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2e7300d04SMaxime Bizon #ifndef BCM63XX_DEV_ENET_H_
3e7300d04SMaxime Bizon #define BCM63XX_DEV_ENET_H_
4e7300d04SMaxime Bizon 
5e7300d04SMaxime Bizon #include <linux/if_ether.h>
6e7300d04SMaxime Bizon #include <linux/init.h>
7e7300d04SMaxime Bizon 
83dc6475cSFlorian Fainelli #include <bcm63xx_regs.h>
93dc6475cSFlorian Fainelli 
10e7300d04SMaxime Bizon /*
11e7300d04SMaxime Bizon  * on board ethernet platform data
12e7300d04SMaxime Bizon  */
13e7300d04SMaxime Bizon struct bcm63xx_enet_platform_data {
14e7300d04SMaxime Bizon 	char mac_addr[ETH_ALEN];
15e7300d04SMaxime Bizon 
16e7300d04SMaxime Bizon 	int has_phy;
17e7300d04SMaxime Bizon 
18e7300d04SMaxime Bizon 	/* if has_phy, then set use_internal_phy */
19e7300d04SMaxime Bizon 	int use_internal_phy;
20e7300d04SMaxime Bizon 
21e7300d04SMaxime Bizon 	/* or fill phy info to use an external one */
22e7300d04SMaxime Bizon 	int phy_id;
23e7300d04SMaxime Bizon 	int has_phy_interrupt;
24e7300d04SMaxime Bizon 	int phy_interrupt;
25e7300d04SMaxime Bizon 
26e904b94aSAndrea Gelmini 	/* if has_phy, use autonegotiated pause parameters or force
27e7300d04SMaxime Bizon 	 * them */
28e7300d04SMaxime Bizon 	int pause_auto;
29e7300d04SMaxime Bizon 	int pause_rx;
30e7300d04SMaxime Bizon 	int pause_tx;
31e7300d04SMaxime Bizon 
32e7300d04SMaxime Bizon 	/* if !has_phy, set desired forced speed/duplex */
33e7300d04SMaxime Bizon 	int force_speed_100;
34e7300d04SMaxime Bizon 	int force_duplex_full;
35e7300d04SMaxime Bizon 
36e7300d04SMaxime Bizon 	/* if !has_phy, set callback to perform mii device
37e7300d04SMaxime Bizon 	 * init/remove */
38e7300d04SMaxime Bizon 	int (*mii_config)(struct net_device *dev, int probe,
39e7300d04SMaxime Bizon 			  int (*mii_read)(struct net_device *dev,
40e7300d04SMaxime Bizon 					  int phy_id, int reg),
41e7300d04SMaxime Bizon 			  void (*mii_write)(struct net_device *dev,
42e7300d04SMaxime Bizon 					    int phy_id, int reg, int val));
433dc6475cSFlorian Fainelli 
443dc6475cSFlorian Fainelli 	/* DMA channel enable mask */
453dc6475cSFlorian Fainelli 	u32 dma_chan_en_mask;
463dc6475cSFlorian Fainelli 
473dc6475cSFlorian Fainelli 	/* DMA channel interrupt mask */
483dc6475cSFlorian Fainelli 	u32 dma_chan_int_mask;
493dc6475cSFlorian Fainelli 
503dc6475cSFlorian Fainelli 	/* DMA engine has internal SRAM */
513dc6475cSFlorian Fainelli 	bool dma_has_sram;
523dc6475cSFlorian Fainelli 
533dc6475cSFlorian Fainelli 	/* DMA channel register width */
543dc6475cSFlorian Fainelli 	unsigned int dma_chan_width;
553dc6475cSFlorian Fainelli 
563dc6475cSFlorian Fainelli 	/* DMA descriptor shift */
573dc6475cSFlorian Fainelli 	unsigned int dma_desc_shift;
58*1942e482SJonas Gorski 
59*1942e482SJonas Gorski 	/* dma channel ids */
60*1942e482SJonas Gorski 	int rx_chan;
61*1942e482SJonas Gorski 	int tx_chan;
62e7300d04SMaxime Bizon };
63e7300d04SMaxime Bizon 
646f00a022SMaxime Bizon /*
656f00a022SMaxime Bizon  * on board ethernet switch platform data
666f00a022SMaxime Bizon  */
676f00a022SMaxime Bizon #define ENETSW_MAX_PORT	8
686f00a022SMaxime Bizon #define ENETSW_PORTS_6328 5 /* 4 FE PHY + 1 RGMII */
696f00a022SMaxime Bizon #define ENETSW_PORTS_6368 6 /* 4 FE PHY + 2 RGMII */
706f00a022SMaxime Bizon 
716f00a022SMaxime Bizon #define ENETSW_RGMII_PORT0	4
726f00a022SMaxime Bizon 
736f00a022SMaxime Bizon struct bcm63xx_enetsw_port {
746f00a022SMaxime Bizon 	int		used;
756f00a022SMaxime Bizon 	int		phy_id;
766f00a022SMaxime Bizon 
776f00a022SMaxime Bizon 	int		bypass_link;
786f00a022SMaxime Bizon 	int		force_speed;
796f00a022SMaxime Bizon 	int		force_duplex_full;
806f00a022SMaxime Bizon 
816f00a022SMaxime Bizon 	const char	*name;
826f00a022SMaxime Bizon };
836f00a022SMaxime Bizon 
846f00a022SMaxime Bizon struct bcm63xx_enetsw_platform_data {
856f00a022SMaxime Bizon 	char mac_addr[ETH_ALEN];
866f00a022SMaxime Bizon 	int num_ports;
876f00a022SMaxime Bizon 	struct bcm63xx_enetsw_port used_ports[ENETSW_MAX_PORT];
883dc6475cSFlorian Fainelli 
893dc6475cSFlorian Fainelli 	/* DMA channel enable mask */
903dc6475cSFlorian Fainelli 	u32 dma_chan_en_mask;
913dc6475cSFlorian Fainelli 
923dc6475cSFlorian Fainelli 	/* DMA channel interrupt mask */
933dc6475cSFlorian Fainelli 	u32 dma_chan_int_mask;
943dc6475cSFlorian Fainelli 
953dc6475cSFlorian Fainelli 	/* DMA channel register width */
963dc6475cSFlorian Fainelli 	unsigned int dma_chan_width;
973dc6475cSFlorian Fainelli 
983dc6475cSFlorian Fainelli 	/* DMA engine has internal SRAM */
993dc6475cSFlorian Fainelli 	bool dma_has_sram;
1006f00a022SMaxime Bizon };
1016f00a022SMaxime Bizon 
102e7300d04SMaxime Bizon int __init bcm63xx_enet_register(int unit,
103e7300d04SMaxime Bizon 				 const struct bcm63xx_enet_platform_data *pd);
104e7300d04SMaxime Bizon 
1056f00a022SMaxime Bizon int bcm63xx_enetsw_register(const struct bcm63xx_enetsw_platform_data *pd);
1066f00a022SMaxime Bizon 
1073dc6475cSFlorian Fainelli enum bcm63xx_regs_enetdmac {
1083dc6475cSFlorian Fainelli 	ENETDMAC_CHANCFG,
1093dc6475cSFlorian Fainelli 	ENETDMAC_IR,
1103dc6475cSFlorian Fainelli 	ENETDMAC_IRMASK,
1113dc6475cSFlorian Fainelli 	ENETDMAC_MAXBURST,
1123dc6475cSFlorian Fainelli 	ENETDMAC_BUFALLOC,
1133dc6475cSFlorian Fainelli 	ENETDMAC_RSTART,
1143dc6475cSFlorian Fainelli 	ENETDMAC_FC,
1153dc6475cSFlorian Fainelli 	ENETDMAC_LEN,
1163dc6475cSFlorian Fainelli };
1173dc6475cSFlorian Fainelli 
bcm63xx_enetdmacreg(enum bcm63xx_regs_enetdmac reg)1183dc6475cSFlorian Fainelli static inline unsigned long bcm63xx_enetdmacreg(enum bcm63xx_regs_enetdmac reg)
1193dc6475cSFlorian Fainelli {
1203dc6475cSFlorian Fainelli 	extern const unsigned long *bcm63xx_regs_enetdmac;
1213dc6475cSFlorian Fainelli 
1223dc6475cSFlorian Fainelli 	return bcm63xx_regs_enetdmac[reg];
1233dc6475cSFlorian Fainelli }
1243dc6475cSFlorian Fainelli 
1253dc6475cSFlorian Fainelli 
126e7300d04SMaxime Bizon #endif /* ! BCM63XX_DEV_ENET_H_ */
127