xref: /openbmc/linux/arch/mips/include/asm/cpu.h (revision ab7c01fdc3cfe02256e777a36366b70e2a539c27)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2384740dcSRalf Baechle /*
3384740dcSRalf Baechle  * cpu.h: Values of the PRId register used to match up
4384740dcSRalf Baechle  *	  various MIPS cpu types.
5384740dcSRalf Baechle  *
679add627SJustin P. Mattock  * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
78ff374b9SMaciej W. Rozycki  * Copyright (C) 2004, 2013  Maciej W. Rozycki
8384740dcSRalf Baechle  */
9384740dcSRalf Baechle #ifndef _ASM_CPU_H
10384740dcSRalf Baechle #define _ASM_CPU_H
11384740dcSRalf Baechle 
1236168628SMasahiro Yamada #include <linux/bits.h>
1336168628SMasahiro Yamada 
148ff374b9SMaciej W. Rozycki /*
158ff374b9SMaciej W. Rozycki    As of the MIPS32 and MIPS64 specs from MTI, the PRId register (CP0
168ff374b9SMaciej W. Rozycki    register 15, select 0) is defined in this (backwards compatible) way:
17384740dcSRalf Baechle 
18384740dcSRalf Baechle   +----------------+----------------+----------------+----------------+
19384740dcSRalf Baechle   | Company Options| Company ID	    | Processor ID   | Revision	      |
20384740dcSRalf Baechle   +----------------+----------------+----------------+----------------+
21384740dcSRalf Baechle    31		 24 23		  16 15		    8 7
22384740dcSRalf Baechle 
23384740dcSRalf Baechle    I don't have docs for all the previous processors, but my impression is
24384740dcSRalf Baechle    that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64
25384740dcSRalf Baechle    spec.
26384740dcSRalf Baechle */
27384740dcSRalf Baechle 
288ff374b9SMaciej W. Rozycki #define PRID_OPT_MASK		0xff000000
298ff374b9SMaciej W. Rozycki 
308ff374b9SMaciej W. Rozycki /*
318ff374b9SMaciej W. Rozycki  * Assigned Company values for bits 23:16 of the PRId register.
328ff374b9SMaciej W. Rozycki  */
338ff374b9SMaciej W. Rozycki 
348ff374b9SMaciej W. Rozycki #define PRID_COMP_MASK		0xff0000
358ff374b9SMaciej W. Rozycki 
36384740dcSRalf Baechle #define PRID_COMP_LEGACY	0x000000
37384740dcSRalf Baechle #define PRID_COMP_MIPS		0x010000
38384740dcSRalf Baechle #define PRID_COMP_BROADCOM	0x020000
39384740dcSRalf Baechle #define PRID_COMP_ALCHEMY	0x030000
40384740dcSRalf Baechle #define PRID_COMP_SIBYTE	0x040000
41384740dcSRalf Baechle #define PRID_COMP_SANDCRAFT	0x050000
42384740dcSRalf Baechle #define PRID_COMP_NXP		0x060000
43384740dcSRalf Baechle #define PRID_COMP_TOSHIBA	0x070000
44384740dcSRalf Baechle #define PRID_COMP_LSI		0x080000
45384740dcSRalf Baechle #define PRID_COMP_LEXRA		0x0b0000
46a7117c6bSJayachandran C #define PRID_COMP_NETLOGIC	0x0c0000
470dd4781bSDavid Daney #define PRID_COMP_CAVIUM	0x0d0000
48b2edcfc8SHuacai Chen #define PRID_COMP_LOONGSON	0x140000
49b9bb868eS周琰杰 (Zhou Yanjie) #define PRID_COMP_INGENIC_D0	0xd00000	/* JZ4740, JZ4750, X1830 */
507ea502e1SZhou Yanjie #define PRID_COMP_INGENIC_D1	0xd10000	/* JZ4770, JZ4775, X1000 */
51252617a4SPaul Burton #define PRID_COMP_INGENIC_E1	0xe10000	/* JZ4780 */
52384740dcSRalf Baechle 
53384740dcSRalf Baechle /*
548ff374b9SMaciej W. Rozycki  * Assigned Processor ID (implementation) values for bits 15:8 of the PRId
558ff374b9SMaciej W. Rozycki  * register.  In order to detect a certain CPU type exactly eventually
568ff374b9SMaciej W. Rozycki  * additional registers may need to be examined.
57384740dcSRalf Baechle  */
588ff374b9SMaciej W. Rozycki 
598ff374b9SMaciej W. Rozycki #define PRID_IMP_MASK		0xff00
608ff374b9SMaciej W. Rozycki 
618ff374b9SMaciej W. Rozycki /*
628ff374b9SMaciej W. Rozycki  * These are valid when 23:16 == PRID_COMP_LEGACY
638ff374b9SMaciej W. Rozycki  */
648ff374b9SMaciej W. Rozycki 
65384740dcSRalf Baechle #define PRID_IMP_R2000		0x0100
66384740dcSRalf Baechle #define PRID_IMP_AU1_REV1	0x0100
67384740dcSRalf Baechle #define PRID_IMP_AU1_REV2	0x0200
68384740dcSRalf Baechle #define PRID_IMP_R3000		0x0200		/* Same as R2000A  */
69384740dcSRalf Baechle #define PRID_IMP_R6000		0x0300		/* Same as R3000A  */
70384740dcSRalf Baechle #define PRID_IMP_R4000		0x0400
71384740dcSRalf Baechle #define PRID_IMP_R6000A		0x0600
72384740dcSRalf Baechle #define PRID_IMP_R10000		0x0900
73384740dcSRalf Baechle #define PRID_IMP_R4300		0x0b00
74384740dcSRalf Baechle #define PRID_IMP_VR41XX		0x0c00
75384740dcSRalf Baechle #define PRID_IMP_R12000		0x0e00
7630577391SJoshua Kinard #define PRID_IMP_R14000		0x0f00		/* R14K && R16K */
77384740dcSRalf Baechle #define PRID_IMP_R8000		0x1000
78384740dcSRalf Baechle #define PRID_IMP_PR4450		0x1200
79384740dcSRalf Baechle #define PRID_IMP_R4600		0x2000
80384740dcSRalf Baechle #define PRID_IMP_R4700		0x2100
81384740dcSRalf Baechle #define PRID_IMP_TX39		0x2200
82384740dcSRalf Baechle #define PRID_IMP_R4640		0x2200
83384740dcSRalf Baechle #define PRID_IMP_R4650		0x2200		/* Same as R4640 */
84384740dcSRalf Baechle #define PRID_IMP_R5000		0x2300
85384740dcSRalf Baechle #define PRID_IMP_TX49		0x2d00
86384740dcSRalf Baechle #define PRID_IMP_SONIC		0x2400
87384740dcSRalf Baechle #define PRID_IMP_MAGIC		0x2500
88384740dcSRalf Baechle #define PRID_IMP_RM7000		0x2700
89384740dcSRalf Baechle #define PRID_IMP_NEVADA		0x2800		/* RM5260 ??? */
90384740dcSRalf Baechle #define PRID_IMP_RM9000		0x3400
9126859198SHuacai Chen #define PRID_IMP_LOONGSON_32	0x4200  /* Loongson-1 */
92384740dcSRalf Baechle #define PRID_IMP_R5432		0x5400
93384740dcSRalf Baechle #define PRID_IMP_R5500		0x5500
947507445bSHuacai Chen #define PRID_IMP_LOONGSON_64R	0x6100  /* Reduced Loongson-2 */
957507445bSHuacai Chen #define PRID_IMP_LOONGSON_64C	0x6300  /* Classic Loongson-2 and Loongson-3 */
967507445bSHuacai Chen #define PRID_IMP_LOONGSON_64G	0xc000  /* Generic Loongson-2 and Loongson-3 */
97384740dcSRalf Baechle 
98384740dcSRalf Baechle #define PRID_IMP_UNKNOWN	0xff00
99384740dcSRalf Baechle 
100384740dcSRalf Baechle /*
101384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_MIPS
102384740dcSRalf Baechle  */
103384740dcSRalf Baechle 
104aca5721eSLeonid Yegoshin #define PRID_IMP_QEMU_GENERIC	0x0000
105384740dcSRalf Baechle #define PRID_IMP_4KC		0x8000
106384740dcSRalf Baechle #define PRID_IMP_5KC		0x8100
107384740dcSRalf Baechle #define PRID_IMP_20KC		0x8200
108384740dcSRalf Baechle #define PRID_IMP_4KEC		0x8400
109384740dcSRalf Baechle #define PRID_IMP_4KSC		0x8600
110384740dcSRalf Baechle #define PRID_IMP_25KF		0x8800
111384740dcSRalf Baechle #define PRID_IMP_5KE		0x8900
112384740dcSRalf Baechle #define PRID_IMP_4KECR2		0x9000
113384740dcSRalf Baechle #define PRID_IMP_4KEMPR2	0x9100
114384740dcSRalf Baechle #define PRID_IMP_4KSD		0x9200
115384740dcSRalf Baechle #define PRID_IMP_24K		0x9300
116384740dcSRalf Baechle #define PRID_IMP_34K		0x9500
117384740dcSRalf Baechle #define PRID_IMP_24KE		0x9600
118384740dcSRalf Baechle #define PRID_IMP_74K		0x9700
119384740dcSRalf Baechle #define PRID_IMP_1004K		0x9900
120006a851bSSteven J. Hill #define PRID_IMP_1074K		0x9a00
121113c62d9SSteven J. Hill #define PRID_IMP_M14KC		0x9c00
122f8fa4811SSteven J. Hill #define PRID_IMP_M14KEC		0x9e00
1230ce7d58eSLeonid Yegoshin #define PRID_IMP_INTERAPTIV_UP	0xa000
1240ce7d58eSLeonid Yegoshin #define PRID_IMP_INTERAPTIV_MP	0xa100
12576f59e32SLeonid Yegoshin #define PRID_IMP_PROAPTIV_UP	0xa200
12676f59e32SLeonid Yegoshin #define PRID_IMP_PROAPTIV_MP	0xa300
1275cd0d5beSPaul Burton #define PRID_IMP_P6600		0xa400
1284975b86aSLeonid Yegoshin #define PRID_IMP_M5150		0xa700
129f43e4dfdSJames Hogan #define PRID_IMP_P5600		0xa800
13090b8baa2SMarkos Chandras #define PRID_IMP_I6400		0xa900
131df8b1a5eSPaul Burton #define PRID_IMP_M6250		0xab00
132859aeb1bSPaul Burton #define PRID_IMP_I6500		0xb000
133384740dcSRalf Baechle 
134384740dcSRalf Baechle /*
135384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE
136384740dcSRalf Baechle  */
137384740dcSRalf Baechle 
138384740dcSRalf Baechle #define PRID_IMP_SB1		0x0100
139384740dcSRalf Baechle #define PRID_IMP_SB1A		0x1100
140384740dcSRalf Baechle 
141384740dcSRalf Baechle /*
142384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT
143384740dcSRalf Baechle  */
144384740dcSRalf Baechle 
145384740dcSRalf Baechle #define PRID_IMP_SR71000	0x0400
146384740dcSRalf Baechle 
147384740dcSRalf Baechle /*
148384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_BROADCOM
149384740dcSRalf Baechle  */
150384740dcSRalf Baechle 
151190fca3eSKevin Cernekee #define PRID_IMP_BMIPS32_REV4	0x4000
152190fca3eSKevin Cernekee #define PRID_IMP_BMIPS32_REV8	0x8000
153602977b0SKevin Cernekee #define PRID_IMP_BMIPS3300	0x9000
154602977b0SKevin Cernekee #define PRID_IMP_BMIPS3300_ALT	0x9100
155602977b0SKevin Cernekee #define PRID_IMP_BMIPS3300_BUG	0x0000
156602977b0SKevin Cernekee #define PRID_IMP_BMIPS43XX	0xa000
157602977b0SKevin Cernekee #define PRID_IMP_BMIPS5000	0x5a00
15868e6a783SKevin Cernekee #define PRID_IMP_BMIPS5200	0x5b00
159602977b0SKevin Cernekee 
160602977b0SKevin Cernekee #define PRID_REV_BMIPS4380_LO	0x0040
161602977b0SKevin Cernekee #define PRID_REV_BMIPS4380_HI	0x006f
162384740dcSRalf Baechle 
163384740dcSRalf Baechle /*
1640dd4781bSDavid Daney  * These are the PRID's for when 23:16 == PRID_COMP_CAVIUM
1650dd4781bSDavid Daney  */
1660dd4781bSDavid Daney 
1670dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN38XX 0x0000
1680dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN31XX 0x0100
1690dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN30XX 0x0200
1700dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN58XX 0x0300
1710dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN56XX 0x0400
1720dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN50XX 0x0600
1730dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN52XX 0x0700
1741584d7f2SDavid Daney #define PRID_IMP_CAVIUM_CN63XX 0x9000
175074ef0d2SDavid Daney #define PRID_IMP_CAVIUM_CN68XX 0x9100
176074ef0d2SDavid Daney #define PRID_IMP_CAVIUM_CN66XX 0x9200
177074ef0d2SDavid Daney #define PRID_IMP_CAVIUM_CN61XX 0x9300
17871a8b7d8SDavid Daney #define PRID_IMP_CAVIUM_CNF71XX 0x9400
17971a8b7d8SDavid Daney #define PRID_IMP_CAVIUM_CN78XX 0x9500
18071a8b7d8SDavid Daney #define PRID_IMP_CAVIUM_CN70XX 0x9600
181b8c8f665SDavid Daney #define PRID_IMP_CAVIUM_CN73XX 0x9700
182b8c8f665SDavid Daney #define PRID_IMP_CAVIUM_CNF75XX 0x9800
1830dd4781bSDavid Daney 
1840dd4781bSDavid Daney /*
185252617a4SPaul Burton  * These are the PRID's for when 23:16 == PRID_COMP_INGENIC_*
18683ccf69dSLars-Peter Clausen  */
18783ccf69dSLars-Peter Clausen 
188b9bb868eS周琰杰 (Zhou Yanjie) #define PRID_IMP_XBURST_REV1	0x0200	/* XBurst with MXU SIMD ISA		*/
189b9bb868eS周琰杰 (Zhou Yanjie) #define PRID_IMP_XBURST_REV2	0x0100	/* XBurst with MXU2 SIMD ISA	*/
19083ccf69dSLars-Peter Clausen 
19183ccf69dSLars-Peter Clausen /*
192a7117c6bSJayachandran C  * These are the PRID's for when 23:16 == PRID_COMP_NETLOGIC
193a7117c6bSJayachandran C  */
194a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR732	0x0000
195a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR716	0x0200
196a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR532	0x0900
197a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR308	0x0600
198a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR532C	0x0800
199a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR516C	0x0a00
200a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR508C	0x0b00
201a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR308C	0x0f00
202a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS608	0x8000
203a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS408	0x8800
204a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS404	0x8c00
205a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS208	0x8e00
206a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS204	0x8f00
207a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS108	0xce00
208a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS104	0xcf00
209a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS616B	0x4000
210a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS608B	0x4a00
211a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS416B	0x4400
212a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS412B	0x4c00
213a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS408B	0x4e00
214a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS404B	0x4f00
215809f36c6SManuel Lauss #define PRID_IMP_NETLOGIC_AU13XX	0x8000
216a7117c6bSJayachandran C 
2172aa54b20SJayachandran C #define PRID_IMP_NETLOGIC_XLP8XX	0x1000
2182aa54b20SJayachandran C #define PRID_IMP_NETLOGIC_XLP3XX	0x1100
2194ca86a2fSJayachandran C #define PRID_IMP_NETLOGIC_XLP2XX	0x1200
2208907c55eSJayachandran C #define PRID_IMP_NETLOGIC_XLP9XX	0x1500
2211c983986SYonghong Song #define PRID_IMP_NETLOGIC_XLP5XX	0x1300
222a7117c6bSJayachandran C 
223a7117c6bSJayachandran C /*
2248ff374b9SMaciej W. Rozycki  * Particular Revision values for bits 7:0 of the PRId register.
225384740dcSRalf Baechle  */
226384740dcSRalf Baechle 
227384740dcSRalf Baechle #define PRID_REV_MASK		0x00ff
228384740dcSRalf Baechle 
2298ff374b9SMaciej W. Rozycki /*
2308ff374b9SMaciej W. Rozycki  * Definitions for 7:0 on legacy processors
2318ff374b9SMaciej W. Rozycki  */
2328ff374b9SMaciej W. Rozycki 
233384740dcSRalf Baechle #define PRID_REV_TX4927			0x0022
234384740dcSRalf Baechle #define PRID_REV_TX4937			0x0030
235384740dcSRalf Baechle #define PRID_REV_R4400			0x0040
236384740dcSRalf Baechle #define PRID_REV_R3000A			0x0030
237384740dcSRalf Baechle #define PRID_REV_R3000			0x0020
238384740dcSRalf Baechle #define PRID_REV_R2000A			0x0010
239384740dcSRalf Baechle #define PRID_REV_TX3912			0x0010
240384740dcSRalf Baechle #define PRID_REV_TX3922			0x0030
241384740dcSRalf Baechle #define PRID_REV_TX3927			0x0040
242384740dcSRalf Baechle #define PRID_REV_VR4111			0x0050
243384740dcSRalf Baechle #define PRID_REV_VR4181			0x0050	/* Same as VR4111 */
244384740dcSRalf Baechle #define PRID_REV_VR4121			0x0060
245384740dcSRalf Baechle #define PRID_REV_VR4122			0x0070
246384740dcSRalf Baechle #define PRID_REV_VR4181A		0x0070	/* Same as VR4122 */
247384740dcSRalf Baechle #define PRID_REV_VR4130			0x0080
248384740dcSRalf Baechle #define PRID_REV_34K_V1_0_2		0x0022
2492fa36399SKelvin Cheung #define PRID_REV_LOONGSON1B		0x0020
250a1ca8386SYang Ling #define PRID_REV_LOONGSON1C		0x0020	/* Same as Loongson-1B */
251f8ede0f7SWu Zhangjin #define PRID_REV_LOONGSON2E		0x0002
252f8ede0f7SWu Zhangjin #define PRID_REV_LOONGSON2F		0x0003
2530cf2ea11SJiaxun Yang #define PRID_REV_LOONGSON2K_R1_0	0x0000
2540cf2ea11SJiaxun Yang #define PRID_REV_LOONGSON2K_R1_1	0x0001
2550cf2ea11SJiaxun Yang #define PRID_REV_LOONGSON2K_R1_2	0x0002
2560cf2ea11SJiaxun Yang #define PRID_REV_LOONGSON2K_R1_3	0x0003
257b2edcfc8SHuacai Chen #define PRID_REV_LOONGSON3A_R1		0x0005
258e7841be5SHuacai Chen #define PRID_REV_LOONGSON3B_R1		0x0006
259e7841be5SHuacai Chen #define PRID_REV_LOONGSON3B_R2		0x0007
260f3ade253SHuacai Chen #define PRID_REV_LOONGSON3A_R2_0	0x0008
2617cff3f16SHuacai Chen #define PRID_REV_LOONGSON3A_R3_0	0x0009
262f3ade253SHuacai Chen #define PRID_REV_LOONGSON3A_R2_1	0x000c
2637cff3f16SHuacai Chen #define PRID_REV_LOONGSON3A_R3_1	0x000d
264384740dcSRalf Baechle 
265384740dcSRalf Baechle /*
266384740dcSRalf Baechle  * Older processors used to encode processor version and revision in two
267384740dcSRalf Baechle  * 4-bit bitfields, the 4K seems to simply count up and even newer MTI cores
268384740dcSRalf Baechle  * have switched to use the 8-bits as 3:3:2 bitfield with the last field as
269384740dcSRalf Baechle  * the patch number.  *ARGH*
270384740dcSRalf Baechle  */
271384740dcSRalf Baechle #define PRID_REV_ENCODE_44(ver, rev)					\
272384740dcSRalf Baechle 	((ver) << 4 | (rev))
273384740dcSRalf Baechle #define PRID_REV_ENCODE_332(ver, rev, patch)				\
274384740dcSRalf Baechle 	((ver) << 5 | (rev) << 2 | (patch))
275384740dcSRalf Baechle 
276384740dcSRalf Baechle /*
277384740dcSRalf Baechle  * FPU implementation/revision register (CP1 control register 0).
278384740dcSRalf Baechle  *
279384740dcSRalf Baechle  * +---------------------------------+----------------+----------------+
280384740dcSRalf Baechle  * | 0				     | Implementation | Revision       |
281384740dcSRalf Baechle  * +---------------------------------+----------------+----------------+
282384740dcSRalf Baechle  *  31				   16 15	     8 7	      0
283384740dcSRalf Baechle  */
284384740dcSRalf Baechle 
2858ff374b9SMaciej W. Rozycki #define FPIR_IMP_MASK		0xff00
2868ff374b9SMaciej W. Rozycki 
287384740dcSRalf Baechle #define FPIR_IMP_NONE		0x0000
288384740dcSRalf Baechle 
28968248d0cSJonas Gorski #if !defined(__ASSEMBLY__)
29068248d0cSJonas Gorski 
291384740dcSRalf Baechle enum cpu_type_enum {
292384740dcSRalf Baechle 	CPU_UNKNOWN,
293384740dcSRalf Baechle 
294384740dcSRalf Baechle 	/*
295384740dcSRalf Baechle 	 * R2000 class processors
296384740dcSRalf Baechle 	 */
297384740dcSRalf Baechle 	CPU_R2000, CPU_R3000, CPU_R3000A, CPU_R3041, CPU_R3051, CPU_R3052,
298384740dcSRalf Baechle 	CPU_R3081, CPU_R3081E,
299384740dcSRalf Baechle 
300384740dcSRalf Baechle 	/*
301384740dcSRalf Baechle 	 * R4000 class processors
302384740dcSRalf Baechle 	 */
303f9065b54SPaul Burton 	CPU_R4000PC, CPU_R4000SC, CPU_R4000MC, CPU_R4200,
304384740dcSRalf Baechle 	CPU_R4400PC, CPU_R4400SC, CPU_R4400MC, CPU_R4600, CPU_R4640, CPU_R4650,
3058e96b084SPaul Burton 	CPU_R4700, CPU_R5000, CPU_R5500, CPU_NEVADA, CPU_R10000,
30630577391SJoshua Kinard 	CPU_R12000, CPU_R14000, CPU_R16000, CPU_VR41XX, CPU_VR4111, CPU_VR4121,
30730577391SJoshua Kinard 	CPU_VR4122, CPU_VR4131, CPU_VR4133, CPU_VR4181, CPU_VR4181A, CPU_RM7000,
308321b1863SRalf Baechle 	CPU_SR71000, CPU_TX49XX,
309384740dcSRalf Baechle 
310384740dcSRalf Baechle 	/*
311384740dcSRalf Baechle 	 * TX3900 class processors
312384740dcSRalf Baechle 	 */
313384740dcSRalf Baechle 	CPU_TX3912, CPU_TX3922, CPU_TX3927,
314384740dcSRalf Baechle 
315384740dcSRalf Baechle 	/*
316384740dcSRalf Baechle 	 * MIPS32 class processors
317384740dcSRalf Baechle 	 */
318384740dcSRalf Baechle 	CPU_4KC, CPU_4KEC, CPU_4KSC, CPU_24K, CPU_34K, CPU_1004K, CPU_74K,
319602977b0SKevin Cernekee 	CPU_ALCHEMY, CPU_PR4450, CPU_BMIPS32, CPU_BMIPS3300, CPU_BMIPS4350,
320b2afb64cSHuacai Chen 	CPU_BMIPS4380, CPU_BMIPS5000, CPU_XBURST, CPU_LOONGSON32, CPU_M14KC,
321bff3d472SRalf Baechle 	CPU_M14KEC, CPU_INTERAPTIV, CPU_P5600, CPU_PROAPTIV, CPU_1074K,
322df8b1a5eSPaul Burton 	CPU_M5150, CPU_I6400, CPU_P6600, CPU_M6250,
323384740dcSRalf Baechle 
324384740dcSRalf Baechle 	/*
325384740dcSRalf Baechle 	 * MIPS64 class processors
326384740dcSRalf Baechle 	 */
327268a2d60SJiaxun Yang 	CPU_5KC, CPU_5KE, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2EF,
328268a2d60SJiaxun Yang 	CPU_LOONGSON64, CPU_CAVIUM_OCTEON, CPU_CAVIUM_OCTEON_PLUS,
329859aeb1bSPaul Burton 	CPU_CAVIUM_OCTEON2, CPU_CAVIUM_OCTEON3, CPU_XLR, CPU_XLP, CPU_I6500,
330384740dcSRalf Baechle 
331aca5721eSLeonid Yegoshin 	CPU_QEMU_GENERIC,
332aca5721eSLeonid Yegoshin 
333384740dcSRalf Baechle 	CPU_LAST
334384740dcSRalf Baechle };
335384740dcSRalf Baechle 
33668248d0cSJonas Gorski #endif /* !__ASSEMBLY */
337384740dcSRalf Baechle 
338384740dcSRalf Baechle /*
339384740dcSRalf Baechle  * ISA Level encodings
340384740dcSRalf Baechle  *
341384740dcSRalf Baechle  */
3421990e542SRalf Baechle #define MIPS_CPU_ISA_II		0x00000001
3431990e542SRalf Baechle #define MIPS_CPU_ISA_III	0x00000002
3441990e542SRalf Baechle #define MIPS_CPU_ISA_IV		0x00000004
3451990e542SRalf Baechle #define MIPS_CPU_ISA_V		0x00000008
3461990e542SRalf Baechle #define MIPS_CPU_ISA_M32R1	0x00000010
3471990e542SRalf Baechle #define MIPS_CPU_ISA_M32R2	0x00000020
3481990e542SRalf Baechle #define MIPS_CPU_ISA_M64R1	0x00000040
3491990e542SRalf Baechle #define MIPS_CPU_ISA_M64R2	0x00000080
350*ab7c01fdSSerge Semin #define MIPS_CPU_ISA_M32R5	0x00000100
351*ab7c01fdSSerge Semin #define MIPS_CPU_ISA_M64R5	0x00000200
352*ab7c01fdSSerge Semin #define MIPS_CPU_ISA_M32R6	0x00000400
353*ab7c01fdSSerge Semin #define MIPS_CPU_ISA_M64R6	0x00000800
354384740dcSRalf Baechle 
3551990e542SRalf Baechle #define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_II | MIPS_CPU_ISA_M32R1 | \
356*ab7c01fdSSerge Semin 	MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M32R5 | MIPS_CPU_ISA_M32R6)
357384740dcSRalf Baechle #define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \
35834c56fc1SLeonid Yegoshin 	MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2 | \
359*ab7c01fdSSerge Semin 	MIPS_CPU_ISA_M64R5 | MIPS_CPU_ISA_M64R6)
360384740dcSRalf Baechle 
361384740dcSRalf Baechle /*
362384740dcSRalf Baechle  * CPU Option encodings
363384740dcSRalf Baechle  */
36436168628SMasahiro Yamada #define MIPS_CPU_TLB		BIT_ULL( 0)	/* CPU has TLB */
36536168628SMasahiro Yamada #define MIPS_CPU_4KEX		BIT_ULL( 1)	/* "R4K" exception model */
36636168628SMasahiro Yamada #define MIPS_CPU_3K_CACHE	BIT_ULL( 2)	/* R3000-style caches */
36736168628SMasahiro Yamada #define MIPS_CPU_4K_CACHE	BIT_ULL( 3)	/* R4000-style caches */
36836168628SMasahiro Yamada #define MIPS_CPU_TX39_CACHE	BIT_ULL( 4)	/* TX3900-style caches */
36936168628SMasahiro Yamada #define MIPS_CPU_FPU		BIT_ULL( 5)	/* CPU has FPU */
37036168628SMasahiro Yamada #define MIPS_CPU_32FPR		BIT_ULL( 6)	/* 32 dbl. prec. FP registers */
37136168628SMasahiro Yamada #define MIPS_CPU_COUNTER	BIT_ULL( 7)	/* Cycle count/compare */
37236168628SMasahiro Yamada #define MIPS_CPU_WATCH		BIT_ULL( 8)	/* watchpoint registers */
37336168628SMasahiro Yamada #define MIPS_CPU_DIVEC		BIT_ULL( 9)	/* dedicated interrupt vector */
37436168628SMasahiro Yamada #define MIPS_CPU_VCE		BIT_ULL(10)	/* virt. coherence conflict possible */
37536168628SMasahiro Yamada #define MIPS_CPU_CACHE_CDEX_P	BIT_ULL(11)	/* Create_Dirty_Exclusive CACHE op */
37636168628SMasahiro Yamada #define MIPS_CPU_CACHE_CDEX_S	BIT_ULL(12)	/* ... same for seconary cache ... */
37736168628SMasahiro Yamada #define MIPS_CPU_MCHECK		BIT_ULL(13)	/* Machine check exception */
37836168628SMasahiro Yamada #define MIPS_CPU_EJTAG		BIT_ULL(14)	/* EJTAG exception */
37936168628SMasahiro Yamada #define MIPS_CPU_NOFPUEX	BIT_ULL(15)	/* no FPU exception */
38036168628SMasahiro Yamada #define MIPS_CPU_LLSC		BIT_ULL(16)	/* CPU has ll/sc instructions */
38136168628SMasahiro Yamada #define MIPS_CPU_INCLUSIVE_CACHES BIT_ULL(17)	/* P-cache subset enforced */
38236168628SMasahiro Yamada #define MIPS_CPU_PREFETCH	BIT_ULL(18)	/* CPU has usable prefetch */
38336168628SMasahiro Yamada #define MIPS_CPU_VINT		BIT_ULL(19)	/* CPU supports MIPSR2 vectored interrupts */
38436168628SMasahiro Yamada #define MIPS_CPU_VEIC		BIT_ULL(20)	/* CPU supports MIPSR2 external interrupt controller mode */
38536168628SMasahiro Yamada #define MIPS_CPU_ULRI		BIT_ULL(21)	/* CPU has ULRI feature */
38636168628SMasahiro Yamada #define MIPS_CPU_PCI		BIT_ULL(22)	/* CPU has Perf Ctr Int indicator */
38736168628SMasahiro Yamada #define MIPS_CPU_RIXI		BIT_ULL(23)	/* CPU has TLB Read/eXec Inhibit */
38836168628SMasahiro Yamada #define MIPS_CPU_MICROMIPS	BIT_ULL(24)	/* CPU has microMIPS capability */
38936168628SMasahiro Yamada #define MIPS_CPU_TLBINV		BIT_ULL(25)	/* CPU supports TLBINV/F */
39036168628SMasahiro Yamada #define MIPS_CPU_SEGMENTS	BIT_ULL(26)	/* CPU supports Segmentation Control registers */
39136168628SMasahiro Yamada #define MIPS_CPU_EVA		BIT_ULL(27)	/* CPU supports Enhanced Virtual Addressing */
39236168628SMasahiro Yamada #define MIPS_CPU_HTW		BIT_ULL(28)	/* CPU support Hardware Page Table Walker */
39336168628SMasahiro Yamada #define MIPS_CPU_RIXIEX		BIT_ULL(29)	/* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
39436168628SMasahiro Yamada #define MIPS_CPU_MAAR		BIT_ULL(30)	/* MAAR(I) registers are present */
39536168628SMasahiro Yamada #define MIPS_CPU_FRE		BIT_ULL(31)	/* FRE & UFE bits implemented */
39636168628SMasahiro Yamada #define MIPS_CPU_RW_LLB		BIT_ULL(32)	/* LLADDR/LLB writes are allowed */
39736168628SMasahiro Yamada #define MIPS_CPU_LPA		BIT_ULL(33)	/* CPU supports Large Physical Addressing */
39836168628SMasahiro Yamada #define MIPS_CPU_CDMM		BIT_ULL(34)	/* CPU has Common Device Memory Map */
39936168628SMasahiro Yamada #define MIPS_CPU_BP_GHIST	BIT_ULL(35)	/* R12K+ Branch Prediction Global History */
40036168628SMasahiro Yamada #define MIPS_CPU_SP		BIT_ULL(36)	/* Small (1KB) page support */
40136168628SMasahiro Yamada #define MIPS_CPU_FTLB		BIT_ULL(37)	/* CPU has Fixed-page-size TLB */
40236168628SMasahiro Yamada #define MIPS_CPU_NAN_LEGACY	BIT_ULL(38)	/* Legacy NaN implemented */
40336168628SMasahiro Yamada #define MIPS_CPU_NAN_2008	BIT_ULL(39)	/* 2008 NaN implemented */
40436168628SMasahiro Yamada #define MIPS_CPU_VP		BIT_ULL(40)	/* MIPSr6 Virtual Processors (multi-threading) */
40536168628SMasahiro Yamada #define MIPS_CPU_LDPTE		BIT_ULL(41)	/* CPU has ldpte/lddir instructions */
40636168628SMasahiro Yamada #define MIPS_CPU_MVH		BIT_ULL(42)	/* CPU supports MFHC0/MTHC0 */
40736168628SMasahiro Yamada #define MIPS_CPU_EBASE_WG	BIT_ULL(43)	/* CPU has EBase.WG */
40836168628SMasahiro Yamada #define MIPS_CPU_BADINSTR	BIT_ULL(44)	/* CPU has BadInstr register */
40936168628SMasahiro Yamada #define MIPS_CPU_BADINSTRP	BIT_ULL(45)	/* CPU has BadInstrP register */
41036168628SMasahiro Yamada #define MIPS_CPU_CTXTC		BIT_ULL(46)	/* CPU has [X]ConfigContext registers */
41136168628SMasahiro Yamada #define MIPS_CPU_PERF		BIT_ULL(47)	/* CPU has MIPS performance counters */
41236168628SMasahiro Yamada #define MIPS_CPU_GUESTCTL0EXT	BIT_ULL(48)	/* CPU has VZ GuestCtl0Ext register */
41336168628SMasahiro Yamada #define MIPS_CPU_GUESTCTL1	BIT_ULL(49)	/* CPU has VZ GuestCtl1 register */
41436168628SMasahiro Yamada #define MIPS_CPU_GUESTCTL2	BIT_ULL(50)	/* CPU has VZ GuestCtl2 register */
41536168628SMasahiro Yamada #define MIPS_CPU_GUESTID	BIT_ULL(51)	/* CPU uses VZ ASE GuestID feature */
41636168628SMasahiro Yamada #define MIPS_CPU_DRG		BIT_ULL(52)	/* CPU has VZ Direct Root to Guest (DRG) */
41736168628SMasahiro Yamada #define MIPS_CPU_UFR		BIT_ULL(53)	/* CPU supports User mode FR switching */
418e7bc8557SPaul Burton #define MIPS_CPU_SHARED_FTLB_RAM \
41936168628SMasahiro Yamada 				BIT_ULL(54)	/* CPU shares FTLB RAM with another */
420e7bc8557SPaul Burton #define MIPS_CPU_SHARED_FTLB_ENTRIES \
42136168628SMasahiro Yamada 				BIT_ULL(55)	/* CPU shares FTLB entries with another */
4228270ab48SMatt Redfearn #define MIPS_CPU_MT_PER_TC_PERF_COUNTERS \
42336168628SMasahiro Yamada 				BIT_ULL(56)	/* CPU has perf counters implemented per TC (MIPSMT ASE) */
42436168628SMasahiro Yamada #define MIPS_CPU_MMID		BIT_ULL(57)	/* CPU supports MemoryMapIDs */
425ece276deSJiaxun Yang #define MIPS_CPU_MAC_2008_ONLY	BIT_ULL(58)	/* CPU Only support MAC2008 Fused multiply-add instruction */
426384740dcSRalf Baechle 
427384740dcSRalf Baechle /*
428384740dcSRalf Baechle  * CPU ASE encodings
429384740dcSRalf Baechle  */
430384740dcSRalf Baechle #define MIPS_ASE_MIPS16		0x00000001 /* code compression */
431384740dcSRalf Baechle #define MIPS_ASE_MDMX		0x00000002 /* MIPS digital media extension */
432384740dcSRalf Baechle #define MIPS_ASE_MIPS3D		0x00000004 /* MIPS-3D */
433384740dcSRalf Baechle #define MIPS_ASE_SMARTMIPS	0x00000008 /* SmartMIPS */
434384740dcSRalf Baechle #define MIPS_ASE_DSP		0x00000010 /* Signal Processing ASE */
435384740dcSRalf Baechle #define MIPS_ASE_MIPSMT		0x00000020 /* CPU supports MIPS MT */
436ee80f7c7SSteven J. Hill #define MIPS_ASE_DSP2P		0x00000040 /* Signal Processing ASE Rev 2 */
4371e7decdbSDavid Daney #define MIPS_ASE_VZ		0x00000080 /* Virtualization ASE */
438a5e9a69eSPaul Burton #define MIPS_ASE_MSA		0x00000100 /* MIPS SIMD Architecture */
439b5a6455cSZubair Lutfullah Kakakhel #define MIPS_ASE_DSP3		0x00000200 /* Signal Processing ASE Rev 3*/
4408d1630f1SMaciej W. Rozycki #define MIPS_ASE_MIPS16E2	0x00000400 /* MIPS16e2 */
441d2f96554SJiaxun Yang #define MIPS_ASE_LOONGSON_MMI	0x00000800 /* Loongson MultiMedia extensions Instructions */
442d2f96554SJiaxun Yang #define MIPS_ASE_LOONGSON_CAM	0x00001000 /* Loongson CAM */
443d2f96554SJiaxun Yang #define MIPS_ASE_LOONGSON_EXT	0x00002000 /* Loongson EXTensions */
444d2f96554SJiaxun Yang #define MIPS_ASE_LOONGSON_EXT2	0x00004000 /* Loongson EXTensions R2 */
445384740dcSRalf Baechle 
446384740dcSRalf Baechle #endif /* _ASM_CPU_H */
447