xref: /openbmc/linux/arch/mips/include/asm/cpu.h (revision 384740dc49ea651ba350704d13ff6be9976e37fe)
1*384740dcSRalf Baechle /*
2*384740dcSRalf Baechle  * cpu.h: Values of the PRId register used to match up
3*384740dcSRalf Baechle  *        various MIPS cpu types.
4*384740dcSRalf Baechle  *
5*384740dcSRalf Baechle  * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
6*384740dcSRalf Baechle  * Copyright (C) 2004  Maciej W. Rozycki
7*384740dcSRalf Baechle  */
8*384740dcSRalf Baechle #ifndef _ASM_CPU_H
9*384740dcSRalf Baechle #define _ASM_CPU_H
10*384740dcSRalf Baechle 
11*384740dcSRalf Baechle /* Assigned Company values for bits 23:16 of the PRId Register
12*384740dcSRalf Baechle    (CP0 register 15, select 0).  As of the MIPS32 and MIPS64 specs from
13*384740dcSRalf Baechle    MTI, the PRId register is defined in this (backwards compatible)
14*384740dcSRalf Baechle    way:
15*384740dcSRalf Baechle 
16*384740dcSRalf Baechle   +----------------+----------------+----------------+----------------+
17*384740dcSRalf Baechle   | Company Options| Company ID     | Processor ID   | Revision       |
18*384740dcSRalf Baechle   +----------------+----------------+----------------+----------------+
19*384740dcSRalf Baechle    31            24 23            16 15             8 7
20*384740dcSRalf Baechle 
21*384740dcSRalf Baechle    I don't have docs for all the previous processors, but my impression is
22*384740dcSRalf Baechle    that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64
23*384740dcSRalf Baechle    spec.
24*384740dcSRalf Baechle */
25*384740dcSRalf Baechle 
26*384740dcSRalf Baechle #define PRID_COMP_LEGACY	0x000000
27*384740dcSRalf Baechle #define PRID_COMP_MIPS		0x010000
28*384740dcSRalf Baechle #define PRID_COMP_BROADCOM	0x020000
29*384740dcSRalf Baechle #define PRID_COMP_ALCHEMY	0x030000
30*384740dcSRalf Baechle #define PRID_COMP_SIBYTE	0x040000
31*384740dcSRalf Baechle #define PRID_COMP_SANDCRAFT	0x050000
32*384740dcSRalf Baechle #define PRID_COMP_NXP   	0x060000
33*384740dcSRalf Baechle #define PRID_COMP_TOSHIBA	0x070000
34*384740dcSRalf Baechle #define PRID_COMP_LSI		0x080000
35*384740dcSRalf Baechle #define PRID_COMP_LEXRA		0x0b0000
36*384740dcSRalf Baechle 
37*384740dcSRalf Baechle 
38*384740dcSRalf Baechle /*
39*384740dcSRalf Baechle  * Assigned values for the product ID register.  In order to detect a
40*384740dcSRalf Baechle  * certain CPU type exactly eventually additional registers may need to
41*384740dcSRalf Baechle  * be examined.  These are valid when 23:16 == PRID_COMP_LEGACY
42*384740dcSRalf Baechle  */
43*384740dcSRalf Baechle #define PRID_IMP_R2000		0x0100
44*384740dcSRalf Baechle #define PRID_IMP_AU1_REV1	0x0100
45*384740dcSRalf Baechle #define PRID_IMP_AU1_REV2	0x0200
46*384740dcSRalf Baechle #define PRID_IMP_R3000		0x0200		/* Same as R2000A  */
47*384740dcSRalf Baechle #define PRID_IMP_R6000		0x0300		/* Same as R3000A  */
48*384740dcSRalf Baechle #define PRID_IMP_R4000		0x0400
49*384740dcSRalf Baechle #define PRID_IMP_R6000A		0x0600
50*384740dcSRalf Baechle #define PRID_IMP_R10000		0x0900
51*384740dcSRalf Baechle #define PRID_IMP_R4300		0x0b00
52*384740dcSRalf Baechle #define PRID_IMP_VR41XX		0x0c00
53*384740dcSRalf Baechle #define PRID_IMP_R12000		0x0e00
54*384740dcSRalf Baechle #define PRID_IMP_R14000		0x0f00
55*384740dcSRalf Baechle #define PRID_IMP_R8000		0x1000
56*384740dcSRalf Baechle #define PRID_IMP_PR4450		0x1200
57*384740dcSRalf Baechle #define PRID_IMP_R4600		0x2000
58*384740dcSRalf Baechle #define PRID_IMP_R4700		0x2100
59*384740dcSRalf Baechle #define PRID_IMP_TX39		0x2200
60*384740dcSRalf Baechle #define PRID_IMP_R4640		0x2200
61*384740dcSRalf Baechle #define PRID_IMP_R4650		0x2200		/* Same as R4640 */
62*384740dcSRalf Baechle #define PRID_IMP_R5000		0x2300
63*384740dcSRalf Baechle #define PRID_IMP_TX49		0x2d00
64*384740dcSRalf Baechle #define PRID_IMP_SONIC		0x2400
65*384740dcSRalf Baechle #define PRID_IMP_MAGIC		0x2500
66*384740dcSRalf Baechle #define PRID_IMP_RM7000		0x2700
67*384740dcSRalf Baechle #define PRID_IMP_NEVADA		0x2800		/* RM5260 ??? */
68*384740dcSRalf Baechle #define PRID_IMP_RM9000		0x3400
69*384740dcSRalf Baechle #define PRID_IMP_LOONGSON1	0x4200
70*384740dcSRalf Baechle #define PRID_IMP_R5432		0x5400
71*384740dcSRalf Baechle #define PRID_IMP_R5500		0x5500
72*384740dcSRalf Baechle #define PRID_IMP_LOONGSON2	0x6300
73*384740dcSRalf Baechle 
74*384740dcSRalf Baechle #define PRID_IMP_UNKNOWN	0xff00
75*384740dcSRalf Baechle 
76*384740dcSRalf Baechle /*
77*384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_MIPS
78*384740dcSRalf Baechle  */
79*384740dcSRalf Baechle 
80*384740dcSRalf Baechle #define PRID_IMP_4KC		0x8000
81*384740dcSRalf Baechle #define PRID_IMP_5KC		0x8100
82*384740dcSRalf Baechle #define PRID_IMP_20KC		0x8200
83*384740dcSRalf Baechle #define PRID_IMP_4KEC		0x8400
84*384740dcSRalf Baechle #define PRID_IMP_4KSC		0x8600
85*384740dcSRalf Baechle #define PRID_IMP_25KF		0x8800
86*384740dcSRalf Baechle #define PRID_IMP_5KE		0x8900
87*384740dcSRalf Baechle #define PRID_IMP_4KECR2		0x9000
88*384740dcSRalf Baechle #define PRID_IMP_4KEMPR2	0x9100
89*384740dcSRalf Baechle #define PRID_IMP_4KSD		0x9200
90*384740dcSRalf Baechle #define PRID_IMP_24K		0x9300
91*384740dcSRalf Baechle #define PRID_IMP_34K		0x9500
92*384740dcSRalf Baechle #define PRID_IMP_24KE		0x9600
93*384740dcSRalf Baechle #define PRID_IMP_74K		0x9700
94*384740dcSRalf Baechle #define PRID_IMP_1004K		0x9900
95*384740dcSRalf Baechle 
96*384740dcSRalf Baechle /*
97*384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE
98*384740dcSRalf Baechle  */
99*384740dcSRalf Baechle 
100*384740dcSRalf Baechle #define PRID_IMP_SB1            0x0100
101*384740dcSRalf Baechle #define PRID_IMP_SB1A           0x1100
102*384740dcSRalf Baechle 
103*384740dcSRalf Baechle /*
104*384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT
105*384740dcSRalf Baechle  */
106*384740dcSRalf Baechle 
107*384740dcSRalf Baechle #define PRID_IMP_SR71000        0x0400
108*384740dcSRalf Baechle 
109*384740dcSRalf Baechle /*
110*384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_BROADCOM
111*384740dcSRalf Baechle  */
112*384740dcSRalf Baechle 
113*384740dcSRalf Baechle #define PRID_IMP_BCM4710	0x4000
114*384740dcSRalf Baechle #define PRID_IMP_BCM3302	0x9000
115*384740dcSRalf Baechle 
116*384740dcSRalf Baechle /*
117*384740dcSRalf Baechle  * Definitions for 7:0 on legacy processors
118*384740dcSRalf Baechle  */
119*384740dcSRalf Baechle 
120*384740dcSRalf Baechle #define PRID_REV_MASK		0x00ff
121*384740dcSRalf Baechle 
122*384740dcSRalf Baechle #define PRID_REV_TX4927		0x0022
123*384740dcSRalf Baechle #define PRID_REV_TX4937		0x0030
124*384740dcSRalf Baechle #define PRID_REV_R4400		0x0040
125*384740dcSRalf Baechle #define PRID_REV_R3000A		0x0030
126*384740dcSRalf Baechle #define PRID_REV_R3000		0x0020
127*384740dcSRalf Baechle #define PRID_REV_R2000A		0x0010
128*384740dcSRalf Baechle #define PRID_REV_TX3912 	0x0010
129*384740dcSRalf Baechle #define PRID_REV_TX3922 	0x0030
130*384740dcSRalf Baechle #define PRID_REV_TX3927 	0x0040
131*384740dcSRalf Baechle #define PRID_REV_VR4111		0x0050
132*384740dcSRalf Baechle #define PRID_REV_VR4181		0x0050	/* Same as VR4111 */
133*384740dcSRalf Baechle #define PRID_REV_VR4121		0x0060
134*384740dcSRalf Baechle #define PRID_REV_VR4122		0x0070
135*384740dcSRalf Baechle #define PRID_REV_VR4181A	0x0070	/* Same as VR4122 */
136*384740dcSRalf Baechle #define PRID_REV_VR4130		0x0080
137*384740dcSRalf Baechle #define PRID_REV_34K_V1_0_2	0x0022
138*384740dcSRalf Baechle 
139*384740dcSRalf Baechle /*
140*384740dcSRalf Baechle  * Older processors used to encode processor version and revision in two
141*384740dcSRalf Baechle  * 4-bit bitfields, the 4K seems to simply count up and even newer MTI cores
142*384740dcSRalf Baechle  * have switched to use the 8-bits as 3:3:2 bitfield with the last field as
143*384740dcSRalf Baechle  * the patch number.  *ARGH*
144*384740dcSRalf Baechle  */
145*384740dcSRalf Baechle #define PRID_REV_ENCODE_44(ver, rev)					\
146*384740dcSRalf Baechle 	((ver) << 4 | (rev))
147*384740dcSRalf Baechle #define PRID_REV_ENCODE_332(ver, rev, patch)				\
148*384740dcSRalf Baechle 	((ver) << 5 | (rev) << 2 | (patch))
149*384740dcSRalf Baechle 
150*384740dcSRalf Baechle /*
151*384740dcSRalf Baechle  * FPU implementation/revision register (CP1 control register 0).
152*384740dcSRalf Baechle  *
153*384740dcSRalf Baechle  * +---------------------------------+----------------+----------------+
154*384740dcSRalf Baechle  * | 0                               | Implementation | Revision       |
155*384740dcSRalf Baechle  * +---------------------------------+----------------+----------------+
156*384740dcSRalf Baechle  *  31                             16 15             8 7              0
157*384740dcSRalf Baechle  */
158*384740dcSRalf Baechle 
159*384740dcSRalf Baechle #define FPIR_IMP_NONE		0x0000
160*384740dcSRalf Baechle 
161*384740dcSRalf Baechle enum cpu_type_enum {
162*384740dcSRalf Baechle 	CPU_UNKNOWN,
163*384740dcSRalf Baechle 
164*384740dcSRalf Baechle 	/*
165*384740dcSRalf Baechle 	 * R2000 class processors
166*384740dcSRalf Baechle 	 */
167*384740dcSRalf Baechle 	CPU_R2000, CPU_R3000, CPU_R3000A, CPU_R3041, CPU_R3051, CPU_R3052,
168*384740dcSRalf Baechle 	CPU_R3081, CPU_R3081E,
169*384740dcSRalf Baechle 
170*384740dcSRalf Baechle 	/*
171*384740dcSRalf Baechle 	 * R6000 class processors
172*384740dcSRalf Baechle 	 */
173*384740dcSRalf Baechle 	CPU_R6000, CPU_R6000A,
174*384740dcSRalf Baechle 
175*384740dcSRalf Baechle 	/*
176*384740dcSRalf Baechle 	 * R4000 class processors
177*384740dcSRalf Baechle 	 */
178*384740dcSRalf Baechle 	CPU_R4000PC, CPU_R4000SC, CPU_R4000MC, CPU_R4200, CPU_R4300, CPU_R4310,
179*384740dcSRalf Baechle 	CPU_R4400PC, CPU_R4400SC, CPU_R4400MC, CPU_R4600, CPU_R4640, CPU_R4650,
180*384740dcSRalf Baechle 	CPU_R4700, CPU_R5000, CPU_R5000A, CPU_R5500, CPU_NEVADA, CPU_R5432,
181*384740dcSRalf Baechle 	CPU_R10000, CPU_R12000, CPU_R14000, CPU_VR41XX, CPU_VR4111, CPU_VR4121,
182*384740dcSRalf Baechle 	CPU_VR4122, CPU_VR4131, CPU_VR4133, CPU_VR4181, CPU_VR4181A, CPU_RM7000,
183*384740dcSRalf Baechle 	CPU_SR71000, CPU_RM9000, CPU_TX49XX,
184*384740dcSRalf Baechle 
185*384740dcSRalf Baechle 	/*
186*384740dcSRalf Baechle 	 * R8000 class processors
187*384740dcSRalf Baechle 	 */
188*384740dcSRalf Baechle 	CPU_R8000,
189*384740dcSRalf Baechle 
190*384740dcSRalf Baechle 	/*
191*384740dcSRalf Baechle 	 * TX3900 class processors
192*384740dcSRalf Baechle 	 */
193*384740dcSRalf Baechle 	CPU_TX3912, CPU_TX3922, CPU_TX3927,
194*384740dcSRalf Baechle 
195*384740dcSRalf Baechle 	/*
196*384740dcSRalf Baechle 	 * MIPS32 class processors
197*384740dcSRalf Baechle 	 */
198*384740dcSRalf Baechle 	CPU_4KC, CPU_4KEC, CPU_4KSC, CPU_24K, CPU_34K, CPU_1004K, CPU_74K,
199*384740dcSRalf Baechle 	CPU_AU1000, CPU_AU1100, CPU_AU1200, CPU_AU1210, CPU_AU1250, CPU_AU1500,
200*384740dcSRalf Baechle 	CPU_AU1550, CPU_PR4450, CPU_BCM3302, CPU_BCM4710,
201*384740dcSRalf Baechle 
202*384740dcSRalf Baechle 	/*
203*384740dcSRalf Baechle 	 * MIPS64 class processors
204*384740dcSRalf Baechle 	 */
205*384740dcSRalf Baechle 	CPU_5KC, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2,
206*384740dcSRalf Baechle 
207*384740dcSRalf Baechle 	CPU_LAST
208*384740dcSRalf Baechle };
209*384740dcSRalf Baechle 
210*384740dcSRalf Baechle 
211*384740dcSRalf Baechle /*
212*384740dcSRalf Baechle  * ISA Level encodings
213*384740dcSRalf Baechle  *
214*384740dcSRalf Baechle  */
215*384740dcSRalf Baechle #define MIPS_CPU_ISA_I		0x00000001
216*384740dcSRalf Baechle #define MIPS_CPU_ISA_II		0x00000002
217*384740dcSRalf Baechle #define MIPS_CPU_ISA_III	0x00000004
218*384740dcSRalf Baechle #define MIPS_CPU_ISA_IV		0x00000008
219*384740dcSRalf Baechle #define MIPS_CPU_ISA_V		0x00000010
220*384740dcSRalf Baechle #define MIPS_CPU_ISA_M32R1	0x00000020
221*384740dcSRalf Baechle #define MIPS_CPU_ISA_M32R2	0x00000040
222*384740dcSRalf Baechle #define MIPS_CPU_ISA_M64R1	0x00000080
223*384740dcSRalf Baechle #define MIPS_CPU_ISA_M64R2	0x00000100
224*384740dcSRalf Baechle 
225*384740dcSRalf Baechle #define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_I | MIPS_CPU_ISA_II | \
226*384740dcSRalf Baechle 	MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 )
227*384740dcSRalf Baechle #define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \
228*384740dcSRalf Baechle 	MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)
229*384740dcSRalf Baechle 
230*384740dcSRalf Baechle /*
231*384740dcSRalf Baechle  * CPU Option encodings
232*384740dcSRalf Baechle  */
233*384740dcSRalf Baechle #define MIPS_CPU_TLB		0x00000001 /* CPU has TLB */
234*384740dcSRalf Baechle #define MIPS_CPU_4KEX		0x00000002 /* "R4K" exception model */
235*384740dcSRalf Baechle #define MIPS_CPU_3K_CACHE	0x00000004 /* R3000-style caches */
236*384740dcSRalf Baechle #define MIPS_CPU_4K_CACHE	0x00000008 /* R4000-style caches */
237*384740dcSRalf Baechle #define MIPS_CPU_TX39_CACHE	0x00000010 /* TX3900-style caches */
238*384740dcSRalf Baechle #define MIPS_CPU_FPU		0x00000020 /* CPU has FPU */
239*384740dcSRalf Baechle #define MIPS_CPU_32FPR		0x00000040 /* 32 dbl. prec. FP registers */
240*384740dcSRalf Baechle #define MIPS_CPU_COUNTER	0x00000080 /* Cycle count/compare */
241*384740dcSRalf Baechle #define MIPS_CPU_WATCH		0x00000100 /* watchpoint registers */
242*384740dcSRalf Baechle #define MIPS_CPU_DIVEC		0x00000200 /* dedicated interrupt vector */
243*384740dcSRalf Baechle #define MIPS_CPU_VCE		0x00000400 /* virt. coherence conflict possible */
244*384740dcSRalf Baechle #define MIPS_CPU_CACHE_CDEX_P	0x00000800 /* Create_Dirty_Exclusive CACHE op */
245*384740dcSRalf Baechle #define MIPS_CPU_CACHE_CDEX_S	0x00001000 /* ... same for seconary cache ... */
246*384740dcSRalf Baechle #define MIPS_CPU_MCHECK		0x00002000 /* Machine check exception */
247*384740dcSRalf Baechle #define MIPS_CPU_EJTAG		0x00004000 /* EJTAG exception */
248*384740dcSRalf Baechle #define MIPS_CPU_NOFPUEX	0x00008000 /* no FPU exception */
249*384740dcSRalf Baechle #define MIPS_CPU_LLSC		0x00010000 /* CPU has ll/sc instructions */
250*384740dcSRalf Baechle #define MIPS_CPU_INCLUSIVE_CACHES	0x00020000 /* P-cache subset enforced */
251*384740dcSRalf Baechle #define MIPS_CPU_PREFETCH	0x00040000 /* CPU has usable prefetch */
252*384740dcSRalf Baechle #define MIPS_CPU_VINT		0x00080000 /* CPU supports MIPSR2 vectored interrupts */
253*384740dcSRalf Baechle #define MIPS_CPU_VEIC		0x00100000 /* CPU supports MIPSR2 external interrupt controller mode */
254*384740dcSRalf Baechle #define MIPS_CPU_ULRI		0x00200000 /* CPU has ULRI feature */
255*384740dcSRalf Baechle 
256*384740dcSRalf Baechle /*
257*384740dcSRalf Baechle  * CPU ASE encodings
258*384740dcSRalf Baechle  */
259*384740dcSRalf Baechle #define MIPS_ASE_MIPS16		0x00000001 /* code compression */
260*384740dcSRalf Baechle #define MIPS_ASE_MDMX		0x00000002 /* MIPS digital media extension */
261*384740dcSRalf Baechle #define MIPS_ASE_MIPS3D		0x00000004 /* MIPS-3D */
262*384740dcSRalf Baechle #define MIPS_ASE_SMARTMIPS	0x00000008 /* SmartMIPS */
263*384740dcSRalf Baechle #define MIPS_ASE_DSP		0x00000010 /* Signal Processing ASE */
264*384740dcSRalf Baechle #define MIPS_ASE_MIPSMT		0x00000020 /* CPU supports MIPS MT */
265*384740dcSRalf Baechle 
266*384740dcSRalf Baechle 
267*384740dcSRalf Baechle #endif /* _ASM_CPU_H */
268