xref: /openbmc/linux/arch/mips/include/asm/cpu.h (revision 1745c1ef88c095a99c95d13b275774d18774465d)
1384740dcSRalf Baechle /*
2384740dcSRalf Baechle  * cpu.h: Values of the PRId register used to match up
3384740dcSRalf Baechle  *	  various MIPS cpu types.
4384740dcSRalf Baechle  *
579add627SJustin P. Mattock  * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
68ff374b9SMaciej W. Rozycki  * Copyright (C) 2004, 2013  Maciej W. Rozycki
7384740dcSRalf Baechle  */
8384740dcSRalf Baechle #ifndef _ASM_CPU_H
9384740dcSRalf Baechle #define _ASM_CPU_H
10384740dcSRalf Baechle 
118ff374b9SMaciej W. Rozycki /*
128ff374b9SMaciej W. Rozycki    As of the MIPS32 and MIPS64 specs from MTI, the PRId register (CP0
138ff374b9SMaciej W. Rozycki    register 15, select 0) is defined in this (backwards compatible) way:
14384740dcSRalf Baechle 
15384740dcSRalf Baechle   +----------------+----------------+----------------+----------------+
16384740dcSRalf Baechle   | Company Options| Company ID	    | Processor ID   | Revision	      |
17384740dcSRalf Baechle   +----------------+----------------+----------------+----------------+
18384740dcSRalf Baechle    31		 24 23		  16 15		    8 7
19384740dcSRalf Baechle 
20384740dcSRalf Baechle    I don't have docs for all the previous processors, but my impression is
21384740dcSRalf Baechle    that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64
22384740dcSRalf Baechle    spec.
23384740dcSRalf Baechle */
24384740dcSRalf Baechle 
258ff374b9SMaciej W. Rozycki #define PRID_OPT_MASK		0xff000000
268ff374b9SMaciej W. Rozycki 
278ff374b9SMaciej W. Rozycki /*
288ff374b9SMaciej W. Rozycki  * Assigned Company values for bits 23:16 of the PRId register.
298ff374b9SMaciej W. Rozycki  */
308ff374b9SMaciej W. Rozycki 
318ff374b9SMaciej W. Rozycki #define PRID_COMP_MASK		0xff0000
328ff374b9SMaciej W. Rozycki 
33384740dcSRalf Baechle #define PRID_COMP_LEGACY	0x000000
34384740dcSRalf Baechle #define PRID_COMP_MIPS		0x010000
35384740dcSRalf Baechle #define PRID_COMP_BROADCOM	0x020000
36384740dcSRalf Baechle #define PRID_COMP_ALCHEMY	0x030000
37384740dcSRalf Baechle #define PRID_COMP_SIBYTE	0x040000
38384740dcSRalf Baechle #define PRID_COMP_SANDCRAFT	0x050000
39384740dcSRalf Baechle #define PRID_COMP_NXP		0x060000
40384740dcSRalf Baechle #define PRID_COMP_TOSHIBA	0x070000
41384740dcSRalf Baechle #define PRID_COMP_LSI		0x080000
42384740dcSRalf Baechle #define PRID_COMP_LEXRA		0x0b0000
43a7117c6bSJayachandran C #define PRID_COMP_NETLOGIC	0x0c0000
440dd4781bSDavid Daney #define PRID_COMP_CAVIUM	0x0d0000
4583ccf69dSLars-Peter Clausen #define PRID_COMP_INGENIC	0xd00000
46384740dcSRalf Baechle 
47384740dcSRalf Baechle /*
488ff374b9SMaciej W. Rozycki  * Assigned Processor ID (implementation) values for bits 15:8 of the PRId
498ff374b9SMaciej W. Rozycki  * register.  In order to detect a certain CPU type exactly eventually
508ff374b9SMaciej W. Rozycki  * additional registers may need to be examined.
51384740dcSRalf Baechle  */
528ff374b9SMaciej W. Rozycki 
538ff374b9SMaciej W. Rozycki #define PRID_IMP_MASK		0xff00
548ff374b9SMaciej W. Rozycki 
558ff374b9SMaciej W. Rozycki /*
568ff374b9SMaciej W. Rozycki  * These are valid when 23:16 == PRID_COMP_LEGACY
578ff374b9SMaciej W. Rozycki  */
588ff374b9SMaciej W. Rozycki 
59384740dcSRalf Baechle #define PRID_IMP_R2000		0x0100
60384740dcSRalf Baechle #define PRID_IMP_AU1_REV1	0x0100
61384740dcSRalf Baechle #define PRID_IMP_AU1_REV2	0x0200
62384740dcSRalf Baechle #define PRID_IMP_R3000		0x0200		/* Same as R2000A  */
63384740dcSRalf Baechle #define PRID_IMP_R6000		0x0300		/* Same as R3000A  */
64384740dcSRalf Baechle #define PRID_IMP_R4000		0x0400
65384740dcSRalf Baechle #define PRID_IMP_R6000A		0x0600
66384740dcSRalf Baechle #define PRID_IMP_R10000		0x0900
67384740dcSRalf Baechle #define PRID_IMP_R4300		0x0b00
68384740dcSRalf Baechle #define PRID_IMP_VR41XX		0x0c00
69384740dcSRalf Baechle #define PRID_IMP_R12000		0x0e00
70384740dcSRalf Baechle #define PRID_IMP_R14000		0x0f00
71384740dcSRalf Baechle #define PRID_IMP_R8000		0x1000
72384740dcSRalf Baechle #define PRID_IMP_PR4450		0x1200
73384740dcSRalf Baechle #define PRID_IMP_R4600		0x2000
74384740dcSRalf Baechle #define PRID_IMP_R4700		0x2100
75384740dcSRalf Baechle #define PRID_IMP_TX39		0x2200
76384740dcSRalf Baechle #define PRID_IMP_R4640		0x2200
77384740dcSRalf Baechle #define PRID_IMP_R4650		0x2200		/* Same as R4640 */
78384740dcSRalf Baechle #define PRID_IMP_R5000		0x2300
79384740dcSRalf Baechle #define PRID_IMP_TX49		0x2d00
80384740dcSRalf Baechle #define PRID_IMP_SONIC		0x2400
81384740dcSRalf Baechle #define PRID_IMP_MAGIC		0x2500
82384740dcSRalf Baechle #define PRID_IMP_RM7000		0x2700
83384740dcSRalf Baechle #define PRID_IMP_NEVADA		0x2800		/* RM5260 ??? */
84384740dcSRalf Baechle #define PRID_IMP_RM9000		0x3400
85384740dcSRalf Baechle #define PRID_IMP_LOONGSON1	0x4200
86384740dcSRalf Baechle #define PRID_IMP_R5432		0x5400
87384740dcSRalf Baechle #define PRID_IMP_R5500		0x5500
88384740dcSRalf Baechle #define PRID_IMP_LOONGSON2	0x6300
89384740dcSRalf Baechle 
90384740dcSRalf Baechle #define PRID_IMP_UNKNOWN	0xff00
91384740dcSRalf Baechle 
92384740dcSRalf Baechle /*
93384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_MIPS
94384740dcSRalf Baechle  */
95384740dcSRalf Baechle 
96384740dcSRalf Baechle #define PRID_IMP_4KC		0x8000
97384740dcSRalf Baechle #define PRID_IMP_5KC		0x8100
98384740dcSRalf Baechle #define PRID_IMP_20KC		0x8200
99384740dcSRalf Baechle #define PRID_IMP_4KEC		0x8400
100384740dcSRalf Baechle #define PRID_IMP_4KSC		0x8600
101384740dcSRalf Baechle #define PRID_IMP_25KF		0x8800
102384740dcSRalf Baechle #define PRID_IMP_5KE		0x8900
103384740dcSRalf Baechle #define PRID_IMP_4KECR2		0x9000
104384740dcSRalf Baechle #define PRID_IMP_4KEMPR2	0x9100
105384740dcSRalf Baechle #define PRID_IMP_4KSD		0x9200
106384740dcSRalf Baechle #define PRID_IMP_24K		0x9300
107384740dcSRalf Baechle #define PRID_IMP_34K		0x9500
108384740dcSRalf Baechle #define PRID_IMP_24KE		0x9600
109384740dcSRalf Baechle #define PRID_IMP_74K		0x9700
110384740dcSRalf Baechle #define PRID_IMP_1004K		0x9900
111006a851bSSteven J. Hill #define PRID_IMP_1074K		0x9a00
112113c62d9SSteven J. Hill #define PRID_IMP_M14KC		0x9c00
113f8fa4811SSteven J. Hill #define PRID_IMP_M14KEC		0x9e00
114384740dcSRalf Baechle 
115384740dcSRalf Baechle /*
116384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE
117384740dcSRalf Baechle  */
118384740dcSRalf Baechle 
119384740dcSRalf Baechle #define PRID_IMP_SB1		0x0100
120384740dcSRalf Baechle #define PRID_IMP_SB1A		0x1100
121384740dcSRalf Baechle 
122384740dcSRalf Baechle /*
123384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT
124384740dcSRalf Baechle  */
125384740dcSRalf Baechle 
126384740dcSRalf Baechle #define PRID_IMP_SR71000	0x0400
127384740dcSRalf Baechle 
128384740dcSRalf Baechle /*
129384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_BROADCOM
130384740dcSRalf Baechle  */
131384740dcSRalf Baechle 
132190fca3eSKevin Cernekee #define PRID_IMP_BMIPS32_REV4	0x4000
133190fca3eSKevin Cernekee #define PRID_IMP_BMIPS32_REV8	0x8000
134602977b0SKevin Cernekee #define PRID_IMP_BMIPS3300	0x9000
135602977b0SKevin Cernekee #define PRID_IMP_BMIPS3300_ALT	0x9100
136602977b0SKevin Cernekee #define PRID_IMP_BMIPS3300_BUG	0x0000
137602977b0SKevin Cernekee #define PRID_IMP_BMIPS43XX	0xa000
138602977b0SKevin Cernekee #define PRID_IMP_BMIPS5000	0x5a00
139602977b0SKevin Cernekee 
140602977b0SKevin Cernekee #define PRID_REV_BMIPS4380_LO	0x0040
141602977b0SKevin Cernekee #define PRID_REV_BMIPS4380_HI	0x006f
142384740dcSRalf Baechle 
143384740dcSRalf Baechle /*
1440dd4781bSDavid Daney  * These are the PRID's for when 23:16 == PRID_COMP_CAVIUM
1450dd4781bSDavid Daney  */
1460dd4781bSDavid Daney 
1470dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN38XX 0x0000
1480dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN31XX 0x0100
1490dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN30XX 0x0200
1500dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN58XX 0x0300
1510dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN56XX 0x0400
1520dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN50XX 0x0600
1530dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN52XX 0x0700
1541584d7f2SDavid Daney #define PRID_IMP_CAVIUM_CN63XX 0x9000
155074ef0d2SDavid Daney #define PRID_IMP_CAVIUM_CN68XX 0x9100
156074ef0d2SDavid Daney #define PRID_IMP_CAVIUM_CN66XX 0x9200
157074ef0d2SDavid Daney #define PRID_IMP_CAVIUM_CN61XX 0x9300
15871a8b7d8SDavid Daney #define PRID_IMP_CAVIUM_CNF71XX 0x9400
15971a8b7d8SDavid Daney #define PRID_IMP_CAVIUM_CN78XX 0x9500
16071a8b7d8SDavid Daney #define PRID_IMP_CAVIUM_CN70XX 0x9600
1610dd4781bSDavid Daney 
1620dd4781bSDavid Daney /*
16383ccf69dSLars-Peter Clausen  * These are the PRID's for when 23:16 == PRID_COMP_INGENIC
16483ccf69dSLars-Peter Clausen  */
16583ccf69dSLars-Peter Clausen 
16683ccf69dSLars-Peter Clausen #define PRID_IMP_JZRISC	       0x0200
16783ccf69dSLars-Peter Clausen 
16883ccf69dSLars-Peter Clausen /*
169a7117c6bSJayachandran C  * These are the PRID's for when 23:16 == PRID_COMP_NETLOGIC
170a7117c6bSJayachandran C  */
171a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR732	0x0000
172a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR716	0x0200
173a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR532	0x0900
174a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR308	0x0600
175a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR532C	0x0800
176a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR516C	0x0a00
177a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR508C	0x0b00
178a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR308C	0x0f00
179a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS608	0x8000
180a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS408	0x8800
181a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS404	0x8c00
182a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS208	0x8e00
183a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS204	0x8f00
184a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS108	0xce00
185a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS104	0xcf00
186a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS616B	0x4000
187a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS608B	0x4a00
188a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS416B	0x4400
189a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS412B	0x4c00
190a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS408B	0x4e00
191a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS404B	0x4f00
192809f36c6SManuel Lauss #define PRID_IMP_NETLOGIC_AU13XX	0x8000
193a7117c6bSJayachandran C 
1942aa54b20SJayachandran C #define PRID_IMP_NETLOGIC_XLP8XX	0x1000
1952aa54b20SJayachandran C #define PRID_IMP_NETLOGIC_XLP3XX	0x1100
1964ca86a2fSJayachandran C #define PRID_IMP_NETLOGIC_XLP2XX	0x1200
197a7117c6bSJayachandran C 
198a7117c6bSJayachandran C /*
1998ff374b9SMaciej W. Rozycki  * Particular Revision values for bits 7:0 of the PRId register.
200384740dcSRalf Baechle  */
201384740dcSRalf Baechle 
202384740dcSRalf Baechle #define PRID_REV_MASK		0x00ff
203384740dcSRalf Baechle 
2048ff374b9SMaciej W. Rozycki /*
2058ff374b9SMaciej W. Rozycki  * Definitions for 7:0 on legacy processors
2068ff374b9SMaciej W. Rozycki  */
2078ff374b9SMaciej W. Rozycki 
208384740dcSRalf Baechle #define PRID_REV_TX4927		0x0022
209384740dcSRalf Baechle #define PRID_REV_TX4937		0x0030
210384740dcSRalf Baechle #define PRID_REV_R4400		0x0040
211384740dcSRalf Baechle #define PRID_REV_R3000A		0x0030
212384740dcSRalf Baechle #define PRID_REV_R3000		0x0020
213384740dcSRalf Baechle #define PRID_REV_R2000A		0x0010
214384740dcSRalf Baechle #define PRID_REV_TX3912		0x0010
215384740dcSRalf Baechle #define PRID_REV_TX3922		0x0030
216384740dcSRalf Baechle #define PRID_REV_TX3927		0x0040
217384740dcSRalf Baechle #define PRID_REV_VR4111		0x0050
218384740dcSRalf Baechle #define PRID_REV_VR4181		0x0050	/* Same as VR4111 */
219384740dcSRalf Baechle #define PRID_REV_VR4121		0x0060
220384740dcSRalf Baechle #define PRID_REV_VR4122		0x0070
221384740dcSRalf Baechle #define PRID_REV_VR4181A	0x0070	/* Same as VR4122 */
222384740dcSRalf Baechle #define PRID_REV_VR4130		0x0080
223384740dcSRalf Baechle #define PRID_REV_34K_V1_0_2	0x0022
2242fa36399SKelvin Cheung #define PRID_REV_LOONGSON1B	0x0020
225f8ede0f7SWu Zhangjin #define PRID_REV_LOONGSON2E	0x0002
226f8ede0f7SWu Zhangjin #define PRID_REV_LOONGSON2F	0x0003
227384740dcSRalf Baechle 
228384740dcSRalf Baechle /*
229384740dcSRalf Baechle  * Older processors used to encode processor version and revision in two
230384740dcSRalf Baechle  * 4-bit bitfields, the 4K seems to simply count up and even newer MTI cores
231384740dcSRalf Baechle  * have switched to use the 8-bits as 3:3:2 bitfield with the last field as
232384740dcSRalf Baechle  * the patch number.  *ARGH*
233384740dcSRalf Baechle  */
234384740dcSRalf Baechle #define PRID_REV_ENCODE_44(ver, rev)					\
235384740dcSRalf Baechle 	((ver) << 4 | (rev))
236384740dcSRalf Baechle #define PRID_REV_ENCODE_332(ver, rev, patch)				\
237384740dcSRalf Baechle 	((ver) << 5 | (rev) << 2 | (patch))
238384740dcSRalf Baechle 
239384740dcSRalf Baechle /*
240384740dcSRalf Baechle  * FPU implementation/revision register (CP1 control register 0).
241384740dcSRalf Baechle  *
242384740dcSRalf Baechle  * +---------------------------------+----------------+----------------+
243384740dcSRalf Baechle  * | 0				     | Implementation | Revision       |
244384740dcSRalf Baechle  * +---------------------------------+----------------+----------------+
245384740dcSRalf Baechle  *  31				   16 15	     8 7	      0
246384740dcSRalf Baechle  */
247384740dcSRalf Baechle 
2488ff374b9SMaciej W. Rozycki #define FPIR_IMP_MASK		0xff00
2498ff374b9SMaciej W. Rozycki 
250384740dcSRalf Baechle #define FPIR_IMP_NONE		0x0000
251384740dcSRalf Baechle 
25268248d0cSJonas Gorski #if !defined(__ASSEMBLY__)
25368248d0cSJonas Gorski 
254384740dcSRalf Baechle enum cpu_type_enum {
255384740dcSRalf Baechle 	CPU_UNKNOWN,
256384740dcSRalf Baechle 
257384740dcSRalf Baechle 	/*
258384740dcSRalf Baechle 	 * R2000 class processors
259384740dcSRalf Baechle 	 */
260384740dcSRalf Baechle 	CPU_R2000, CPU_R3000, CPU_R3000A, CPU_R3041, CPU_R3051, CPU_R3052,
261384740dcSRalf Baechle 	CPU_R3081, CPU_R3081E,
262384740dcSRalf Baechle 
263384740dcSRalf Baechle 	/*
264384740dcSRalf Baechle 	 * R6000 class processors
265384740dcSRalf Baechle 	 */
266384740dcSRalf Baechle 	CPU_R6000, CPU_R6000A,
267384740dcSRalf Baechle 
268384740dcSRalf Baechle 	/*
269384740dcSRalf Baechle 	 * R4000 class processors
270384740dcSRalf Baechle 	 */
271384740dcSRalf Baechle 	CPU_R4000PC, CPU_R4000SC, CPU_R4000MC, CPU_R4200, CPU_R4300, CPU_R4310,
272384740dcSRalf Baechle 	CPU_R4400PC, CPU_R4400SC, CPU_R4400MC, CPU_R4600, CPU_R4640, CPU_R4650,
273fb2b1dbaSRalf Baechle 	CPU_R4700, CPU_R5000, CPU_R5500, CPU_NEVADA, CPU_R5432, CPU_R10000,
274fb2b1dbaSRalf Baechle 	CPU_R12000, CPU_R14000, CPU_VR41XX, CPU_VR4111, CPU_VR4121, CPU_VR4122,
275fb2b1dbaSRalf Baechle 	CPU_VR4131, CPU_VR4133, CPU_VR4181, CPU_VR4181A, CPU_RM7000,
276384740dcSRalf Baechle 	CPU_SR71000, CPU_RM9000, CPU_TX49XX,
277384740dcSRalf Baechle 
278384740dcSRalf Baechle 	/*
279384740dcSRalf Baechle 	 * R8000 class processors
280384740dcSRalf Baechle 	 */
281384740dcSRalf Baechle 	CPU_R8000,
282384740dcSRalf Baechle 
283384740dcSRalf Baechle 	/*
284384740dcSRalf Baechle 	 * TX3900 class processors
285384740dcSRalf Baechle 	 */
286384740dcSRalf Baechle 	CPU_TX3912, CPU_TX3922, CPU_TX3927,
287384740dcSRalf Baechle 
288384740dcSRalf Baechle 	/*
289384740dcSRalf Baechle 	 * MIPS32 class processors
290384740dcSRalf Baechle 	 */
291384740dcSRalf Baechle 	CPU_4KC, CPU_4KEC, CPU_4KSC, CPU_24K, CPU_34K, CPU_1004K, CPU_74K,
292602977b0SKevin Cernekee 	CPU_ALCHEMY, CPU_PR4450, CPU_BMIPS32, CPU_BMIPS3300, CPU_BMIPS4350,
2932fa36399SKelvin Cheung 	CPU_BMIPS4380, CPU_BMIPS5000, CPU_JZRISC, CPU_LOONGSON1, CPU_M14KC,
294f8fa4811SSteven J. Hill 	CPU_M14KEC,
295384740dcSRalf Baechle 
296384740dcSRalf Baechle 	/*
297384740dcSRalf Baechle 	 * MIPS64 class processors
298384740dcSRalf Baechle 	 */
29978d4803fSLeonid Yegoshin 	CPU_5KC, CPU_5KE, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2,
3001584d7f2SDavid Daney 	CPU_CAVIUM_OCTEON, CPU_CAVIUM_OCTEON_PLUS, CPU_CAVIUM_OCTEON2,
30171a8b7d8SDavid Daney 	CPU_CAVIUM_OCTEON3, CPU_XLR, CPU_XLP,
302384740dcSRalf Baechle 
303384740dcSRalf Baechle 	CPU_LAST
304384740dcSRalf Baechle };
305384740dcSRalf Baechle 
30668248d0cSJonas Gorski #endif /* !__ASSEMBLY */
307384740dcSRalf Baechle 
308384740dcSRalf Baechle /*
309384740dcSRalf Baechle  * ISA Level encodings
310384740dcSRalf Baechle  *
311384740dcSRalf Baechle  */
3121990e542SRalf Baechle #define MIPS_CPU_ISA_II		0x00000001
3131990e542SRalf Baechle #define MIPS_CPU_ISA_III	0x00000002
3141990e542SRalf Baechle #define MIPS_CPU_ISA_IV		0x00000004
3151990e542SRalf Baechle #define MIPS_CPU_ISA_V		0x00000008
3161990e542SRalf Baechle #define MIPS_CPU_ISA_M32R1	0x00000010
3171990e542SRalf Baechle #define MIPS_CPU_ISA_M32R2	0x00000020
3181990e542SRalf Baechle #define MIPS_CPU_ISA_M64R1	0x00000040
3191990e542SRalf Baechle #define MIPS_CPU_ISA_M64R2	0x00000080
320384740dcSRalf Baechle 
3211990e542SRalf Baechle #define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_II | MIPS_CPU_ISA_M32R1 | \
3221990e542SRalf Baechle 	MIPS_CPU_ISA_M32R2)
323384740dcSRalf Baechle #define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \
324384740dcSRalf Baechle 	MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)
325384740dcSRalf Baechle 
326384740dcSRalf Baechle /*
327384740dcSRalf Baechle  * CPU Option encodings
328384740dcSRalf Baechle  */
329384740dcSRalf Baechle #define MIPS_CPU_TLB		0x00000001 /* CPU has TLB */
330384740dcSRalf Baechle #define MIPS_CPU_4KEX		0x00000002 /* "R4K" exception model */
331384740dcSRalf Baechle #define MIPS_CPU_3K_CACHE	0x00000004 /* R3000-style caches */
332384740dcSRalf Baechle #define MIPS_CPU_4K_CACHE	0x00000008 /* R4000-style caches */
333384740dcSRalf Baechle #define MIPS_CPU_TX39_CACHE	0x00000010 /* TX3900-style caches */
334384740dcSRalf Baechle #define MIPS_CPU_FPU		0x00000020 /* CPU has FPU */
335384740dcSRalf Baechle #define MIPS_CPU_32FPR		0x00000040 /* 32 dbl. prec. FP registers */
336384740dcSRalf Baechle #define MIPS_CPU_COUNTER	0x00000080 /* Cycle count/compare */
337384740dcSRalf Baechle #define MIPS_CPU_WATCH		0x00000100 /* watchpoint registers */
338384740dcSRalf Baechle #define MIPS_CPU_DIVEC		0x00000200 /* dedicated interrupt vector */
339384740dcSRalf Baechle #define MIPS_CPU_VCE		0x00000400 /* virt. coherence conflict possible */
340384740dcSRalf Baechle #define MIPS_CPU_CACHE_CDEX_P	0x00000800 /* Create_Dirty_Exclusive CACHE op */
341384740dcSRalf Baechle #define MIPS_CPU_CACHE_CDEX_S	0x00001000 /* ... same for seconary cache ... */
342384740dcSRalf Baechle #define MIPS_CPU_MCHECK		0x00002000 /* Machine check exception */
343384740dcSRalf Baechle #define MIPS_CPU_EJTAG		0x00004000 /* EJTAG exception */
344384740dcSRalf Baechle #define MIPS_CPU_NOFPUEX	0x00008000 /* no FPU exception */
345384740dcSRalf Baechle #define MIPS_CPU_LLSC		0x00010000 /* CPU has ll/sc instructions */
346384740dcSRalf Baechle #define MIPS_CPU_INCLUSIVE_CACHES	0x00020000 /* P-cache subset enforced */
347384740dcSRalf Baechle #define MIPS_CPU_PREFETCH	0x00040000 /* CPU has usable prefetch */
348384740dcSRalf Baechle #define MIPS_CPU_VINT		0x00080000 /* CPU supports MIPSR2 vectored interrupts */
349384740dcSRalf Baechle #define MIPS_CPU_VEIC		0x00100000 /* CPU supports MIPSR2 external interrupt controller mode */
350384740dcSRalf Baechle #define MIPS_CPU_ULRI		0x00200000 /* CPU has ULRI feature */
351da4b62cdSAl Cooper #define MIPS_CPU_PCI		0x00400000 /* CPU has Perf Ctr Int indicator */
352da4b62cdSAl Cooper #define MIPS_CPU_RIXI		0x00800000 /* CPU has TLB Read/eXec Inhibit */
353f8fa4811SSteven J. Hill #define MIPS_CPU_MICROMIPS	0x01000000 /* CPU has microMIPS capability */
354*1745c1efSLeonid Yegoshin #define MIPS_CPU_TLBINV		0x02000000 /* CPU supports TLBINV/F */
355384740dcSRalf Baechle 
356384740dcSRalf Baechle /*
357384740dcSRalf Baechle  * CPU ASE encodings
358384740dcSRalf Baechle  */
359384740dcSRalf Baechle #define MIPS_ASE_MIPS16		0x00000001 /* code compression */
360384740dcSRalf Baechle #define MIPS_ASE_MDMX		0x00000002 /* MIPS digital media extension */
361384740dcSRalf Baechle #define MIPS_ASE_MIPS3D		0x00000004 /* MIPS-3D */
362384740dcSRalf Baechle #define MIPS_ASE_SMARTMIPS	0x00000008 /* SmartMIPS */
363384740dcSRalf Baechle #define MIPS_ASE_DSP		0x00000010 /* Signal Processing ASE */
364384740dcSRalf Baechle #define MIPS_ASE_MIPSMT		0x00000020 /* CPU supports MIPS MT */
365ee80f7c7SSteven J. Hill #define MIPS_ASE_DSP2P		0x00000040 /* Signal Processing ASE Rev 2 */
3661e7decdbSDavid Daney #define MIPS_ASE_VZ		0x00000080 /* Virtualization ASE */
367384740dcSRalf Baechle 
368384740dcSRalf Baechle #endif /* _ASM_CPU_H */
369