12f56cfddSAurelien Jarno /*
22f56cfddSAurelien Jarno * This file is subject to the terms and conditions of the GNU General Public
32f56cfddSAurelien Jarno * License. See the file "COPYING" in the main directory of this archive
42f56cfddSAurelien Jarno * for more details.
52f56cfddSAurelien Jarno *
62f56cfddSAurelien Jarno * Copyright (C) 1996 David S. Miller (dm@sgi.com)
725985edcSLucas De Marchi * Compatibility with board caches, Ulf Carlsson
82f56cfddSAurelien Jarno */
92f56cfddSAurelien Jarno #include <linux/kernel.h>
102f56cfddSAurelien Jarno #include <asm/sgialib.h>
112f56cfddSAurelien Jarno #include <asm/bcache.h>
125c93316cSAlexander Sverdlin #include <asm/setup.h>
132f56cfddSAurelien Jarno
14*351889d3SThomas Bogendoerfer #if defined(CONFIG_64BIT) && defined(CONFIG_FW_ARC32)
15*351889d3SThomas Bogendoerfer /*
16*351889d3SThomas Bogendoerfer * For 64bit kernels working with a 32bit ARC PROM pointer arguments
17*351889d3SThomas Bogendoerfer * for ARC calls need to reside in CKEG0/1. But as soon as the kernel
18*351889d3SThomas Bogendoerfer * switches to it's first kernel thread stack is set to an address in
19*351889d3SThomas Bogendoerfer * XKPHYS, so anything on stack can't be used anymore. This is solved
20*351889d3SThomas Bogendoerfer * by using a * static declartion variables are put into BSS, which is
21*351889d3SThomas Bogendoerfer * linked to a CKSEG0 address. Since this is only used on UP platforms
22*351889d3SThomas Bogendoerfer * there is not spinlock needed
23*351889d3SThomas Bogendoerfer */
24*351889d3SThomas Bogendoerfer #define O32_STATIC static
25*351889d3SThomas Bogendoerfer #else
26*351889d3SThomas Bogendoerfer #define O32_STATIC
27*351889d3SThomas Bogendoerfer #endif
28*351889d3SThomas Bogendoerfer
292f56cfddSAurelien Jarno /*
302f56cfddSAurelien Jarno * IP22 boardcache is not compatible with board caches. Thus we disable it
312f56cfddSAurelien Jarno * during romvec action. Since r4xx0.c is always compiled and linked with your
322f56cfddSAurelien Jarno * kernel, this shouldn't cause any harm regardless what MIPS processor you
332f56cfddSAurelien Jarno * have.
342f56cfddSAurelien Jarno *
352f56cfddSAurelien Jarno * The ARC write and read functions seem to interfere with the serial lines
362f56cfddSAurelien Jarno * in some way. You should be careful with them.
372f56cfddSAurelien Jarno */
382f56cfddSAurelien Jarno
prom_putchar(char c)392f56cfddSAurelien Jarno void prom_putchar(char c)
402f56cfddSAurelien Jarno {
41*351889d3SThomas Bogendoerfer O32_STATIC ULONG cnt;
42*351889d3SThomas Bogendoerfer O32_STATIC CHAR it;
43*351889d3SThomas Bogendoerfer
44*351889d3SThomas Bogendoerfer it = c;
452f56cfddSAurelien Jarno
462f56cfddSAurelien Jarno bc_disable();
472f56cfddSAurelien Jarno ArcWrite(1, &it, 1, &cnt);
482f56cfddSAurelien Jarno bc_enable();
492f56cfddSAurelien Jarno }
502f56cfddSAurelien Jarno
prom_getchar(void)512f56cfddSAurelien Jarno char prom_getchar(void)
522f56cfddSAurelien Jarno {
53*351889d3SThomas Bogendoerfer O32_STATIC ULONG cnt;
54*351889d3SThomas Bogendoerfer O32_STATIC CHAR c;
552f56cfddSAurelien Jarno
562f56cfddSAurelien Jarno bc_disable();
572f56cfddSAurelien Jarno ArcRead(0, &c, 1, &cnt);
582f56cfddSAurelien Jarno bc_enable();
592f56cfddSAurelien Jarno
602f56cfddSAurelien Jarno return c;
612f56cfddSAurelien Jarno }
62