xref: /openbmc/linux/arch/mips/dec/ioasic-irq.c (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds  *	DEC I/O ASIC interrupts.
41da177e4SLinus Torvalds  *
50fabe102SMaciej W. Rozycki  *	Copyright (c) 2002, 2003, 2013  Maciej W. Rozycki
61da177e4SLinus Torvalds  */
71da177e4SLinus Torvalds 
81da177e4SLinus Torvalds #include <linux/init.h>
91da177e4SLinus Torvalds #include <linux/irq.h>
101da177e4SLinus Torvalds #include <linux/types.h>
111da177e4SLinus Torvalds 
121da177e4SLinus Torvalds #include <asm/dec/ioasic.h>
131da177e4SLinus Torvalds #include <asm/dec/ioasic_addrs.h>
141da177e4SLinus Torvalds #include <asm/dec/ioasic_ints.h>
151da177e4SLinus Torvalds 
161da177e4SLinus Torvalds static int ioasic_irq_base;
171da177e4SLinus Torvalds 
unmask_ioasic_irq(struct irq_data * d)18009c200aSThomas Gleixner static void unmask_ioasic_irq(struct irq_data *d)
191da177e4SLinus Torvalds {
201da177e4SLinus Torvalds 	u32 simr;
211da177e4SLinus Torvalds 
221da177e4SLinus Torvalds 	simr = ioasic_read(IO_REG_SIMR);
23009c200aSThomas Gleixner 	simr |= (1 << (d->irq - ioasic_irq_base));
241da177e4SLinus Torvalds 	ioasic_write(IO_REG_SIMR, simr);
251da177e4SLinus Torvalds }
261da177e4SLinus Torvalds 
mask_ioasic_irq(struct irq_data * d)27009c200aSThomas Gleixner static void mask_ioasic_irq(struct irq_data *d)
281da177e4SLinus Torvalds {
291da177e4SLinus Torvalds 	u32 simr;
301da177e4SLinus Torvalds 
311da177e4SLinus Torvalds 	simr = ioasic_read(IO_REG_SIMR);
32009c200aSThomas Gleixner 	simr &= ~(1 << (d->irq - ioasic_irq_base));
331da177e4SLinus Torvalds 	ioasic_write(IO_REG_SIMR, simr);
341da177e4SLinus Torvalds }
351da177e4SLinus Torvalds 
ack_ioasic_irq(struct irq_data * d)36009c200aSThomas Gleixner static void ack_ioasic_irq(struct irq_data *d)
371da177e4SLinus Torvalds {
38009c200aSThomas Gleixner 	mask_ioasic_irq(d);
391da177e4SLinus Torvalds 	fast_iob();
401da177e4SLinus Torvalds }
411da177e4SLinus Torvalds 
4294dee171SRalf Baechle static struct irq_chip ioasic_irq_type = {
4370d21cdeSAtsushi Nemoto 	.name = "IO-ASIC",
44009c200aSThomas Gleixner 	.irq_ack = ack_ioasic_irq,
45009c200aSThomas Gleixner 	.irq_mask = mask_ioasic_irq,
46009c200aSThomas Gleixner 	.irq_mask_ack = ack_ioasic_irq,
47009c200aSThomas Gleixner 	.irq_unmask = unmask_ioasic_irq,
481da177e4SLinus Torvalds };
491da177e4SLinus Torvalds 
clear_ioasic_dma_irq(struct irq_data * d)500fabe102SMaciej W. Rozycki static void clear_ioasic_dma_irq(struct irq_data *d)
515359b938SMaciej W. Rozycki {
525359b938SMaciej W. Rozycki 	u32 sir;
535359b938SMaciej W. Rozycki 
540fabe102SMaciej W. Rozycki 	sir = ~(1 << (d->irq - ioasic_irq_base));
555359b938SMaciej W. Rozycki 	ioasic_write(IO_REG_SIR, sir);
560fabe102SMaciej W. Rozycki 	fast_iob();
575359b938SMaciej W. Rozycki }
585359b938SMaciej W. Rozycki 
5994dee171SRalf Baechle static struct irq_chip ioasic_dma_irq_type = {
6070d21cdeSAtsushi Nemoto 	.name = "IO-ASIC-DMA",
610fabe102SMaciej W. Rozycki 	.irq_ack = clear_ioasic_dma_irq,
62009c200aSThomas Gleixner 	.irq_mask = mask_ioasic_irq,
63009c200aSThomas Gleixner 	.irq_unmask = unmask_ioasic_irq,
640fabe102SMaciej W. Rozycki 	.irq_eoi = clear_ioasic_dma_irq,
651da177e4SLinus Torvalds };
661da177e4SLinus Torvalds 
670fabe102SMaciej W. Rozycki /*
680fabe102SMaciej W. Rozycki  * I/O ASIC implements two kinds of DMA interrupts, informational and
690fabe102SMaciej W. Rozycki  * error interrupts.
700fabe102SMaciej W. Rozycki  *
71*94bd83e4SJulia Lawall  * The former do not stop DMA and should be cleared as soon as possible
720fabe102SMaciej W. Rozycki  * so that if they retrigger before the handler has completed, usually as
730fabe102SMaciej W. Rozycki  * a side effect of actions taken by the handler, then they are reissued.
740fabe102SMaciej W. Rozycki  * These use the `handle_edge_irq' handler that clears the request right
750fabe102SMaciej W. Rozycki  * away.
760fabe102SMaciej W. Rozycki  *
77*94bd83e4SJulia Lawall  * The latter stop DMA and do not resume it until the interrupt has been
780fabe102SMaciej W. Rozycki  * cleared.  This cannot be done until after a corrective action has been
790fabe102SMaciej W. Rozycki  * taken and this also means they will not retrigger.  Therefore they use
800fabe102SMaciej W. Rozycki  * the `handle_fasteoi_irq' handler that only clears the request on the
810fabe102SMaciej W. Rozycki  * way out.  Because MIPS processor interrupt inputs, one of which the I/O
820fabe102SMaciej W. Rozycki  * ASIC is cascaded to, are level-triggered it is recommended that error
830fabe102SMaciej W. Rozycki  * DMA interrupt action handlers are registered with the IRQF_ONESHOT flag
840fabe102SMaciej W. Rozycki  * set so that they are run with the interrupt line masked.
850fabe102SMaciej W. Rozycki  *
860fabe102SMaciej W. Rozycki  * This mask has `1' bits in the positions of informational interrupts.
870fabe102SMaciej W. Rozycki  */
880fabe102SMaciej W. Rozycki #define IO_IRQ_DMA_INFO							\
890fabe102SMaciej W. Rozycki 	(IO_IRQ_MASK(IO_INR_SCC0A_RXDMA) |				\
900fabe102SMaciej W. Rozycki 	 IO_IRQ_MASK(IO_INR_SCC1A_RXDMA) |				\
910fabe102SMaciej W. Rozycki 	 IO_IRQ_MASK(IO_INR_ISDN_TXDMA) |				\
920fabe102SMaciej W. Rozycki 	 IO_IRQ_MASK(IO_INR_ISDN_RXDMA) |				\
930fabe102SMaciej W. Rozycki 	 IO_IRQ_MASK(IO_INR_ASC_DMA))
940fabe102SMaciej W. Rozycki 
init_ioasic_irqs(int base)951da177e4SLinus Torvalds void __init init_ioasic_irqs(int base)
961da177e4SLinus Torvalds {
971da177e4SLinus Torvalds 	int i;
981da177e4SLinus Torvalds 
991da177e4SLinus Torvalds 	/* Mask interrupts. */
1001da177e4SLinus Torvalds 	ioasic_write(IO_REG_SIMR, 0);
1011da177e4SLinus Torvalds 	fast_iob();
1021da177e4SLinus Torvalds 
1031603b5acSAtsushi Nemoto 	for (i = base; i < base + IO_INR_DMA; i++)
104e4ec7989SThomas Gleixner 		irq_set_chip_and_handler(i, &ioasic_irq_type,
1051417836eSAtsushi Nemoto 					 handle_level_irq);
1061603b5acSAtsushi Nemoto 	for (; i < base + IO_IRQ_LINES; i++)
1070fabe102SMaciej W. Rozycki 		irq_set_chip_and_handler(i, &ioasic_dma_irq_type,
1080fabe102SMaciej W. Rozycki 					 1 << (i - base) & IO_IRQ_DMA_INFO ?
1090fabe102SMaciej W. Rozycki 					 handle_edge_irq : handle_fasteoi_irq);
1101da177e4SLinus Torvalds 
1111da177e4SLinus Torvalds 	ioasic_irq_base = base;
1121da177e4SLinus Torvalds }
113