xref: /openbmc/linux/arch/mips/boot/dts/ingenic/jz4780.dtsi (revision f56a040c9faf04b4ca043f8c7bd8170c4e0fedcd)
1b2441318SGreg Kroah-Hartman// SPDX-License-Identifier: GPL-2.0
25b9cdd24SPaul Burton#include <dt-bindings/clock/jz4780-cgu.h>
32d972b6aSEzequiel Garcia#include <dt-bindings/dma/jz4780-dma.h>
45b9cdd24SPaul Burton
55b9cdd24SPaul Burton/ {
65b9cdd24SPaul Burton	#address-cells = <1>;
75b9cdd24SPaul Burton	#size-cells = <1>;
85b9cdd24SPaul Burton	compatible = "ingenic,jz4780";
95b9cdd24SPaul Burton
105b9cdd24SPaul Burton	cpuintc: interrupt-controller {
115b9cdd24SPaul Burton		#address-cells = <0>;
125b9cdd24SPaul Burton		#interrupt-cells = <1>;
135b9cdd24SPaul Burton		interrupt-controller;
145b9cdd24SPaul Burton		compatible = "mti,cpu-interrupt-controller";
155b9cdd24SPaul Burton	};
165b9cdd24SPaul Burton
175b9cdd24SPaul Burton	intc: interrupt-controller@10001000 {
185b9cdd24SPaul Burton		compatible = "ingenic,jz4780-intc";
195b9cdd24SPaul Burton		reg = <0x10001000 0x50>;
205b9cdd24SPaul Burton
215b9cdd24SPaul Burton		interrupt-controller;
225b9cdd24SPaul Burton		#interrupt-cells = <1>;
235b9cdd24SPaul Burton
245b9cdd24SPaul Burton		interrupt-parent = <&cpuintc>;
255b9cdd24SPaul Burton		interrupts = <2>;
265b9cdd24SPaul Burton	};
275b9cdd24SPaul Burton
285b9cdd24SPaul Burton	ext: ext {
295b9cdd24SPaul Burton		compatible = "fixed-clock";
305b9cdd24SPaul Burton		#clock-cells = <0>;
315b9cdd24SPaul Burton	};
325b9cdd24SPaul Burton
335b9cdd24SPaul Burton	rtc: rtc {
345b9cdd24SPaul Burton		compatible = "fixed-clock";
355b9cdd24SPaul Burton		#clock-cells = <0>;
365b9cdd24SPaul Burton		clock-frequency = <32768>;
375b9cdd24SPaul Burton	};
385b9cdd24SPaul Burton
395b9cdd24SPaul Burton	cgu: jz4780-cgu@10000000 {
405b9cdd24SPaul Burton		compatible = "ingenic,jz4780-cgu";
415b9cdd24SPaul Burton		reg = <0x10000000 0x100>;
425b9cdd24SPaul Burton
435b9cdd24SPaul Burton		clocks = <&ext>, <&rtc>;
445b9cdd24SPaul Burton		clock-names = "ext", "rtc";
455b9cdd24SPaul Burton
465b9cdd24SPaul Burton		#clock-cells = <1>;
475b9cdd24SPaul Burton	};
485b9cdd24SPaul Burton
4936aafdbdSPaul Cercueil	tcu: timer@10002000 {
5036aafdbdSPaul Cercueil		compatible = "ingenic,jz4780-tcu",
5136aafdbdSPaul Cercueil			     "ingenic,jz4770-tcu",
5236aafdbdSPaul Cercueil			     "simple-mfd";
5336aafdbdSPaul Cercueil		reg = <0x10002000 0x1000>;
5436aafdbdSPaul Cercueil		#address-cells = <1>;
5536aafdbdSPaul Cercueil		#size-cells = <1>;
5636aafdbdSPaul Cercueil		ranges = <0x0 0x10002000 0x1000>;
5736aafdbdSPaul Cercueil
5836aafdbdSPaul Cercueil		#clock-cells = <1>;
5936aafdbdSPaul Cercueil
6036aafdbdSPaul Cercueil		clocks = <&cgu JZ4780_CLK_RTCLK
6136aafdbdSPaul Cercueil			  &cgu JZ4780_CLK_EXCLK
6236aafdbdSPaul Cercueil			  &cgu JZ4780_CLK_PCLK>;
6336aafdbdSPaul Cercueil		clock-names = "rtc", "ext", "pclk";
6436aafdbdSPaul Cercueil
6536aafdbdSPaul Cercueil		interrupt-controller;
6636aafdbdSPaul Cercueil		#interrupt-cells = <1>;
6736aafdbdSPaul Cercueil
6836aafdbdSPaul Cercueil		interrupt-parent = <&intc>;
6936aafdbdSPaul Cercueil		interrupts = <27 26 25>;
7036aafdbdSPaul Cercueil	};
7136aafdbdSPaul Cercueil
72ed326616SMathieu Malaterre	rtc_dev: rtc@10003000 {
73ed326616SMathieu Malaterre		compatible = "ingenic,jz4780-rtc";
74ed326616SMathieu Malaterre		reg = <0x10003000 0x4c>;
75ed326616SMathieu Malaterre
76ed326616SMathieu Malaterre		interrupt-parent = <&intc>;
77ed326616SMathieu Malaterre		interrupts = <32>;
78ed326616SMathieu Malaterre
79ed326616SMathieu Malaterre		clocks = <&cgu JZ4780_CLK_RTCLK>;
80ed326616SMathieu Malaterre		clock-names = "rtc";
81ed326616SMathieu Malaterre	};
82ed326616SMathieu Malaterre
83d32613c3SPaul Cercueil	pinctrl: pin-controller@10010000 {
84d32613c3SPaul Cercueil		compatible = "ingenic,jz4780-pinctrl";
85d32613c3SPaul Cercueil		reg = <0x10010000 0x600>;
86d32613c3SPaul Cercueil
87d32613c3SPaul Cercueil		#address-cells = <1>;
88d32613c3SPaul Cercueil		#size-cells = <0>;
89d32613c3SPaul Cercueil
90d32613c3SPaul Cercueil		gpa: gpio@0 {
91d32613c3SPaul Cercueil			compatible = "ingenic,jz4780-gpio";
92d32613c3SPaul Cercueil			reg = <0>;
93d32613c3SPaul Cercueil
94d32613c3SPaul Cercueil			gpio-controller;
95d32613c3SPaul Cercueil			gpio-ranges = <&pinctrl 0 0 32>;
96d32613c3SPaul Cercueil			#gpio-cells = <2>;
97d32613c3SPaul Cercueil
98d32613c3SPaul Cercueil			interrupt-controller;
99d32613c3SPaul Cercueil			#interrupt-cells = <2>;
100d32613c3SPaul Cercueil
101d32613c3SPaul Cercueil			interrupt-parent = <&intc>;
102d32613c3SPaul Cercueil			interrupts = <17>;
103d32613c3SPaul Cercueil		};
104d32613c3SPaul Cercueil
105d32613c3SPaul Cercueil		gpb: gpio@1 {
106d32613c3SPaul Cercueil			compatible = "ingenic,jz4780-gpio";
107d32613c3SPaul Cercueil			reg = <1>;
108d32613c3SPaul Cercueil
109d32613c3SPaul Cercueil			gpio-controller;
110d32613c3SPaul Cercueil			gpio-ranges = <&pinctrl 0 32 32>;
111d32613c3SPaul Cercueil			#gpio-cells = <2>;
112d32613c3SPaul Cercueil
113d32613c3SPaul Cercueil			interrupt-controller;
114d32613c3SPaul Cercueil			#interrupt-cells = <2>;
115d32613c3SPaul Cercueil
116d32613c3SPaul Cercueil			interrupt-parent = <&intc>;
117d32613c3SPaul Cercueil			interrupts = <16>;
118d32613c3SPaul Cercueil		};
119d32613c3SPaul Cercueil
120d32613c3SPaul Cercueil		gpc: gpio@2 {
121d32613c3SPaul Cercueil			compatible = "ingenic,jz4780-gpio";
122d32613c3SPaul Cercueil			reg = <2>;
123d32613c3SPaul Cercueil
124d32613c3SPaul Cercueil			gpio-controller;
125d32613c3SPaul Cercueil			gpio-ranges = <&pinctrl 0 64 32>;
126d32613c3SPaul Cercueil			#gpio-cells = <2>;
127d32613c3SPaul Cercueil
128d32613c3SPaul Cercueil			interrupt-controller;
129d32613c3SPaul Cercueil			#interrupt-cells = <2>;
130d32613c3SPaul Cercueil
131d32613c3SPaul Cercueil			interrupt-parent = <&intc>;
132d32613c3SPaul Cercueil			interrupts = <15>;
133d32613c3SPaul Cercueil		};
134d32613c3SPaul Cercueil
135d32613c3SPaul Cercueil		gpd: gpio@3 {
136d32613c3SPaul Cercueil			compatible = "ingenic,jz4780-gpio";
137d32613c3SPaul Cercueil			reg = <3>;
138d32613c3SPaul Cercueil
139d32613c3SPaul Cercueil			gpio-controller;
140d32613c3SPaul Cercueil			gpio-ranges = <&pinctrl 0 96 32>;
141d32613c3SPaul Cercueil			#gpio-cells = <2>;
142d32613c3SPaul Cercueil
143d32613c3SPaul Cercueil			interrupt-controller;
144d32613c3SPaul Cercueil			#interrupt-cells = <2>;
145d32613c3SPaul Cercueil
146d32613c3SPaul Cercueil			interrupt-parent = <&intc>;
147d32613c3SPaul Cercueil			interrupts = <14>;
148d32613c3SPaul Cercueil		};
149d32613c3SPaul Cercueil
150d32613c3SPaul Cercueil		gpe: gpio@4 {
151d32613c3SPaul Cercueil			compatible = "ingenic,jz4780-gpio";
152d32613c3SPaul Cercueil			reg = <4>;
153d32613c3SPaul Cercueil
154d32613c3SPaul Cercueil			gpio-controller;
155d32613c3SPaul Cercueil			gpio-ranges = <&pinctrl 0 128 32>;
156d32613c3SPaul Cercueil			#gpio-cells = <2>;
157d32613c3SPaul Cercueil
158d32613c3SPaul Cercueil			interrupt-controller;
159d32613c3SPaul Cercueil			#interrupt-cells = <2>;
160d32613c3SPaul Cercueil
161d32613c3SPaul Cercueil			interrupt-parent = <&intc>;
162d32613c3SPaul Cercueil			interrupts = <13>;
163d32613c3SPaul Cercueil		};
164d32613c3SPaul Cercueil
165d32613c3SPaul Cercueil		gpf: gpio@5 {
166d32613c3SPaul Cercueil			compatible = "ingenic,jz4780-gpio";
167d32613c3SPaul Cercueil			reg = <5>;
168d32613c3SPaul Cercueil
169d32613c3SPaul Cercueil			gpio-controller;
170d32613c3SPaul Cercueil			gpio-ranges = <&pinctrl 0 160 32>;
171d32613c3SPaul Cercueil			#gpio-cells = <2>;
172d32613c3SPaul Cercueil
173d32613c3SPaul Cercueil			interrupt-controller;
174d32613c3SPaul Cercueil			#interrupt-cells = <2>;
175d32613c3SPaul Cercueil
176d32613c3SPaul Cercueil			interrupt-parent = <&intc>;
177d32613c3SPaul Cercueil			interrupts = <12>;
178d32613c3SPaul Cercueil		};
179d32613c3SPaul Cercueil	};
180d32613c3SPaul Cercueil
181c24f5762SMathieu Malaterre	spi_gpio {
182c24f5762SMathieu Malaterre		compatible = "spi-gpio";
183c24f5762SMathieu Malaterre		#address-cells = <1>;
184c24f5762SMathieu Malaterre		#size-cells = <0>;
185c24f5762SMathieu Malaterre		num-chipselects = <2>;
186c24f5762SMathieu Malaterre
187c24f5762SMathieu Malaterre		gpio-miso = <&gpe 14 0>;
188c24f5762SMathieu Malaterre		gpio-sck = <&gpe 15 0>;
189c24f5762SMathieu Malaterre		gpio-mosi = <&gpe 17 0>;
190c24f5762SMathieu Malaterre		cs-gpios = <&gpe 16 0
191c24f5762SMathieu Malaterre			    &gpe 18 0>;
192c24f5762SMathieu Malaterre
193c24f5762SMathieu Malaterre		spidev@0 {
194c24f5762SMathieu Malaterre			compatible = "spidev";
195c24f5762SMathieu Malaterre			reg = <0>;
196c24f5762SMathieu Malaterre			spi-max-frequency = <1000000>;
197c24f5762SMathieu Malaterre		};
198c24f5762SMathieu Malaterre	};
199c24f5762SMathieu Malaterre
2005b9cdd24SPaul Burton	uart0: serial@10030000 {
2015b9cdd24SPaul Burton		compatible = "ingenic,jz4780-uart";
2025b9cdd24SPaul Burton		reg = <0x10030000 0x100>;
2035b9cdd24SPaul Burton
2045b9cdd24SPaul Burton		interrupt-parent = <&intc>;
2055b9cdd24SPaul Burton		interrupts = <51>;
2065b9cdd24SPaul Burton
2075b9cdd24SPaul Burton		clocks = <&ext>, <&cgu JZ4780_CLK_UART0>;
2085b9cdd24SPaul Burton		clock-names = "baud", "module";
2095b9cdd24SPaul Burton
2105b9cdd24SPaul Burton		status = "disabled";
2115b9cdd24SPaul Burton	};
2125b9cdd24SPaul Burton
2135b9cdd24SPaul Burton	uart1: serial@10031000 {
2145b9cdd24SPaul Burton		compatible = "ingenic,jz4780-uart";
2155b9cdd24SPaul Burton		reg = <0x10031000 0x100>;
2165b9cdd24SPaul Burton
2175b9cdd24SPaul Burton		interrupt-parent = <&intc>;
2185b9cdd24SPaul Burton		interrupts = <50>;
2195b9cdd24SPaul Burton
2205b9cdd24SPaul Burton		clocks = <&ext>, <&cgu JZ4780_CLK_UART1>;
2215b9cdd24SPaul Burton		clock-names = "baud", "module";
2225b9cdd24SPaul Burton
2235b9cdd24SPaul Burton		status = "disabled";
2245b9cdd24SPaul Burton	};
2255b9cdd24SPaul Burton
2265b9cdd24SPaul Burton	uart2: serial@10032000 {
2275b9cdd24SPaul Burton		compatible = "ingenic,jz4780-uart";
2285b9cdd24SPaul Burton		reg = <0x10032000 0x100>;
2295b9cdd24SPaul Burton
2305b9cdd24SPaul Burton		interrupt-parent = <&intc>;
2315b9cdd24SPaul Burton		interrupts = <49>;
2325b9cdd24SPaul Burton
2335b9cdd24SPaul Burton		clocks = <&ext>, <&cgu JZ4780_CLK_UART2>;
2345b9cdd24SPaul Burton		clock-names = "baud", "module";
2355b9cdd24SPaul Burton
2365b9cdd24SPaul Burton		status = "disabled";
2375b9cdd24SPaul Burton	};
2385b9cdd24SPaul Burton
2395b9cdd24SPaul Burton	uart3: serial@10033000 {
2405b9cdd24SPaul Burton		compatible = "ingenic,jz4780-uart";
2415b9cdd24SPaul Burton		reg = <0x10033000 0x100>;
2425b9cdd24SPaul Burton
2435b9cdd24SPaul Burton		interrupt-parent = <&intc>;
2445b9cdd24SPaul Burton		interrupts = <48>;
2455b9cdd24SPaul Burton
2465b9cdd24SPaul Burton		clocks = <&ext>, <&cgu JZ4780_CLK_UART3>;
2475b9cdd24SPaul Burton		clock-names = "baud", "module";
2485b9cdd24SPaul Burton
2495b9cdd24SPaul Burton		status = "disabled";
2505b9cdd24SPaul Burton	};
2515b9cdd24SPaul Burton
2525b9cdd24SPaul Burton	uart4: serial@10034000 {
2535b9cdd24SPaul Burton		compatible = "ingenic,jz4780-uart";
2545b9cdd24SPaul Burton		reg = <0x10034000 0x100>;
2555b9cdd24SPaul Burton
2565b9cdd24SPaul Burton		interrupt-parent = <&intc>;
2575b9cdd24SPaul Burton		interrupts = <34>;
2585b9cdd24SPaul Burton
2595b9cdd24SPaul Burton		clocks = <&ext>, <&cgu JZ4780_CLK_UART4>;
2605b9cdd24SPaul Burton		clock-names = "baud", "module";
2615b9cdd24SPaul Burton
2625b9cdd24SPaul Burton		status = "disabled";
2635b9cdd24SPaul Burton	};
26478800558SAlex Smith
265*f56a040cSAlexandre GRIVEAUX	i2c0: i2c@10050000 {
266*f56a040cSAlexandre GRIVEAUX		compatible = "ingenic,jz4780-i2c";
267*f56a040cSAlexandre GRIVEAUX		#address-cells = <1>;
268*f56a040cSAlexandre GRIVEAUX		#size-cells = <0>;
269*f56a040cSAlexandre GRIVEAUX
270*f56a040cSAlexandre GRIVEAUX		reg = <0x10050000 0x1000>;
271*f56a040cSAlexandre GRIVEAUX
272*f56a040cSAlexandre GRIVEAUX		interrupt-parent = <&intc>;
273*f56a040cSAlexandre GRIVEAUX		interrupts = <60>;
274*f56a040cSAlexandre GRIVEAUX
275*f56a040cSAlexandre GRIVEAUX		clocks = <&cgu JZ4780_CLK_SMB0>;
276*f56a040cSAlexandre GRIVEAUX		clock-frequency = <100000>;
277*f56a040cSAlexandre GRIVEAUX		pinctrl-names = "default";
278*f56a040cSAlexandre GRIVEAUX		pinctrl-0 = <&pins_i2c0_data>;
279*f56a040cSAlexandre GRIVEAUX
280*f56a040cSAlexandre GRIVEAUX		status = "disabled";
281*f56a040cSAlexandre GRIVEAUX	};
282*f56a040cSAlexandre GRIVEAUX
283*f56a040cSAlexandre GRIVEAUX	i2c1: i2c@10051000 {
284*f56a040cSAlexandre GRIVEAUX		compatible = "ingenic,jz4780-i2c";
285*f56a040cSAlexandre GRIVEAUX		#address-cells = <1>;
286*f56a040cSAlexandre GRIVEAUX		#size-cells = <0>;
287*f56a040cSAlexandre GRIVEAUX		reg = <0x10051000 0x1000>;
288*f56a040cSAlexandre GRIVEAUX
289*f56a040cSAlexandre GRIVEAUX		interrupt-parent = <&intc>;
290*f56a040cSAlexandre GRIVEAUX		interrupts = <59>;
291*f56a040cSAlexandre GRIVEAUX
292*f56a040cSAlexandre GRIVEAUX		clocks = <&cgu JZ4780_CLK_SMB1>;
293*f56a040cSAlexandre GRIVEAUX		clock-frequency = <100000>;
294*f56a040cSAlexandre GRIVEAUX		pinctrl-names = "default";
295*f56a040cSAlexandre GRIVEAUX		pinctrl-0 = <&pins_i2c1_data>;
296*f56a040cSAlexandre GRIVEAUX
297*f56a040cSAlexandre GRIVEAUX		status = "disabled";
298*f56a040cSAlexandre GRIVEAUX	};
299*f56a040cSAlexandre GRIVEAUX
300*f56a040cSAlexandre GRIVEAUX	i2c2: i2c@10052000 {
301*f56a040cSAlexandre GRIVEAUX		compatible = "ingenic,jz4780-i2c";
302*f56a040cSAlexandre GRIVEAUX		#address-cells = <1>;
303*f56a040cSAlexandre GRIVEAUX		#size-cells = <0>;
304*f56a040cSAlexandre GRIVEAUX		reg = <0x10052000 0x1000>;
305*f56a040cSAlexandre GRIVEAUX
306*f56a040cSAlexandre GRIVEAUX		interrupt-parent = <&intc>;
307*f56a040cSAlexandre GRIVEAUX		interrupts = <58>;
308*f56a040cSAlexandre GRIVEAUX
309*f56a040cSAlexandre GRIVEAUX		clocks = <&cgu JZ4780_CLK_SMB2>;
310*f56a040cSAlexandre GRIVEAUX		clock-frequency = <100000>;
311*f56a040cSAlexandre GRIVEAUX		pinctrl-names = "default";
312*f56a040cSAlexandre GRIVEAUX		pinctrl-0 = <&pins_i2c2_data>;
313*f56a040cSAlexandre GRIVEAUX
314*f56a040cSAlexandre GRIVEAUX		status = "disabled";
315*f56a040cSAlexandre GRIVEAUX	};
316*f56a040cSAlexandre GRIVEAUX
317*f56a040cSAlexandre GRIVEAUX	i2c3: i2c@10053000 {
318*f56a040cSAlexandre GRIVEAUX		compatible = "ingenic,jz4780-i2c";
319*f56a040cSAlexandre GRIVEAUX		#address-cells = <1>;
320*f56a040cSAlexandre GRIVEAUX		#size-cells = <0>;
321*f56a040cSAlexandre GRIVEAUX		reg = <0x10053000 0x1000>;
322*f56a040cSAlexandre GRIVEAUX
323*f56a040cSAlexandre GRIVEAUX		interrupt-parent = <&intc>;
324*f56a040cSAlexandre GRIVEAUX		interrupts = <57>;
325*f56a040cSAlexandre GRIVEAUX
326*f56a040cSAlexandre GRIVEAUX		clocks = <&cgu JZ4780_CLK_SMB3>;
327*f56a040cSAlexandre GRIVEAUX		clock-frequency = <100000>;
328*f56a040cSAlexandre GRIVEAUX		pinctrl-names = "default";
329*f56a040cSAlexandre GRIVEAUX		pinctrl-0 = <&pins_i2c3_data>;
330*f56a040cSAlexandre GRIVEAUX
331*f56a040cSAlexandre GRIVEAUX		status = "disabled";
332*f56a040cSAlexandre GRIVEAUX	};
333*f56a040cSAlexandre GRIVEAUX
334*f56a040cSAlexandre GRIVEAUX	i2c4: i2c@10054000 {
335*f56a040cSAlexandre GRIVEAUX		compatible = "ingenic,jz4780-i2c";
336*f56a040cSAlexandre GRIVEAUX		#address-cells = <1>;
337*f56a040cSAlexandre GRIVEAUX		#size-cells = <0>;
338*f56a040cSAlexandre GRIVEAUX		reg = <0x10054000 0x1000>;
339*f56a040cSAlexandre GRIVEAUX
340*f56a040cSAlexandre GRIVEAUX		interrupt-parent = <&intc>;
341*f56a040cSAlexandre GRIVEAUX		interrupts = <56>;
342*f56a040cSAlexandre GRIVEAUX
343*f56a040cSAlexandre GRIVEAUX		clocks = <&cgu JZ4780_CLK_SMB4>;
344*f56a040cSAlexandre GRIVEAUX		clock-frequency = <100000>;
345*f56a040cSAlexandre GRIVEAUX		pinctrl-names = "default";
346*f56a040cSAlexandre GRIVEAUX		pinctrl-0 = <&pins_i2c4_data>;
347*f56a040cSAlexandre GRIVEAUX
348*f56a040cSAlexandre GRIVEAUX		status = "disabled";
349*f56a040cSAlexandre GRIVEAUX	};
350*f56a040cSAlexandre GRIVEAUX
351239e14d1SMathieu Malaterre	watchdog: watchdog@10002000 {
352239e14d1SMathieu Malaterre		compatible = "ingenic,jz4780-watchdog";
3539a0225d9SPaul Cercueil		reg = <0x10002000 0x10>;
3549a0225d9SPaul Cercueil
3559a0225d9SPaul Cercueil		clocks = <&cgu JZ4780_CLK_RTCLK>;
3569a0225d9SPaul Cercueil		clock-names = "rtc";
357239e14d1SMathieu Malaterre	};
358239e14d1SMathieu Malaterre
35978800558SAlex Smith	nemc: nemc@13410000 {
36078800558SAlex Smith		compatible = "ingenic,jz4780-nemc";
36178800558SAlex Smith		reg = <0x13410000 0x10000>;
36278800558SAlex Smith		#address-cells = <2>;
36378800558SAlex Smith		#size-cells = <1>;
36478800558SAlex Smith		ranges = <1 0 0x1b000000 0x1000000
36578800558SAlex Smith			  2 0 0x1a000000 0x1000000
36678800558SAlex Smith			  3 0 0x19000000 0x1000000
36778800558SAlex Smith			  4 0 0x18000000 0x1000000
36878800558SAlex Smith			  5 0 0x17000000 0x1000000
36978800558SAlex Smith			  6 0 0x16000000 0x1000000>;
37078800558SAlex Smith
37178800558SAlex Smith		clocks = <&cgu JZ4780_CLK_NEMC>;
37278800558SAlex Smith
37378800558SAlex Smith		status = "disabled";
37478800558SAlex Smith	};
37578800558SAlex Smith
3762d972b6aSEzequiel Garcia	dma: dma@13420000 {
3772d972b6aSEzequiel Garcia		compatible = "ingenic,jz4780-dma";
378f57879a5SPaul Cercueil		reg = <0x13420000 0x400
379f57879a5SPaul Cercueil		       0x13421000 0x40>;
3802d972b6aSEzequiel Garcia		#dma-cells = <2>;
3812d972b6aSEzequiel Garcia
3822d972b6aSEzequiel Garcia		interrupt-parent = <&intc>;
3832d972b6aSEzequiel Garcia		interrupts = <10>;
3842d972b6aSEzequiel Garcia
3852d972b6aSEzequiel Garcia		clocks = <&cgu JZ4780_CLK_PDMA>;
3862d972b6aSEzequiel Garcia	};
3872d972b6aSEzequiel Garcia
3887f5a07f4SEzequiel Garcia	mmc0: mmc@13450000 {
3897f5a07f4SEzequiel Garcia		compatible = "ingenic,jz4780-mmc";
3907f5a07f4SEzequiel Garcia		reg = <0x13450000 0x1000>;
3917f5a07f4SEzequiel Garcia
3927f5a07f4SEzequiel Garcia		interrupt-parent = <&intc>;
3937f5a07f4SEzequiel Garcia		interrupts = <37>;
3947f5a07f4SEzequiel Garcia
3957f5a07f4SEzequiel Garcia		clocks = <&cgu JZ4780_CLK_MSC0>;
3967f5a07f4SEzequiel Garcia		clock-names = "mmc";
3977f5a07f4SEzequiel Garcia
3987f5a07f4SEzequiel Garcia		cap-sd-highspeed;
3997f5a07f4SEzequiel Garcia		cap-mmc-highspeed;
4007f5a07f4SEzequiel Garcia		cap-sdio-irq;
4017f5a07f4SEzequiel Garcia		dmas = <&dma JZ4780_DMA_MSC0_RX 0xffffffff>,
4027f5a07f4SEzequiel Garcia		       <&dma JZ4780_DMA_MSC0_TX 0xffffffff>;
4037f5a07f4SEzequiel Garcia		dma-names = "rx", "tx";
4047f5a07f4SEzequiel Garcia
4057f5a07f4SEzequiel Garcia		status = "disabled";
4067f5a07f4SEzequiel Garcia	};
4077f5a07f4SEzequiel Garcia
4087f5a07f4SEzequiel Garcia	mmc1: mmc@13460000 {
4097f5a07f4SEzequiel Garcia		compatible = "ingenic,jz4780-mmc";
4107f5a07f4SEzequiel Garcia		reg = <0x13460000 0x1000>;
4117f5a07f4SEzequiel Garcia
4127f5a07f4SEzequiel Garcia		interrupt-parent = <&intc>;
4137f5a07f4SEzequiel Garcia		interrupts = <36>;
4147f5a07f4SEzequiel Garcia
4157f5a07f4SEzequiel Garcia		clocks = <&cgu JZ4780_CLK_MSC1>;
4167f5a07f4SEzequiel Garcia		clock-names = "mmc";
4177f5a07f4SEzequiel Garcia
4187f5a07f4SEzequiel Garcia		cap-sd-highspeed;
4197f5a07f4SEzequiel Garcia		cap-mmc-highspeed;
4207f5a07f4SEzequiel Garcia		cap-sdio-irq;
4217f5a07f4SEzequiel Garcia		dmas = <&dma JZ4780_DMA_MSC1_RX 0xffffffff>,
4227f5a07f4SEzequiel Garcia		       <&dma JZ4780_DMA_MSC1_TX 0xffffffff>;
4237f5a07f4SEzequiel Garcia		dma-names = "rx", "tx";
4247f5a07f4SEzequiel Garcia
4257f5a07f4SEzequiel Garcia		status = "disabled";
4267f5a07f4SEzequiel Garcia	};
4277f5a07f4SEzequiel Garcia
42878800558SAlex Smith	bch: bch@134d0000 {
42978800558SAlex Smith		compatible = "ingenic,jz4780-bch";
43078800558SAlex Smith		reg = <0x134d0000 0x10000>;
43178800558SAlex Smith
43278800558SAlex Smith		clocks = <&cgu JZ4780_CLK_BCH>;
43378800558SAlex Smith
43478800558SAlex Smith		status = "disabled";
43578800558SAlex Smith	};
4365b9cdd24SPaul Burton};
437