1b2441318SGreg Kroah-Hartman// SPDX-License-Identifier: GPL-2.0 25b9cdd24SPaul Burton#include <dt-bindings/clock/jz4780-cgu.h> 311479e8eSPaul Cercueil#include <dt-bindings/clock/ingenic,tcu.h> 42d972b6aSEzequiel Garcia#include <dt-bindings/dma/jz4780-dma.h> 55b9cdd24SPaul Burton 65b9cdd24SPaul Burton/ { 75b9cdd24SPaul Burton #address-cells = <1>; 85b9cdd24SPaul Burton #size-cells = <1>; 95b9cdd24SPaul Burton compatible = "ingenic,jz4780"; 105b9cdd24SPaul Burton 11*c1f6b45eS周琰杰 (Zhou Yanjie) cpus { 12*c1f6b45eS周琰杰 (Zhou Yanjie) #address-cells = <1>; 13*c1f6b45eS周琰杰 (Zhou Yanjie) #size-cells = <0>; 14*c1f6b45eS周琰杰 (Zhou Yanjie) 15*c1f6b45eS周琰杰 (Zhou Yanjie) cpu0: cpu@0 { 16*c1f6b45eS周琰杰 (Zhou Yanjie) device_type = "cpu"; 17*c1f6b45eS周琰杰 (Zhou Yanjie) compatible = "ingenic,xburst-fpu1.0-mxu1.1"; 18*c1f6b45eS周琰杰 (Zhou Yanjie) reg = <0>; 19*c1f6b45eS周琰杰 (Zhou Yanjie) 20*c1f6b45eS周琰杰 (Zhou Yanjie) clocks = <&cgu JZ4780_CLK_CPU>; 21*c1f6b45eS周琰杰 (Zhou Yanjie) clock-names = "cpu"; 22*c1f6b45eS周琰杰 (Zhou Yanjie) }; 23*c1f6b45eS周琰杰 (Zhou Yanjie) 24*c1f6b45eS周琰杰 (Zhou Yanjie) cpu1: cpu@1 { 25*c1f6b45eS周琰杰 (Zhou Yanjie) device_type = "cpu"; 26*c1f6b45eS周琰杰 (Zhou Yanjie) compatible = "ingenic,xburst-fpu1.0-mxu1.1"; 27*c1f6b45eS周琰杰 (Zhou Yanjie) reg = <1>; 28*c1f6b45eS周琰杰 (Zhou Yanjie) 29*c1f6b45eS周琰杰 (Zhou Yanjie) clocks = <&cgu JZ4780_CLK_CORE1>; 30*c1f6b45eS周琰杰 (Zhou Yanjie) clock-names = "cpu"; 31*c1f6b45eS周琰杰 (Zhou Yanjie) }; 32*c1f6b45eS周琰杰 (Zhou Yanjie) }; 33*c1f6b45eS周琰杰 (Zhou Yanjie) 345b9cdd24SPaul Burton cpuintc: interrupt-controller { 355b9cdd24SPaul Burton #address-cells = <0>; 365b9cdd24SPaul Burton #interrupt-cells = <1>; 375b9cdd24SPaul Burton interrupt-controller; 385b9cdd24SPaul Burton compatible = "mti,cpu-interrupt-controller"; 395b9cdd24SPaul Burton }; 405b9cdd24SPaul Burton 415b9cdd24SPaul Burton intc: interrupt-controller@10001000 { 425b9cdd24SPaul Burton compatible = "ingenic,jz4780-intc"; 435b9cdd24SPaul Burton reg = <0x10001000 0x50>; 445b9cdd24SPaul Burton 455b9cdd24SPaul Burton interrupt-controller; 465b9cdd24SPaul Burton #interrupt-cells = <1>; 475b9cdd24SPaul Burton 485b9cdd24SPaul Burton interrupt-parent = <&cpuintc>; 495b9cdd24SPaul Burton interrupts = <2>; 505b9cdd24SPaul Burton }; 515b9cdd24SPaul Burton 525b9cdd24SPaul Burton ext: ext { 535b9cdd24SPaul Burton compatible = "fixed-clock"; 545b9cdd24SPaul Burton #clock-cells = <0>; 555b9cdd24SPaul Burton }; 565b9cdd24SPaul Burton 575b9cdd24SPaul Burton rtc: rtc { 585b9cdd24SPaul Burton compatible = "fixed-clock"; 595b9cdd24SPaul Burton #clock-cells = <0>; 605b9cdd24SPaul Burton clock-frequency = <32768>; 615b9cdd24SPaul Burton }; 625b9cdd24SPaul Burton 635b9cdd24SPaul Burton cgu: jz4780-cgu@10000000 { 645b9cdd24SPaul Burton compatible = "ingenic,jz4780-cgu"; 655b9cdd24SPaul Burton reg = <0x10000000 0x100>; 665b9cdd24SPaul Burton 675b9cdd24SPaul Burton clocks = <&ext>, <&rtc>; 685b9cdd24SPaul Burton clock-names = "ext", "rtc"; 695b9cdd24SPaul Burton 705b9cdd24SPaul Burton #clock-cells = <1>; 715b9cdd24SPaul Burton }; 725b9cdd24SPaul Burton 7336aafdbdSPaul Cercueil tcu: timer@10002000 { 7436aafdbdSPaul Cercueil compatible = "ingenic,jz4780-tcu", 7536aafdbdSPaul Cercueil "ingenic,jz4770-tcu", 7636aafdbdSPaul Cercueil "simple-mfd"; 7736aafdbdSPaul Cercueil reg = <0x10002000 0x1000>; 7836aafdbdSPaul Cercueil #address-cells = <1>; 7936aafdbdSPaul Cercueil #size-cells = <1>; 8036aafdbdSPaul Cercueil ranges = <0x0 0x10002000 0x1000>; 8136aafdbdSPaul Cercueil 8236aafdbdSPaul Cercueil #clock-cells = <1>; 8336aafdbdSPaul Cercueil 84cf2e6b8eSPaul Cercueil clocks = <&cgu JZ4780_CLK_RTCLK>, 85cf2e6b8eSPaul Cercueil <&cgu JZ4780_CLK_EXCLK>, 86cf2e6b8eSPaul Cercueil <&cgu JZ4780_CLK_PCLK>; 8736aafdbdSPaul Cercueil clock-names = "rtc", "ext", "pclk"; 8836aafdbdSPaul Cercueil 8936aafdbdSPaul Cercueil interrupt-controller; 9036aafdbdSPaul Cercueil #interrupt-cells = <1>; 9136aafdbdSPaul Cercueil 9236aafdbdSPaul Cercueil interrupt-parent = <&intc>; 9336aafdbdSPaul Cercueil interrupts = <27 26 25>; 9411479e8eSPaul Cercueil 9511479e8eSPaul Cercueil watchdog: watchdog@0 { 9611479e8eSPaul Cercueil compatible = "ingenic,jz4780-watchdog"; 9711479e8eSPaul Cercueil reg = <0x0 0xc>; 9811479e8eSPaul Cercueil 9911479e8eSPaul Cercueil clocks = <&tcu TCU_CLK_WDT>; 10011479e8eSPaul Cercueil clock-names = "wdt"; 10111479e8eSPaul Cercueil }; 102bf40bf5eSPaul Cercueil 103bf40bf5eSPaul Cercueil pwm: pwm@40 { 104bf40bf5eSPaul Cercueil compatible = "ingenic,jz4780-pwm", "ingenic,jz4740-pwm"; 105bf40bf5eSPaul Cercueil reg = <0x40 0x80>; 106bf40bf5eSPaul Cercueil 107bf40bf5eSPaul Cercueil #pwm-cells = <3>; 108bf40bf5eSPaul Cercueil 109bf40bf5eSPaul Cercueil clocks = <&tcu TCU_CLK_TIMER0>, <&tcu TCU_CLK_TIMER1>, 110bf40bf5eSPaul Cercueil <&tcu TCU_CLK_TIMER2>, <&tcu TCU_CLK_TIMER3>, 111bf40bf5eSPaul Cercueil <&tcu TCU_CLK_TIMER4>, <&tcu TCU_CLK_TIMER5>, 112bf40bf5eSPaul Cercueil <&tcu TCU_CLK_TIMER6>, <&tcu TCU_CLK_TIMER7>; 113bf40bf5eSPaul Cercueil clock-names = "timer0", "timer1", "timer2", "timer3", 114bf40bf5eSPaul Cercueil "timer4", "timer5", "timer6", "timer7"; 115bf40bf5eSPaul Cercueil }; 116bf40bf5eSPaul Cercueil 117bf40bf5eSPaul Cercueil ost: timer@e0 { 118bf40bf5eSPaul Cercueil compatible = "ingenic,jz4780-ost", "ingenic,jz4770-ost"; 119bf40bf5eSPaul Cercueil reg = <0xe0 0x20>; 120bf40bf5eSPaul Cercueil 121bf40bf5eSPaul Cercueil clocks = <&tcu TCU_CLK_OST>; 122bf40bf5eSPaul Cercueil clock-names = "ost"; 123bf40bf5eSPaul Cercueil 124bf40bf5eSPaul Cercueil interrupts = <15>; 125bf40bf5eSPaul Cercueil }; 12636aafdbdSPaul Cercueil }; 12736aafdbdSPaul Cercueil 128ed326616SMathieu Malaterre rtc_dev: rtc@10003000 { 129ed326616SMathieu Malaterre compatible = "ingenic,jz4780-rtc"; 130ed326616SMathieu Malaterre reg = <0x10003000 0x4c>; 131ed326616SMathieu Malaterre 132ed326616SMathieu Malaterre interrupt-parent = <&intc>; 133ed326616SMathieu Malaterre interrupts = <32>; 134ed326616SMathieu Malaterre 135ed326616SMathieu Malaterre clocks = <&cgu JZ4780_CLK_RTCLK>; 136ed326616SMathieu Malaterre clock-names = "rtc"; 137ed326616SMathieu Malaterre }; 138ed326616SMathieu Malaterre 139d32613c3SPaul Cercueil pinctrl: pin-controller@10010000 { 140d32613c3SPaul Cercueil compatible = "ingenic,jz4780-pinctrl"; 141d32613c3SPaul Cercueil reg = <0x10010000 0x600>; 142d32613c3SPaul Cercueil 143d32613c3SPaul Cercueil #address-cells = <1>; 144d32613c3SPaul Cercueil #size-cells = <0>; 145d32613c3SPaul Cercueil 146d32613c3SPaul Cercueil gpa: gpio@0 { 147d32613c3SPaul Cercueil compatible = "ingenic,jz4780-gpio"; 148d32613c3SPaul Cercueil reg = <0>; 149d32613c3SPaul Cercueil 150d32613c3SPaul Cercueil gpio-controller; 151d32613c3SPaul Cercueil gpio-ranges = <&pinctrl 0 0 32>; 152d32613c3SPaul Cercueil #gpio-cells = <2>; 153d32613c3SPaul Cercueil 154d32613c3SPaul Cercueil interrupt-controller; 155d32613c3SPaul Cercueil #interrupt-cells = <2>; 156d32613c3SPaul Cercueil 157d32613c3SPaul Cercueil interrupt-parent = <&intc>; 158d32613c3SPaul Cercueil interrupts = <17>; 159d32613c3SPaul Cercueil }; 160d32613c3SPaul Cercueil 161d32613c3SPaul Cercueil gpb: gpio@1 { 162d32613c3SPaul Cercueil compatible = "ingenic,jz4780-gpio"; 163d32613c3SPaul Cercueil reg = <1>; 164d32613c3SPaul Cercueil 165d32613c3SPaul Cercueil gpio-controller; 166d32613c3SPaul Cercueil gpio-ranges = <&pinctrl 0 32 32>; 167d32613c3SPaul Cercueil #gpio-cells = <2>; 168d32613c3SPaul Cercueil 169d32613c3SPaul Cercueil interrupt-controller; 170d32613c3SPaul Cercueil #interrupt-cells = <2>; 171d32613c3SPaul Cercueil 172d32613c3SPaul Cercueil interrupt-parent = <&intc>; 173d32613c3SPaul Cercueil interrupts = <16>; 174d32613c3SPaul Cercueil }; 175d32613c3SPaul Cercueil 176d32613c3SPaul Cercueil gpc: gpio@2 { 177d32613c3SPaul Cercueil compatible = "ingenic,jz4780-gpio"; 178d32613c3SPaul Cercueil reg = <2>; 179d32613c3SPaul Cercueil 180d32613c3SPaul Cercueil gpio-controller; 181d32613c3SPaul Cercueil gpio-ranges = <&pinctrl 0 64 32>; 182d32613c3SPaul Cercueil #gpio-cells = <2>; 183d32613c3SPaul Cercueil 184d32613c3SPaul Cercueil interrupt-controller; 185d32613c3SPaul Cercueil #interrupt-cells = <2>; 186d32613c3SPaul Cercueil 187d32613c3SPaul Cercueil interrupt-parent = <&intc>; 188d32613c3SPaul Cercueil interrupts = <15>; 189d32613c3SPaul Cercueil }; 190d32613c3SPaul Cercueil 191d32613c3SPaul Cercueil gpd: gpio@3 { 192d32613c3SPaul Cercueil compatible = "ingenic,jz4780-gpio"; 193d32613c3SPaul Cercueil reg = <3>; 194d32613c3SPaul Cercueil 195d32613c3SPaul Cercueil gpio-controller; 196d32613c3SPaul Cercueil gpio-ranges = <&pinctrl 0 96 32>; 197d32613c3SPaul Cercueil #gpio-cells = <2>; 198d32613c3SPaul Cercueil 199d32613c3SPaul Cercueil interrupt-controller; 200d32613c3SPaul Cercueil #interrupt-cells = <2>; 201d32613c3SPaul Cercueil 202d32613c3SPaul Cercueil interrupt-parent = <&intc>; 203d32613c3SPaul Cercueil interrupts = <14>; 204d32613c3SPaul Cercueil }; 205d32613c3SPaul Cercueil 206d32613c3SPaul Cercueil gpe: gpio@4 { 207d32613c3SPaul Cercueil compatible = "ingenic,jz4780-gpio"; 208d32613c3SPaul Cercueil reg = <4>; 209d32613c3SPaul Cercueil 210d32613c3SPaul Cercueil gpio-controller; 211d32613c3SPaul Cercueil gpio-ranges = <&pinctrl 0 128 32>; 212d32613c3SPaul Cercueil #gpio-cells = <2>; 213d32613c3SPaul Cercueil 214d32613c3SPaul Cercueil interrupt-controller; 215d32613c3SPaul Cercueil #interrupt-cells = <2>; 216d32613c3SPaul Cercueil 217d32613c3SPaul Cercueil interrupt-parent = <&intc>; 218d32613c3SPaul Cercueil interrupts = <13>; 219d32613c3SPaul Cercueil }; 220d32613c3SPaul Cercueil 221d32613c3SPaul Cercueil gpf: gpio@5 { 222d32613c3SPaul Cercueil compatible = "ingenic,jz4780-gpio"; 223d32613c3SPaul Cercueil reg = <5>; 224d32613c3SPaul Cercueil 225d32613c3SPaul Cercueil gpio-controller; 226d32613c3SPaul Cercueil gpio-ranges = <&pinctrl 0 160 32>; 227d32613c3SPaul Cercueil #gpio-cells = <2>; 228d32613c3SPaul Cercueil 229d32613c3SPaul Cercueil interrupt-controller; 230d32613c3SPaul Cercueil #interrupt-cells = <2>; 231d32613c3SPaul Cercueil 232d32613c3SPaul Cercueil interrupt-parent = <&intc>; 233d32613c3SPaul Cercueil interrupts = <12>; 234d32613c3SPaul Cercueil }; 235d32613c3SPaul Cercueil }; 236d32613c3SPaul Cercueil 237c24f5762SMathieu Malaterre spi_gpio { 238c24f5762SMathieu Malaterre compatible = "spi-gpio"; 239c24f5762SMathieu Malaterre #address-cells = <1>; 240c24f5762SMathieu Malaterre #size-cells = <0>; 241c24f5762SMathieu Malaterre num-chipselects = <2>; 242c24f5762SMathieu Malaterre 243c24f5762SMathieu Malaterre gpio-miso = <&gpe 14 0>; 244c24f5762SMathieu Malaterre gpio-sck = <&gpe 15 0>; 245c24f5762SMathieu Malaterre gpio-mosi = <&gpe 17 0>; 246cf2e6b8eSPaul Cercueil cs-gpios = <&gpe 16 0>, <&gpe 18 0>; 247c24f5762SMathieu Malaterre 248c24f5762SMathieu Malaterre spidev@0 { 249c24f5762SMathieu Malaterre compatible = "spidev"; 250c24f5762SMathieu Malaterre reg = <0>; 251c24f5762SMathieu Malaterre spi-max-frequency = <1000000>; 252c24f5762SMathieu Malaterre }; 253c24f5762SMathieu Malaterre }; 254c24f5762SMathieu Malaterre 2555b9cdd24SPaul Burton uart0: serial@10030000 { 2565b9cdd24SPaul Burton compatible = "ingenic,jz4780-uart"; 2575b9cdd24SPaul Burton reg = <0x10030000 0x100>; 2585b9cdd24SPaul Burton 2595b9cdd24SPaul Burton interrupt-parent = <&intc>; 2605b9cdd24SPaul Burton interrupts = <51>; 2615b9cdd24SPaul Burton 2625b9cdd24SPaul Burton clocks = <&ext>, <&cgu JZ4780_CLK_UART0>; 2635b9cdd24SPaul Burton clock-names = "baud", "module"; 2645b9cdd24SPaul Burton 2655b9cdd24SPaul Burton status = "disabled"; 2665b9cdd24SPaul Burton }; 2675b9cdd24SPaul Burton 2685b9cdd24SPaul Burton uart1: serial@10031000 { 2695b9cdd24SPaul Burton compatible = "ingenic,jz4780-uart"; 2705b9cdd24SPaul Burton reg = <0x10031000 0x100>; 2715b9cdd24SPaul Burton 2725b9cdd24SPaul Burton interrupt-parent = <&intc>; 2735b9cdd24SPaul Burton interrupts = <50>; 2745b9cdd24SPaul Burton 2755b9cdd24SPaul Burton clocks = <&ext>, <&cgu JZ4780_CLK_UART1>; 2765b9cdd24SPaul Burton clock-names = "baud", "module"; 2775b9cdd24SPaul Burton 2785b9cdd24SPaul Burton status = "disabled"; 2795b9cdd24SPaul Burton }; 2805b9cdd24SPaul Burton 2815b9cdd24SPaul Burton uart2: serial@10032000 { 2825b9cdd24SPaul Burton compatible = "ingenic,jz4780-uart"; 2835b9cdd24SPaul Burton reg = <0x10032000 0x100>; 2845b9cdd24SPaul Burton 2855b9cdd24SPaul Burton interrupt-parent = <&intc>; 2865b9cdd24SPaul Burton interrupts = <49>; 2875b9cdd24SPaul Burton 2885b9cdd24SPaul Burton clocks = <&ext>, <&cgu JZ4780_CLK_UART2>; 2895b9cdd24SPaul Burton clock-names = "baud", "module"; 2905b9cdd24SPaul Burton 2915b9cdd24SPaul Burton status = "disabled"; 2925b9cdd24SPaul Burton }; 2935b9cdd24SPaul Burton 2945b9cdd24SPaul Burton uart3: serial@10033000 { 2955b9cdd24SPaul Burton compatible = "ingenic,jz4780-uart"; 2965b9cdd24SPaul Burton reg = <0x10033000 0x100>; 2975b9cdd24SPaul Burton 2985b9cdd24SPaul Burton interrupt-parent = <&intc>; 2995b9cdd24SPaul Burton interrupts = <48>; 3005b9cdd24SPaul Burton 3015b9cdd24SPaul Burton clocks = <&ext>, <&cgu JZ4780_CLK_UART3>; 3025b9cdd24SPaul Burton clock-names = "baud", "module"; 3035b9cdd24SPaul Burton 3045b9cdd24SPaul Burton status = "disabled"; 3055b9cdd24SPaul Burton }; 3065b9cdd24SPaul Burton 3075b9cdd24SPaul Burton uart4: serial@10034000 { 3085b9cdd24SPaul Burton compatible = "ingenic,jz4780-uart"; 3095b9cdd24SPaul Burton reg = <0x10034000 0x100>; 3105b9cdd24SPaul Burton 3115b9cdd24SPaul Burton interrupt-parent = <&intc>; 3125b9cdd24SPaul Burton interrupts = <34>; 3135b9cdd24SPaul Burton 3145b9cdd24SPaul Burton clocks = <&ext>, <&cgu JZ4780_CLK_UART4>; 3155b9cdd24SPaul Burton clock-names = "baud", "module"; 3165b9cdd24SPaul Burton 3175b9cdd24SPaul Burton status = "disabled"; 3185b9cdd24SPaul Burton }; 31978800558SAlex Smith 320f56a040cSAlexandre GRIVEAUX i2c0: i2c@10050000 { 321f56a040cSAlexandre GRIVEAUX compatible = "ingenic,jz4780-i2c"; 322f56a040cSAlexandre GRIVEAUX #address-cells = <1>; 323f56a040cSAlexandre GRIVEAUX #size-cells = <0>; 324f56a040cSAlexandre GRIVEAUX 325f56a040cSAlexandre GRIVEAUX reg = <0x10050000 0x1000>; 326f56a040cSAlexandre GRIVEAUX 327f56a040cSAlexandre GRIVEAUX interrupt-parent = <&intc>; 328f56a040cSAlexandre GRIVEAUX interrupts = <60>; 329f56a040cSAlexandre GRIVEAUX 330f56a040cSAlexandre GRIVEAUX clocks = <&cgu JZ4780_CLK_SMB0>; 331f56a040cSAlexandre GRIVEAUX clock-frequency = <100000>; 332f56a040cSAlexandre GRIVEAUX pinctrl-names = "default"; 333f56a040cSAlexandre GRIVEAUX pinctrl-0 = <&pins_i2c0_data>; 334f56a040cSAlexandre GRIVEAUX 335f56a040cSAlexandre GRIVEAUX status = "disabled"; 336f56a040cSAlexandre GRIVEAUX }; 337f56a040cSAlexandre GRIVEAUX 338f56a040cSAlexandre GRIVEAUX i2c1: i2c@10051000 { 339f56a040cSAlexandre GRIVEAUX compatible = "ingenic,jz4780-i2c"; 340f56a040cSAlexandre GRIVEAUX #address-cells = <1>; 341f56a040cSAlexandre GRIVEAUX #size-cells = <0>; 342f56a040cSAlexandre GRIVEAUX reg = <0x10051000 0x1000>; 343f56a040cSAlexandre GRIVEAUX 344f56a040cSAlexandre GRIVEAUX interrupt-parent = <&intc>; 345f56a040cSAlexandre GRIVEAUX interrupts = <59>; 346f56a040cSAlexandre GRIVEAUX 347f56a040cSAlexandre GRIVEAUX clocks = <&cgu JZ4780_CLK_SMB1>; 348f56a040cSAlexandre GRIVEAUX clock-frequency = <100000>; 349f56a040cSAlexandre GRIVEAUX pinctrl-names = "default"; 350f56a040cSAlexandre GRIVEAUX pinctrl-0 = <&pins_i2c1_data>; 351f56a040cSAlexandre GRIVEAUX 352f56a040cSAlexandre GRIVEAUX status = "disabled"; 353f56a040cSAlexandre GRIVEAUX }; 354f56a040cSAlexandre GRIVEAUX 355f56a040cSAlexandre GRIVEAUX i2c2: i2c@10052000 { 356f56a040cSAlexandre GRIVEAUX compatible = "ingenic,jz4780-i2c"; 357f56a040cSAlexandre GRIVEAUX #address-cells = <1>; 358f56a040cSAlexandre GRIVEAUX #size-cells = <0>; 359f56a040cSAlexandre GRIVEAUX reg = <0x10052000 0x1000>; 360f56a040cSAlexandre GRIVEAUX 361f56a040cSAlexandre GRIVEAUX interrupt-parent = <&intc>; 362f56a040cSAlexandre GRIVEAUX interrupts = <58>; 363f56a040cSAlexandre GRIVEAUX 364f56a040cSAlexandre GRIVEAUX clocks = <&cgu JZ4780_CLK_SMB2>; 365f56a040cSAlexandre GRIVEAUX clock-frequency = <100000>; 366f56a040cSAlexandre GRIVEAUX pinctrl-names = "default"; 367f56a040cSAlexandre GRIVEAUX pinctrl-0 = <&pins_i2c2_data>; 368f56a040cSAlexandre GRIVEAUX 369f56a040cSAlexandre GRIVEAUX status = "disabled"; 370f56a040cSAlexandre GRIVEAUX }; 371f56a040cSAlexandre GRIVEAUX 372f56a040cSAlexandre GRIVEAUX i2c3: i2c@10053000 { 373f56a040cSAlexandre GRIVEAUX compatible = "ingenic,jz4780-i2c"; 374f56a040cSAlexandre GRIVEAUX #address-cells = <1>; 375f56a040cSAlexandre GRIVEAUX #size-cells = <0>; 376f56a040cSAlexandre GRIVEAUX reg = <0x10053000 0x1000>; 377f56a040cSAlexandre GRIVEAUX 378f56a040cSAlexandre GRIVEAUX interrupt-parent = <&intc>; 379f56a040cSAlexandre GRIVEAUX interrupts = <57>; 380f56a040cSAlexandre GRIVEAUX 381f56a040cSAlexandre GRIVEAUX clocks = <&cgu JZ4780_CLK_SMB3>; 382f56a040cSAlexandre GRIVEAUX clock-frequency = <100000>; 383f56a040cSAlexandre GRIVEAUX pinctrl-names = "default"; 384f56a040cSAlexandre GRIVEAUX pinctrl-0 = <&pins_i2c3_data>; 385f56a040cSAlexandre GRIVEAUX 386f56a040cSAlexandre GRIVEAUX status = "disabled"; 387f56a040cSAlexandre GRIVEAUX }; 388f56a040cSAlexandre GRIVEAUX 389f56a040cSAlexandre GRIVEAUX i2c4: i2c@10054000 { 390f56a040cSAlexandre GRIVEAUX compatible = "ingenic,jz4780-i2c"; 391f56a040cSAlexandre GRIVEAUX #address-cells = <1>; 392f56a040cSAlexandre GRIVEAUX #size-cells = <0>; 393f56a040cSAlexandre GRIVEAUX reg = <0x10054000 0x1000>; 394f56a040cSAlexandre GRIVEAUX 395f56a040cSAlexandre GRIVEAUX interrupt-parent = <&intc>; 396f56a040cSAlexandre GRIVEAUX interrupts = <56>; 397f56a040cSAlexandre GRIVEAUX 398f56a040cSAlexandre GRIVEAUX clocks = <&cgu JZ4780_CLK_SMB4>; 399f56a040cSAlexandre GRIVEAUX clock-frequency = <100000>; 400f56a040cSAlexandre GRIVEAUX pinctrl-names = "default"; 401f56a040cSAlexandre GRIVEAUX pinctrl-0 = <&pins_i2c4_data>; 402f56a040cSAlexandre GRIVEAUX 403f56a040cSAlexandre GRIVEAUX status = "disabled"; 404f56a040cSAlexandre GRIVEAUX }; 405f56a040cSAlexandre GRIVEAUX 40678800558SAlex Smith nemc: nemc@13410000 { 407190607f2SPrasannaKumar Muralidharan compatible = "ingenic,jz4780-nemc", "simple-mfd"; 40878800558SAlex Smith reg = <0x13410000 0x10000>; 40978800558SAlex Smith #address-cells = <2>; 41078800558SAlex Smith #size-cells = <1>; 411cf2e6b8eSPaul Cercueil ranges = <0 0 0x13410000 0x10000>, 412cf2e6b8eSPaul Cercueil <1 0 0x1b000000 0x1000000>, 413cf2e6b8eSPaul Cercueil <2 0 0x1a000000 0x1000000>, 414cf2e6b8eSPaul Cercueil <3 0 0x19000000 0x1000000>, 415cf2e6b8eSPaul Cercueil <4 0 0x18000000 0x1000000>, 416cf2e6b8eSPaul Cercueil <5 0 0x17000000 0x1000000>, 417cf2e6b8eSPaul Cercueil <6 0 0x16000000 0x1000000>; 41878800558SAlex Smith 41978800558SAlex Smith clocks = <&cgu JZ4780_CLK_NEMC>; 42078800558SAlex Smith 42178800558SAlex Smith status = "disabled"; 422190607f2SPrasannaKumar Muralidharan 423190607f2SPrasannaKumar Muralidharan efuse: efuse@d0 { 424190607f2SPrasannaKumar Muralidharan reg = <0 0xd0 0x30>; 425190607f2SPrasannaKumar Muralidharan compatible = "ingenic,jz4780-efuse"; 426190607f2SPrasannaKumar Muralidharan 427190607f2SPrasannaKumar Muralidharan clocks = <&cgu JZ4780_CLK_AHB2>; 428190607f2SPrasannaKumar Muralidharan 429190607f2SPrasannaKumar Muralidharan #address-cells = <1>; 430190607f2SPrasannaKumar Muralidharan #size-cells = <1>; 431190607f2SPrasannaKumar Muralidharan 432190607f2SPrasannaKumar Muralidharan eth0_addr: eth-mac-addr@0x22 { 433190607f2SPrasannaKumar Muralidharan reg = <0x22 0x6>; 434190607f2SPrasannaKumar Muralidharan }; 435190607f2SPrasannaKumar Muralidharan }; 43678800558SAlex Smith }; 43778800558SAlex Smith 4382d972b6aSEzequiel Garcia dma: dma@13420000 { 4392d972b6aSEzequiel Garcia compatible = "ingenic,jz4780-dma"; 440cf2e6b8eSPaul Cercueil reg = <0x13420000 0x400>, <0x13421000 0x40>; 4412d972b6aSEzequiel Garcia #dma-cells = <2>; 4422d972b6aSEzequiel Garcia 4432d972b6aSEzequiel Garcia interrupt-parent = <&intc>; 4442d972b6aSEzequiel Garcia interrupts = <10>; 4452d972b6aSEzequiel Garcia 4462d972b6aSEzequiel Garcia clocks = <&cgu JZ4780_CLK_PDMA>; 4472d972b6aSEzequiel Garcia }; 4482d972b6aSEzequiel Garcia 4497f5a07f4SEzequiel Garcia mmc0: mmc@13450000 { 4507f5a07f4SEzequiel Garcia compatible = "ingenic,jz4780-mmc"; 4517f5a07f4SEzequiel Garcia reg = <0x13450000 0x1000>; 4527f5a07f4SEzequiel Garcia 4537f5a07f4SEzequiel Garcia interrupt-parent = <&intc>; 4547f5a07f4SEzequiel Garcia interrupts = <37>; 4557f5a07f4SEzequiel Garcia 4567f5a07f4SEzequiel Garcia clocks = <&cgu JZ4780_CLK_MSC0>; 4577f5a07f4SEzequiel Garcia clock-names = "mmc"; 4587f5a07f4SEzequiel Garcia 4597f5a07f4SEzequiel Garcia cap-sd-highspeed; 4607f5a07f4SEzequiel Garcia cap-mmc-highspeed; 4617f5a07f4SEzequiel Garcia cap-sdio-irq; 4627f5a07f4SEzequiel Garcia dmas = <&dma JZ4780_DMA_MSC0_RX 0xffffffff>, 4637f5a07f4SEzequiel Garcia <&dma JZ4780_DMA_MSC0_TX 0xffffffff>; 4647f5a07f4SEzequiel Garcia dma-names = "rx", "tx"; 4657f5a07f4SEzequiel Garcia 4667f5a07f4SEzequiel Garcia status = "disabled"; 4677f5a07f4SEzequiel Garcia }; 4687f5a07f4SEzequiel Garcia 4697f5a07f4SEzequiel Garcia mmc1: mmc@13460000 { 4707f5a07f4SEzequiel Garcia compatible = "ingenic,jz4780-mmc"; 4717f5a07f4SEzequiel Garcia reg = <0x13460000 0x1000>; 4727f5a07f4SEzequiel Garcia 4737f5a07f4SEzequiel Garcia interrupt-parent = <&intc>; 4747f5a07f4SEzequiel Garcia interrupts = <36>; 4757f5a07f4SEzequiel Garcia 4767f5a07f4SEzequiel Garcia clocks = <&cgu JZ4780_CLK_MSC1>; 4777f5a07f4SEzequiel Garcia clock-names = "mmc"; 4787f5a07f4SEzequiel Garcia 4797f5a07f4SEzequiel Garcia cap-sd-highspeed; 4807f5a07f4SEzequiel Garcia cap-mmc-highspeed; 4817f5a07f4SEzequiel Garcia cap-sdio-irq; 4827f5a07f4SEzequiel Garcia dmas = <&dma JZ4780_DMA_MSC1_RX 0xffffffff>, 4837f5a07f4SEzequiel Garcia <&dma JZ4780_DMA_MSC1_TX 0xffffffff>; 4847f5a07f4SEzequiel Garcia dma-names = "rx", "tx"; 4857f5a07f4SEzequiel Garcia 4867f5a07f4SEzequiel Garcia status = "disabled"; 4877f5a07f4SEzequiel Garcia }; 4887f5a07f4SEzequiel Garcia 48978800558SAlex Smith bch: bch@134d0000 { 49078800558SAlex Smith compatible = "ingenic,jz4780-bch"; 49178800558SAlex Smith reg = <0x134d0000 0x10000>; 49278800558SAlex Smith 49378800558SAlex Smith clocks = <&cgu JZ4780_CLK_BCH>; 49478800558SAlex Smith 49578800558SAlex Smith status = "disabled"; 49678800558SAlex Smith }; 4975b9cdd24SPaul Burton}; 498