105d51e42SLaurent Vivier // SPDX-License-Identifier: GPL-2.0
205d51e42SLaurent Vivier
305d51e42SLaurent Vivier #include <linux/delay.h>
405d51e42SLaurent Vivier #include <linux/interrupt.h>
505d51e42SLaurent Vivier #include <linux/irq.h>
605d51e42SLaurent Vivier #include <linux/kernel.h>
705d51e42SLaurent Vivier #include <linux/sched.h>
805d51e42SLaurent Vivier #include <linux/sched/debug.h>
905d51e42SLaurent Vivier #include <linux/types.h>
1005d51e42SLaurent Vivier #include <linux/ioport.h>
1105d51e42SLaurent Vivier
1205d51e42SLaurent Vivier #include <asm/hwtest.h>
1305d51e42SLaurent Vivier #include <asm/irq.h>
1405d51e42SLaurent Vivier #include <asm/irq_regs.h>
15*c07a1640SGeert Uytterhoeven #include <asm/processor.h>
1605d51e42SLaurent Vivier #include <asm/virt.h>
1705d51e42SLaurent Vivier
1805d51e42SLaurent Vivier #define GFPIC_REG_IRQ_PENDING 0x04
1905d51e42SLaurent Vivier #define GFPIC_REG_IRQ_DISABLE_ALL 0x08
2005d51e42SLaurent Vivier #define GFPIC_REG_IRQ_DISABLE 0x0c
2105d51e42SLaurent Vivier #define GFPIC_REG_IRQ_ENABLE 0x10
2205d51e42SLaurent Vivier
2305d51e42SLaurent Vivier static struct resource picres[6];
2405d51e42SLaurent Vivier static const char *picname[6] = {
2505d51e42SLaurent Vivier "goldfish_pic.0",
2605d51e42SLaurent Vivier "goldfish_pic.1",
2705d51e42SLaurent Vivier "goldfish_pic.2",
2805d51e42SLaurent Vivier "goldfish_pic.3",
2905d51e42SLaurent Vivier "goldfish_pic.4",
3005d51e42SLaurent Vivier "goldfish_pic.5"
3105d51e42SLaurent Vivier };
3205d51e42SLaurent Vivier
3305d51e42SLaurent Vivier /*
3405d51e42SLaurent Vivier * 6 goldfish-pic for CPU IRQ #1 to IRQ #6
3505d51e42SLaurent Vivier * CPU IRQ #1 -> PIC #1
3605d51e42SLaurent Vivier * IRQ #1 to IRQ #31 -> unused
3705d51e42SLaurent Vivier * IRQ #32 -> goldfish-tty
3805d51e42SLaurent Vivier * CPU IRQ #2 -> PIC #2
3905d51e42SLaurent Vivier * IRQ #1 to IRQ #32 -> virtio-mmio from 1 to 32
4005d51e42SLaurent Vivier * CPU IRQ #3 -> PIC #3
4105d51e42SLaurent Vivier * IRQ #1 to IRQ #32 -> virtio-mmio from 33 to 64
4205d51e42SLaurent Vivier * CPU IRQ #4 -> PIC #4
4305d51e42SLaurent Vivier * IRQ #1 to IRQ #32 -> virtio-mmio from 65 to 96
4405d51e42SLaurent Vivier * CPU IRQ #5 -> PIC #5
4505d51e42SLaurent Vivier * IRQ #1 to IRQ #32 -> virtio-mmio from 97 to 128
4605d51e42SLaurent Vivier * CPU IRQ #6 -> PIC #6
4705d51e42SLaurent Vivier * IRQ #1 -> goldfish-timer
4805d51e42SLaurent Vivier * IRQ #2 -> goldfish-rtc
4905d51e42SLaurent Vivier * IRQ #3 to IRQ #32 -> unused
5005d51e42SLaurent Vivier * CPU IRQ #7 -> NMI
5105d51e42SLaurent Vivier */
5205d51e42SLaurent Vivier
gfpic_read(int pic,int reg)5305d51e42SLaurent Vivier static u32 gfpic_read(int pic, int reg)
5405d51e42SLaurent Vivier {
5505d51e42SLaurent Vivier void __iomem *base = (void __iomem *)(virt_bi_data.pic.mmio +
5605d51e42SLaurent Vivier pic * 0x1000);
5705d51e42SLaurent Vivier
5805d51e42SLaurent Vivier return ioread32be(base + reg);
5905d51e42SLaurent Vivier }
6005d51e42SLaurent Vivier
gfpic_write(u32 value,int pic,int reg)6105d51e42SLaurent Vivier static void gfpic_write(u32 value, int pic, int reg)
6205d51e42SLaurent Vivier {
6305d51e42SLaurent Vivier void __iomem *base = (void __iomem *)(virt_bi_data.pic.mmio +
6405d51e42SLaurent Vivier pic * 0x1000);
6505d51e42SLaurent Vivier
6605d51e42SLaurent Vivier iowrite32be(value, base + reg);
6705d51e42SLaurent Vivier }
6805d51e42SLaurent Vivier
6905d51e42SLaurent Vivier #define GF_PIC(irq) ((irq - IRQ_USER) / 32)
7005d51e42SLaurent Vivier #define GF_IRQ(irq) ((irq - IRQ_USER) % 32)
7105d51e42SLaurent Vivier
virt_irq_enable(struct irq_data * data)7205d51e42SLaurent Vivier static void virt_irq_enable(struct irq_data *data)
7305d51e42SLaurent Vivier {
7405d51e42SLaurent Vivier gfpic_write(BIT(GF_IRQ(data->irq)), GF_PIC(data->irq),
7505d51e42SLaurent Vivier GFPIC_REG_IRQ_ENABLE);
7605d51e42SLaurent Vivier }
7705d51e42SLaurent Vivier
virt_irq_disable(struct irq_data * data)7805d51e42SLaurent Vivier static void virt_irq_disable(struct irq_data *data)
7905d51e42SLaurent Vivier {
8005d51e42SLaurent Vivier gfpic_write(BIT(GF_IRQ(data->irq)), GF_PIC(data->irq),
8105d51e42SLaurent Vivier GFPIC_REG_IRQ_DISABLE);
8205d51e42SLaurent Vivier }
8305d51e42SLaurent Vivier
virt_irq_startup(struct irq_data * data)8405d51e42SLaurent Vivier static unsigned int virt_irq_startup(struct irq_data *data)
8505d51e42SLaurent Vivier {
8605d51e42SLaurent Vivier virt_irq_enable(data);
8705d51e42SLaurent Vivier return 0;
8805d51e42SLaurent Vivier }
8905d51e42SLaurent Vivier
virt_nmi_handler(int irq,void * dev_id)9005d51e42SLaurent Vivier static irqreturn_t virt_nmi_handler(int irq, void *dev_id)
9105d51e42SLaurent Vivier {
9205d51e42SLaurent Vivier static int in_nmi;
9305d51e42SLaurent Vivier
9405d51e42SLaurent Vivier if (READ_ONCE(in_nmi))
9505d51e42SLaurent Vivier return IRQ_HANDLED;
9605d51e42SLaurent Vivier WRITE_ONCE(in_nmi, 1);
9705d51e42SLaurent Vivier
9805d51e42SLaurent Vivier pr_warn("Non-Maskable Interrupt\n");
9905d51e42SLaurent Vivier show_registers(get_irq_regs());
10005d51e42SLaurent Vivier
10105d51e42SLaurent Vivier WRITE_ONCE(in_nmi, 0);
10205d51e42SLaurent Vivier return IRQ_HANDLED;
10305d51e42SLaurent Vivier }
10405d51e42SLaurent Vivier
10505d51e42SLaurent Vivier static struct irq_chip virt_irq_chip = {
10605d51e42SLaurent Vivier .name = "virt",
10705d51e42SLaurent Vivier .irq_enable = virt_irq_enable,
10805d51e42SLaurent Vivier .irq_disable = virt_irq_disable,
10905d51e42SLaurent Vivier .irq_startup = virt_irq_startup,
11005d51e42SLaurent Vivier .irq_shutdown = virt_irq_disable,
11105d51e42SLaurent Vivier };
11205d51e42SLaurent Vivier
goldfish_pic_irq(struct irq_desc * desc)11305d51e42SLaurent Vivier static void goldfish_pic_irq(struct irq_desc *desc)
11405d51e42SLaurent Vivier {
11505d51e42SLaurent Vivier u32 irq_pending;
11605d51e42SLaurent Vivier unsigned int irq_num;
11705d51e42SLaurent Vivier unsigned int pic = desc->irq_data.irq - 1;
11805d51e42SLaurent Vivier
11905d51e42SLaurent Vivier irq_pending = gfpic_read(pic, GFPIC_REG_IRQ_PENDING);
12005d51e42SLaurent Vivier irq_num = IRQ_USER + pic * 32;
12105d51e42SLaurent Vivier
12205d51e42SLaurent Vivier do {
12305d51e42SLaurent Vivier if (irq_pending & 1)
12405d51e42SLaurent Vivier generic_handle_irq(irq_num);
12505d51e42SLaurent Vivier ++irq_num;
12605d51e42SLaurent Vivier irq_pending >>= 1;
12705d51e42SLaurent Vivier } while (irq_pending);
12805d51e42SLaurent Vivier }
12905d51e42SLaurent Vivier
virt_init_IRQ(void)13005d51e42SLaurent Vivier void __init virt_init_IRQ(void)
13105d51e42SLaurent Vivier {
13205d51e42SLaurent Vivier unsigned int i;
13305d51e42SLaurent Vivier
13405d51e42SLaurent Vivier m68k_setup_irq_controller(&virt_irq_chip, handle_simple_irq, IRQ_USER,
13505d51e42SLaurent Vivier NUM_VIRT_SOURCES - IRQ_USER);
13605d51e42SLaurent Vivier
13705d51e42SLaurent Vivier for (i = 0; i < 6; i++) {
13805d51e42SLaurent Vivier
13905d51e42SLaurent Vivier picres[i] = (struct resource)
14005d51e42SLaurent Vivier DEFINE_RES_MEM_NAMED(virt_bi_data.pic.mmio + i * 0x1000,
14105d51e42SLaurent Vivier 0x1000, picname[i]);
14205d51e42SLaurent Vivier if (request_resource(&iomem_resource, &picres[i])) {
14305d51e42SLaurent Vivier pr_err("Cannot allocate %s resource\n", picname[i]);
14405d51e42SLaurent Vivier return;
14505d51e42SLaurent Vivier }
14605d51e42SLaurent Vivier
14705d51e42SLaurent Vivier irq_set_chained_handler(virt_bi_data.pic.irq + i,
14805d51e42SLaurent Vivier goldfish_pic_irq);
14905d51e42SLaurent Vivier }
15005d51e42SLaurent Vivier
15105d51e42SLaurent Vivier if (request_irq(IRQ_AUTO_7, virt_nmi_handler, 0, "NMI",
15205d51e42SLaurent Vivier virt_nmi_handler))
15305d51e42SLaurent Vivier pr_err("Couldn't register NMI\n");
15405d51e42SLaurent Vivier }
155