xref: /openbmc/linux/arch/m68k/q40/config.c (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  *  arch/m68k/q40/config.c
31da177e4SLinus Torvalds  *
41da177e4SLinus Torvalds  *  Copyright (C) 1999 Richard Zidlicky
51da177e4SLinus Torvalds  *
61da177e4SLinus Torvalds  * originally based on:
71da177e4SLinus Torvalds  *
81da177e4SLinus Torvalds  *  linux/bvme/config.c
91da177e4SLinus Torvalds  *
101da177e4SLinus Torvalds  * This file is subject to the terms and conditions of the GNU General Public
111da177e4SLinus Torvalds  * License.  See the file README.legal in the main directory of this archive
121da177e4SLinus Torvalds  * for more details.
131da177e4SLinus Torvalds  */
141da177e4SLinus Torvalds 
15084b3600SArnd Bergmann #include <linux/errno.h>
161da177e4SLinus Torvalds #include <linux/types.h>
171da177e4SLinus Torvalds #include <linux/kernel.h>
181da177e4SLinus Torvalds #include <linux/mm.h>
191da177e4SLinus Torvalds #include <linux/tty.h>
201da177e4SLinus Torvalds #include <linux/console.h>
211da177e4SLinus Torvalds #include <linux/linkage.h>
221da177e4SLinus Torvalds #include <linux/init.h>
231da177e4SLinus Torvalds #include <linux/major.h>
241da177e4SLinus Torvalds #include <linux/serial_reg.h>
251da177e4SLinus Torvalds #include <linux/rtc.h>
261da177e4SLinus Torvalds #include <linux/vt_kern.h>
275b1d5f95SAdrian Bunk #include <linux/bcd.h>
28409e1544SDmitry Torokhov #include <linux/platform_device.h>
291da177e4SLinus Torvalds 
301da177e4SLinus Torvalds #include <asm/io.h>
311da177e4SLinus Torvalds #include <asm/bootinfo.h>
321da177e4SLinus Torvalds #include <asm/setup.h>
331da177e4SLinus Torvalds #include <asm/irq.h>
341da177e4SLinus Torvalds #include <asm/traps.h>
351da177e4SLinus Torvalds #include <asm/machdep.h>
361da177e4SLinus Torvalds #include <asm/q40_master.h>
37*91d7b75aSLaurent Vivier #include <asm/config.h>
381da177e4SLinus Torvalds 
391da177e4SLinus Torvalds extern void q40_init_IRQ(void);
401da177e4SLinus Torvalds static void q40_get_model(char *model);
41f9a01539SArnd Bergmann extern void q40_sched_init(void);
421da177e4SLinus Torvalds 
4322deb527SAdrian Bunk static int q40_hwclk(int, struct rtc_time *);
441da177e4SLinus Torvalds static int q40_get_rtc_pll(struct rtc_pll_info *pll);
451da177e4SLinus Torvalds static int q40_set_rtc_pll(struct rtc_pll_info *pll);
461da177e4SLinus Torvalds 
471da177e4SLinus Torvalds extern void q40_mksound(unsigned int /*freq*/, unsigned int /*ticks*/);
481da177e4SLinus Torvalds 
491da177e4SLinus Torvalds static void q40_mem_console_write(struct console *co, const char *b,
501da177e4SLinus Torvalds 				  unsigned int count);
511da177e4SLinus Torvalds 
521da177e4SLinus Torvalds extern int ql_ticks;
531da177e4SLinus Torvalds 
541da177e4SLinus Torvalds static struct console q40_console_driver = {
551da177e4SLinus Torvalds 	.name	= "debug",
56d6713b40SRoman Zippel 	.write	= q40_mem_console_write,
571da177e4SLinus Torvalds 	.flags	= CON_PRINTBUFFER,
581da177e4SLinus Torvalds 	.index	= -1,
591da177e4SLinus Torvalds };
601da177e4SLinus Torvalds 
611da177e4SLinus Torvalds 
621da177e4SLinus Torvalds /* early debugging function:*/
631da177e4SLinus Torvalds extern char *q40_mem_cptr; /*=(char *)0xff020000;*/
641da177e4SLinus Torvalds static int _cpleft;
651da177e4SLinus Torvalds 
q40_mem_console_write(struct console * co,const char * s,unsigned int count)661da177e4SLinus Torvalds static void q40_mem_console_write(struct console *co, const char *s,
671da177e4SLinus Torvalds 				  unsigned int count)
681da177e4SLinus Torvalds {
696ff5801aSRoman Zippel 	const char *p = s;
701da177e4SLinus Torvalds 
716ff5801aSRoman Zippel 	if (count < _cpleft) {
721da177e4SLinus Torvalds 		while (count-- > 0) {
731da177e4SLinus Torvalds 			*q40_mem_cptr = *p++;
741da177e4SLinus Torvalds 			q40_mem_cptr += 4;
751da177e4SLinus Torvalds 			_cpleft--;
761da177e4SLinus Torvalds 		}
771da177e4SLinus Torvalds 	}
786ff5801aSRoman Zippel }
796ff5801aSRoman Zippel 
q40_debug_setup(char * arg)80d6713b40SRoman Zippel static int __init q40_debug_setup(char *arg)
81d6713b40SRoman Zippel {
82d6713b40SRoman Zippel 	/* useful for early debugging stages - writes kernel messages into SRAM */
83d6713b40SRoman Zippel 	if (MACH_IS_Q40 && !strncmp(arg, "mem", 3)) {
84446926f9SGeert Uytterhoeven 		/*pr_info("using NVRAM debug, q40_mem_cptr=%p\n",q40_mem_cptr);*/
85d6713b40SRoman Zippel 		_cpleft = 2000 - ((long)q40_mem_cptr-0xff020000) / 4;
86d6713b40SRoman Zippel 		register_console(&q40_console_driver);
87d6713b40SRoman Zippel 	}
88d6713b40SRoman Zippel 	return 0;
89d6713b40SRoman Zippel }
90d6713b40SRoman Zippel 
91d6713b40SRoman Zippel early_param("debug", q40_debug_setup);
92d6713b40SRoman Zippel 
931da177e4SLinus Torvalds #if 0
941da177e4SLinus Torvalds void printq40(char *str)
951da177e4SLinus Torvalds {
961da177e4SLinus Torvalds 	int l = strlen(str);
971da177e4SLinus Torvalds 	char *p = q40_mem_cptr;
981da177e4SLinus Torvalds 
996ff5801aSRoman Zippel 	while (l-- > 0 && _cpleft-- > 0) {
1001da177e4SLinus Torvalds 		*p = *str++;
1011da177e4SLinus Torvalds 		p += 4;
1021da177e4SLinus Torvalds 	}
1031da177e4SLinus Torvalds 	q40_mem_cptr = p;
1041da177e4SLinus Torvalds }
1051da177e4SLinus Torvalds #endif
1061da177e4SLinus Torvalds 
1076ff5801aSRoman Zippel static int halted;
1081da177e4SLinus Torvalds 
1091da177e4SLinus Torvalds #ifdef CONFIG_HEARTBEAT
q40_heartbeat(int on)1101da177e4SLinus Torvalds static void q40_heartbeat(int on)
1111da177e4SLinus Torvalds {
1126ff5801aSRoman Zippel 	if (halted)
1136ff5801aSRoman Zippel 		return;
1141da177e4SLinus Torvalds 
1151da177e4SLinus Torvalds 	if (on)
1161da177e4SLinus Torvalds 		Q40_LED_ON();
1171da177e4SLinus Torvalds 	else
1181da177e4SLinus Torvalds 		Q40_LED_OFF();
1191da177e4SLinus Torvalds }
1201da177e4SLinus Torvalds #endif
1211da177e4SLinus Torvalds 
q40_reset(void)12222deb527SAdrian Bunk static void q40_reset(void)
1231da177e4SLinus Torvalds {
1241da177e4SLinus Torvalds 	halted = 1;
125446926f9SGeert Uytterhoeven 	pr_info("*******************************************\n"
1261da177e4SLinus Torvalds 		"Called q40_reset : press the RESET button!!\n"
1271da177e4SLinus Torvalds 		"*******************************************\n");
1281da177e4SLinus Torvalds 	Q40_LED_ON();
1296ff5801aSRoman Zippel 	while (1)
1306ff5801aSRoman Zippel 		;
1311da177e4SLinus Torvalds }
13222deb527SAdrian Bunk 
q40_halt(void)13322deb527SAdrian Bunk static void q40_halt(void)
1341da177e4SLinus Torvalds {
1351da177e4SLinus Torvalds 	halted = 1;
136446926f9SGeert Uytterhoeven 	pr_info("*******************\n"
1371da177e4SLinus Torvalds 		"  Called q40_halt\n"
1381da177e4SLinus Torvalds 		"*******************\n");
1391da177e4SLinus Torvalds 	Q40_LED_ON();
1406ff5801aSRoman Zippel 	while (1)
1416ff5801aSRoman Zippel 		;
1421da177e4SLinus Torvalds }
1431da177e4SLinus Torvalds 
q40_get_model(char * model)1441da177e4SLinus Torvalds static void q40_get_model(char *model)
1451da177e4SLinus Torvalds {
1461da177e4SLinus Torvalds 	sprintf(model, "Q40");
1471da177e4SLinus Torvalds }
1481da177e4SLinus Torvalds 
1496ff5801aSRoman Zippel static unsigned int serports[] =
1506ff5801aSRoman Zippel {
1516ff5801aSRoman Zippel 	0x3f8,0x2f8,0x3e8,0x2e8,0
1526ff5801aSRoman Zippel };
15322deb527SAdrian Bunk 
q40_disable_irqs(void)154a4df02a2SGeert Uytterhoeven static void __init q40_disable_irqs(void)
1551da177e4SLinus Torvalds {
1561da177e4SLinus Torvalds 	unsigned i, j;
1571da177e4SLinus Torvalds 
1581da177e4SLinus Torvalds 	j = 0;
1596ff5801aSRoman Zippel 	while ((i = serports[j++]))
1606ff5801aSRoman Zippel 		outb(0, i + UART_IER);
1611da177e4SLinus Torvalds 	master_outb(0, EXT_ENABLE_REG);
1621da177e4SLinus Torvalds 	master_outb(0, KEY_IRQ_ENABLE_REG);
1631da177e4SLinus Torvalds }
1641da177e4SLinus Torvalds 
config_q40(void)1651da177e4SLinus Torvalds void __init config_q40(void)
1661da177e4SLinus Torvalds {
1671da177e4SLinus Torvalds 	mach_sched_init = q40_sched_init;
1681da177e4SLinus Torvalds 
1691da177e4SLinus Torvalds 	mach_init_IRQ = q40_init_IRQ;
1701da177e4SLinus Torvalds 	mach_hwclk = q40_hwclk;
1711da177e4SLinus Torvalds 	mach_get_rtc_pll = q40_get_rtc_pll;
1721da177e4SLinus Torvalds 	mach_set_rtc_pll = q40_set_rtc_pll;
1731da177e4SLinus Torvalds 
1741da177e4SLinus Torvalds 	mach_reset = q40_reset;
1751da177e4SLinus Torvalds 	mach_get_model = q40_get_model;
1761da177e4SLinus Torvalds 
177a1a9e88fSGeert Uytterhoeven #if IS_ENABLED(CONFIG_INPUT_M68K_BEEP)
1781da177e4SLinus Torvalds 	mach_beep = q40_mksound;
1791da177e4SLinus Torvalds #endif
1801da177e4SLinus Torvalds #ifdef CONFIG_HEARTBEAT
1811da177e4SLinus Torvalds 	mach_heartbeat = q40_heartbeat;
1821da177e4SLinus Torvalds #endif
1831da177e4SLinus Torvalds 	mach_halt = q40_halt;
1841da177e4SLinus Torvalds 
1851da177e4SLinus Torvalds 	/* disable a few things that SMSQ might have left enabled */
1861da177e4SLinus Torvalds 	q40_disable_irqs();
1871da177e4SLinus Torvalds }
1881da177e4SLinus Torvalds 
1891da177e4SLinus Torvalds 
q40_parse_bootinfo(const struct bi_record * rec)190a4df02a2SGeert Uytterhoeven int __init q40_parse_bootinfo(const struct bi_record *rec)
1911da177e4SLinus Torvalds {
1921da177e4SLinus Torvalds 	return 1;
1931da177e4SLinus Torvalds }
1941da177e4SLinus Torvalds 
1951da177e4SLinus Torvalds /*
1961da177e4SLinus Torvalds  * Looks like op is non-zero for setting the clock, and zero for
1971da177e4SLinus Torvalds  * reading the clock.
1981da177e4SLinus Torvalds  *
1991da177e4SLinus Torvalds  *  struct hwclk_time {
2001da177e4SLinus Torvalds  *         unsigned        sec;       0..59
2011da177e4SLinus Torvalds  *         unsigned        min;       0..59
2021da177e4SLinus Torvalds  *         unsigned        hour;      0..23
2031da177e4SLinus Torvalds  *         unsigned        day;       1..31
2041da177e4SLinus Torvalds  *         unsigned        mon;       0..11
2051da177e4SLinus Torvalds  *         unsigned        year;      00...
2061da177e4SLinus Torvalds  *         int             wday;      0..6, 0 is Sunday, -1 means unknown/don't set
2071da177e4SLinus Torvalds  * };
2081da177e4SLinus Torvalds  */
2091da177e4SLinus Torvalds 
q40_hwclk(int op,struct rtc_time * t)21022deb527SAdrian Bunk static int q40_hwclk(int op, struct rtc_time *t)
2111da177e4SLinus Torvalds {
2126ff5801aSRoman Zippel 	if (op) {
2136ff5801aSRoman Zippel 		/* Write.... */
2141da177e4SLinus Torvalds 		Q40_RTC_CTRL |= Q40_RTC_WRITE;
2151da177e4SLinus Torvalds 
2161da177e4SLinus Torvalds 		Q40_RTC_SECS = bin2bcd(t->tm_sec);
2171da177e4SLinus Torvalds 		Q40_RTC_MINS = bin2bcd(t->tm_min);
2181da177e4SLinus Torvalds 		Q40_RTC_HOUR = bin2bcd(t->tm_hour);
2191da177e4SLinus Torvalds 		Q40_RTC_DATE = bin2bcd(t->tm_mday);
2201da177e4SLinus Torvalds 		Q40_RTC_MNTH = bin2bcd(t->tm_mon + 1);
2211da177e4SLinus Torvalds 		Q40_RTC_YEAR = bin2bcd(t->tm_year%100);
2221da177e4SLinus Torvalds 		if (t->tm_wday >= 0)
2231da177e4SLinus Torvalds 			Q40_RTC_DOW = bin2bcd(t->tm_wday+1);
2241da177e4SLinus Torvalds 
2251da177e4SLinus Torvalds 		Q40_RTC_CTRL &= ~(Q40_RTC_WRITE);
2266ff5801aSRoman Zippel 	} else {
2276ff5801aSRoman Zippel 		/* Read....  */
2281da177e4SLinus Torvalds 		Q40_RTC_CTRL |= Q40_RTC_READ;
2291da177e4SLinus Torvalds 
2301da177e4SLinus Torvalds 		t->tm_year = bcd2bin (Q40_RTC_YEAR);
2311da177e4SLinus Torvalds 		t->tm_mon  = bcd2bin (Q40_RTC_MNTH)-1;
2321da177e4SLinus Torvalds 		t->tm_mday = bcd2bin (Q40_RTC_DATE);
2331da177e4SLinus Torvalds 		t->tm_hour = bcd2bin (Q40_RTC_HOUR);
2341da177e4SLinus Torvalds 		t->tm_min  = bcd2bin (Q40_RTC_MINS);
2351da177e4SLinus Torvalds 		t->tm_sec  = bcd2bin (Q40_RTC_SECS);
2361da177e4SLinus Torvalds 
2371da177e4SLinus Torvalds 		Q40_RTC_CTRL &= ~(Q40_RTC_READ);
2381da177e4SLinus Torvalds 
2391da177e4SLinus Torvalds 		if (t->tm_year < 70)
2401da177e4SLinus Torvalds 			t->tm_year += 100;
2411da177e4SLinus Torvalds 		t->tm_wday = bcd2bin(Q40_RTC_DOW)-1;
2421da177e4SLinus Torvalds 	}
2431da177e4SLinus Torvalds 
2441da177e4SLinus Torvalds 	return 0;
2451da177e4SLinus Torvalds }
2461da177e4SLinus Torvalds 
2471da177e4SLinus Torvalds /* get and set PLL calibration of RTC clock */
2481da177e4SLinus Torvalds #define Q40_RTC_PLL_MASK ((1<<5)-1)
2491da177e4SLinus Torvalds #define Q40_RTC_PLL_SIGN (1<<5)
2501da177e4SLinus Torvalds 
q40_get_rtc_pll(struct rtc_pll_info * pll)2511da177e4SLinus Torvalds static int q40_get_rtc_pll(struct rtc_pll_info *pll)
2521da177e4SLinus Torvalds {
2531da177e4SLinus Torvalds 	int tmp = Q40_RTC_CTRL;
2546ff5801aSRoman Zippel 
2557cf78b6bSFuqian Huang 	pll->pll_ctrl = 0;
2561da177e4SLinus Torvalds 	pll->pll_value = tmp & Q40_RTC_PLL_MASK;
2571da177e4SLinus Torvalds 	if (tmp & Q40_RTC_PLL_SIGN)
2581da177e4SLinus Torvalds 		pll->pll_value = -pll->pll_value;
2591da177e4SLinus Torvalds 	pll->pll_max = 31;
2601da177e4SLinus Torvalds 	pll->pll_min = -31;
2611da177e4SLinus Torvalds 	pll->pll_posmult = 512;
2621da177e4SLinus Torvalds 	pll->pll_negmult = 256;
2631da177e4SLinus Torvalds 	pll->pll_clock = 125829120;
2646ff5801aSRoman Zippel 
2651da177e4SLinus Torvalds 	return 0;
2661da177e4SLinus Torvalds }
2671da177e4SLinus Torvalds 
q40_set_rtc_pll(struct rtc_pll_info * pll)2681da177e4SLinus Torvalds static int q40_set_rtc_pll(struct rtc_pll_info *pll)
2691da177e4SLinus Torvalds {
2701da177e4SLinus Torvalds 	if (!pll->pll_ctrl) {
2711da177e4SLinus Torvalds 		/* the docs are a bit unclear so I am doublesetting */
2721da177e4SLinus Torvalds 		/* RTC_WRITE here ... */
2731da177e4SLinus Torvalds 		int tmp = (pll->pll_value & 31) | (pll->pll_value<0 ? 32 : 0) |
2741da177e4SLinus Torvalds 			  Q40_RTC_WRITE;
2751da177e4SLinus Torvalds 		Q40_RTC_CTRL |= Q40_RTC_WRITE;
2761da177e4SLinus Torvalds 		Q40_RTC_CTRL = tmp;
2771da177e4SLinus Torvalds 		Q40_RTC_CTRL &= ~(Q40_RTC_WRITE);
2781da177e4SLinus Torvalds 		return 0;
2791da177e4SLinus Torvalds 	} else
2801da177e4SLinus Torvalds 		return -EINVAL;
2811da177e4SLinus Torvalds }
282409e1544SDmitry Torokhov 
28344b1fbc0SFinn Thain #define PCIDE_BASE1	0x1f0
28444b1fbc0SFinn Thain #define PCIDE_BASE2	0x170
28544b1fbc0SFinn Thain #define PCIDE_CTL	0x206
286409e1544SDmitry Torokhov 
28744b1fbc0SFinn Thain static const struct resource q40_pata_rsrc_0[] __initconst = {
28844b1fbc0SFinn Thain 	DEFINE_RES_MEM(q40_isa_io_base + PCIDE_BASE1 * 4, 0x38),
28944b1fbc0SFinn Thain 	DEFINE_RES_MEM(q40_isa_io_base + (PCIDE_BASE1 + PCIDE_CTL) * 4, 2),
29044b1fbc0SFinn Thain 	DEFINE_RES_IO(PCIDE_BASE1, 8),
29144b1fbc0SFinn Thain 	DEFINE_RES_IO(PCIDE_BASE1 + PCIDE_CTL, 1),
29244b1fbc0SFinn Thain 	DEFINE_RES_IRQ(14),
29344b1fbc0SFinn Thain };
29444b1fbc0SFinn Thain 
29544b1fbc0SFinn Thain static const struct resource q40_pata_rsrc_1[] __initconst = {
29644b1fbc0SFinn Thain 	DEFINE_RES_MEM(q40_isa_io_base + PCIDE_BASE2 * 4, 0x38),
29744b1fbc0SFinn Thain 	DEFINE_RES_MEM(q40_isa_io_base + (PCIDE_BASE2 + PCIDE_CTL) * 4, 2),
29844b1fbc0SFinn Thain 	DEFINE_RES_IO(PCIDE_BASE2, 8),
29944b1fbc0SFinn Thain 	DEFINE_RES_IO(PCIDE_BASE2 + PCIDE_CTL, 1),
30044b1fbc0SFinn Thain 	DEFINE_RES_IRQ(15),
30144b1fbc0SFinn Thain };
30244b1fbc0SFinn Thain 
q40_platform_init(void)30344b1fbc0SFinn Thain static __init int q40_platform_init(void)
30444b1fbc0SFinn Thain {
305450aed72SGeert Uytterhoeven 	if (!MACH_IS_Q40)
306450aed72SGeert Uytterhoeven 		return -ENODEV;
307450aed72SGeert Uytterhoeven 
30844b1fbc0SFinn Thain 	platform_device_register_simple("q40kbd", -1, NULL, 0);
30944b1fbc0SFinn Thain 
31044b1fbc0SFinn Thain 	platform_device_register_simple("atari-falcon-ide", 0, q40_pata_rsrc_0,
31144b1fbc0SFinn Thain 					ARRAY_SIZE(q40_pata_rsrc_0));
31244b1fbc0SFinn Thain 
31344b1fbc0SFinn Thain 	platform_device_register_simple("atari-falcon-ide", 1, q40_pata_rsrc_1,
31444b1fbc0SFinn Thain 					ARRAY_SIZE(q40_pata_rsrc_1));
31544b1fbc0SFinn Thain 
31644b1fbc0SFinn Thain 	return 0;
317409e1544SDmitry Torokhov }
31844b1fbc0SFinn Thain arch_initcall(q40_platform_init);
319