xref: /openbmc/linux/arch/m68k/include/asm/mcfwdebug.h (revision 498495dba268b20e8eadd7fe93c140c68b6cc9d2)
1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
249148020SSam Ravnborg /****************************************************************************/
349148020SSam Ravnborg 
449148020SSam Ravnborg /*
549148020SSam Ravnborg  *	mcfdebug.h -- ColdFire Debug Module support.
649148020SSam Ravnborg  *
749148020SSam Ravnborg  * 	(C) Copyright 2001, Lineo Inc. (www.lineo.com)
849148020SSam Ravnborg  */
949148020SSam Ravnborg 
1049148020SSam Ravnborg /****************************************************************************/
1149148020SSam Ravnborg #ifndef mcfdebug_h
1249148020SSam Ravnborg #define mcfdebug_h
1349148020SSam Ravnborg /****************************************************************************/
1449148020SSam Ravnborg 
1549148020SSam Ravnborg /* Define the debug module registers */
1649148020SSam Ravnborg #define MCFDEBUG_CSR	0x0			/* Configuration status		*/
1749148020SSam Ravnborg #define MCFDEBUG_BAAR	0x5			/* BDM address attribute	*/
1849148020SSam Ravnborg #define MCFDEBUG_AATR	0x6			/* Address attribute trigger	*/
1949148020SSam Ravnborg #define MCFDEBUG_TDR	0x7			/* Trigger definition		*/
2049148020SSam Ravnborg #define MCFDEBUG_PBR	0x8			/* PC breakpoint		*/
2149148020SSam Ravnborg #define MCFDEBUG_PBMR	0x9			/* PC breakpoint mask		*/
2249148020SSam Ravnborg #define MCFDEBUG_ABHR	0xc			/* High address breakpoint	*/
2349148020SSam Ravnborg #define MCFDEBUG_ABLR	0xd			/* Low address breakpoint	*/
2449148020SSam Ravnborg #define MCFDEBUG_DBR	0xe			/* Data breakpoint		*/
2549148020SSam Ravnborg #define MCFDEBUG_DBMR	0xf			/* Data breakpoint mask		*/
2649148020SSam Ravnborg 
2749148020SSam Ravnborg /* Define some handy constants for the trigger definition register */
2849148020SSam Ravnborg #define MCFDEBUG_TDR_TRC_DISP	0x00000000	/* display on DDATA only	*/
2949148020SSam Ravnborg #define MCFDEBUG_TDR_TRC_HALT	0x40000000	/* Processor halt on BP		*/
3049148020SSam Ravnborg #define MCFDEBUG_TDR_TRC_INTR	0x80000000	/* Debug intr on BP		*/
3149148020SSam Ravnborg #define MCFDEBUG_TDR_LXT1	0x00004000	/* TDR level 1			*/
3249148020SSam Ravnborg #define MCFDEBUG_TDR_LXT2	0x00008000	/* TDR level 2			*/
3349148020SSam Ravnborg #define MCFDEBUG_TDR_EBL1	0x00002000	/* Enable breakpoint level 1	*/
3449148020SSam Ravnborg #define MCFDEBUG_TDR_EBL2	0x20000000	/* Enable breakpoint level 2	*/
3549148020SSam Ravnborg #define MCFDEBUG_TDR_EDLW1	0x00001000	/* Enable data BP longword	*/
3649148020SSam Ravnborg #define MCFDEBUG_TDR_EDLW2	0x10000000
3749148020SSam Ravnborg #define MCFDEBUG_TDR_EDWL1	0x00000800	/* Enable data BP lower word	*/
3849148020SSam Ravnborg #define MCFDEBUG_TDR_EDWL2	0x08000000
3949148020SSam Ravnborg #define MCFDEBUG_TDR_EDWU1	0x00000400	/* Enable data BP upper word	*/
4049148020SSam Ravnborg #define MCFDEBUG_TDR_EDWU2	0x04000000
4149148020SSam Ravnborg #define MCFDEBUG_TDR_EDLL1	0x00000200	/* Enable data BP low low byte	*/
4249148020SSam Ravnborg #define MCFDEBUG_TDR_EDLL2	0x02000000
4349148020SSam Ravnborg #define MCFDEBUG_TDR_EDLM1	0x00000100	/* Enable data BP low mid byte	*/
4449148020SSam Ravnborg #define MCFDEBUG_TDR_EDLM2	0x01000000
4549148020SSam Ravnborg #define MCFDEBUG_TDR_EDUM1	0x00000080	/* Enable data BP up mid byte	*/
4649148020SSam Ravnborg #define MCFDEBUG_TDR_EDUM2	0x00800000
4749148020SSam Ravnborg #define MCFDEBUG_TDR_EDUU1	0x00000040	/* Enable data BP up up byte	*/
4849148020SSam Ravnborg #define MCFDEBUG_TDR_EDUU2	0x00400000
4949148020SSam Ravnborg #define MCFDEBUG_TDR_DI1	0x00000020	/* Data BP invert		*/
5049148020SSam Ravnborg #define MCFDEBUG_TDR_DI2	0x00200000
5149148020SSam Ravnborg #define MCFDEBUG_TDR_EAI1	0x00000010	/* Enable address BP inverted	*/
5249148020SSam Ravnborg #define MCFDEBUG_TDR_EAI2	0x00100000
5349148020SSam Ravnborg #define MCFDEBUG_TDR_EAR1	0x00000008	/* Enable address BP range	*/
5449148020SSam Ravnborg #define MCFDEBUG_TDR_EAR2	0x00080000
5549148020SSam Ravnborg #define MCFDEBUG_TDR_EAL1	0x00000004	/* Enable address BP low	*/
5649148020SSam Ravnborg #define MCFDEBUG_TDR_EAL2	0x00040000
5749148020SSam Ravnborg #define MCFDEBUG_TDR_EPC1	0x00000002	/* Enable PC BP			*/
5849148020SSam Ravnborg #define MCFDEBUG_TDR_EPC2	0x00020000
5949148020SSam Ravnborg #define MCFDEBUG_TDR_PCI1	0x00000001	/* PC BP invert			*/
6049148020SSam Ravnborg #define MCFDEBUG_TDR_PCI2	0x00010000
6149148020SSam Ravnborg 
6249148020SSam Ravnborg /* Constants for the address attribute trigger register */
6349148020SSam Ravnborg #define MCFDEBUG_AAR_RESET	0x00000005
6449148020SSam Ravnborg /* Fields not yet implemented */
6549148020SSam Ravnborg 
6649148020SSam Ravnborg /* And some definitions for the writable sections of the CSR */
6749148020SSam Ravnborg #define MCFDEBUG_CSR_RESET	0x00100000
6849148020SSam Ravnborg #define MCFDEBUG_CSR_PSTCLK	0x00020000	/* PSTCLK disable		*/
6949148020SSam Ravnborg #define MCFDEBUG_CSR_IPW	0x00010000	/* Inhibit processor writes	*/
7049148020SSam Ravnborg #define MCFDEBUG_CSR_MAP	0x00008000	/* Processor refs in emul mode	*/
7149148020SSam Ravnborg #define MCFDEBUG_CSR_TRC	0x00004000	/* Emul mode on trace exception	*/
7249148020SSam Ravnborg #define MCFDEBUG_CSR_EMU	0x00002000	/* Force emulation mode		*/
7349148020SSam Ravnborg #define MCFDEBUG_CSR_DDC_READ	0x00000800	/* Debug data control		*/
7449148020SSam Ravnborg #define MCFDEBUG_CSR_DDC_WRITE	0x00001000
7549148020SSam Ravnborg #define MCFDEBUG_CSR_UHE	0x00000400	/* User mode halt enable	*/
7649148020SSam Ravnborg #define MCFDEBUG_CSR_BTB0	0x00000000	/* Branch target 0 bytes	*/
7749148020SSam Ravnborg #define MCFDEBUG_CSR_BTB2	0x00000100	/* Branch target 2 bytes	*/
7849148020SSam Ravnborg #define MCFDEBUG_CSR_BTB3	0x00000200	/* Branch target 3 bytes	*/
7949148020SSam Ravnborg #define MCFDEBUG_CSR_BTB4	0x00000300	/* Branch target 4 bytes	*/
8049148020SSam Ravnborg #define MCFDEBUG_CSR_NPL	0x00000040	/* Non-pipelined mode		*/
8149148020SSam Ravnborg #define MCFDEBUG_CSR_SSM	0x00000010	/* Single step mode		*/
8249148020SSam Ravnborg 
8349148020SSam Ravnborg /* Constants for the BDM address attribute register */
8449148020SSam Ravnborg #define MCFDEBUG_BAAR_RESET	0x00000005
8549148020SSam Ravnborg /* Fields not yet implemented */
8649148020SSam Ravnborg 
8749148020SSam Ravnborg 
8849148020SSam Ravnborg /* This routine wrappers up the wdebug asm instruction so that the register
8949148020SSam Ravnborg  * and value can be relatively easily specified.  The biggest hassle here is
9049148020SSam Ravnborg  * that the debug module instructions (2 longs) must be long word aligned and
9149148020SSam Ravnborg  * some pointer fiddling is performed to ensure this.
9249148020SSam Ravnborg  */
wdebug(int reg,unsigned long data)9349148020SSam Ravnborg static inline void wdebug(int reg, unsigned long data) {
9449148020SSam Ravnborg 	unsigned short dbg_spc[6];
9549148020SSam Ravnborg 	unsigned short *dbg;
9649148020SSam Ravnborg 
9749148020SSam Ravnborg 	// Force alignment to long word boundary
9849148020SSam Ravnborg 	dbg = (unsigned short *)((((unsigned long)dbg_spc) + 3) & 0xfffffffc);
9949148020SSam Ravnborg 
10049148020SSam Ravnborg 	// Build up the debug instruction
10149148020SSam Ravnborg 	dbg[0] = 0x2c80 | (reg & 0xf);
10249148020SSam Ravnborg 	dbg[1] = (data >> 16) & 0xffff;
10349148020SSam Ravnborg 	dbg[2] = data & 0xffff;
10449148020SSam Ravnborg 	dbg[3] = 0;
10549148020SSam Ravnborg 
10649148020SSam Ravnborg 	// Perform the wdebug instruction
10749148020SSam Ravnborg #if 0
10849148020SSam Ravnborg 	// This strain is for gas which doesn't have the wdebug instructions defined
10949148020SSam Ravnborg 	asm(	"move.l	%0, %%a0\n\t"
11049148020SSam Ravnborg 		".word	0xfbd0\n\t"
11149148020SSam Ravnborg 		".word	0x0003\n\t"
11249148020SSam Ravnborg 	    :: "g" (dbg) : "a0");
11349148020SSam Ravnborg #else
11449148020SSam Ravnborg 	// And this is for when it does
11549148020SSam Ravnborg 	asm(	"wdebug	(%0)" :: "a" (dbg));
11649148020SSam Ravnborg #endif
11749148020SSam Ravnborg }
11849148020SSam Ravnborg 
11949148020SSam Ravnborg #endif
120