1*32be2accSGreg Ungerer /****************************************************************************/ 2*32be2accSGreg Ungerer 3*32be2accSGreg Ungerer /* 4*32be2accSGreg Ungerer * m54xxpci.h -- ColdFire 547x and 548x PCI bus support 5*32be2accSGreg Ungerer * 6*32be2accSGreg Ungerer * (C) Copyright 2011, Greg Ungerer <gerg@uclinux.org> 7*32be2accSGreg Ungerer * 8*32be2accSGreg Ungerer * This file is subject to the terms and conditions of the GNU General Public 9*32be2accSGreg Ungerer * License. See the file COPYING in the main directory of this archive 10*32be2accSGreg Ungerer * for more details. 11*32be2accSGreg Ungerer */ 12*32be2accSGreg Ungerer 13*32be2accSGreg Ungerer /****************************************************************************/ 14*32be2accSGreg Ungerer #ifndef M54XXPCI_H 15*32be2accSGreg Ungerer #define M54XXPCI_H 16*32be2accSGreg Ungerer /****************************************************************************/ 17*32be2accSGreg Ungerer 18*32be2accSGreg Ungerer /* 19*32be2accSGreg Ungerer * The core set of PCI support registers are mapped into the MBAR region. 20*32be2accSGreg Ungerer */ 21*32be2accSGreg Ungerer #define PCIIDR (CONFIG_MBAR + 0xb00) /* PCI device/vendor ID */ 22*32be2accSGreg Ungerer #define PCISCR (CONFIG_MBAR + 0xb04) /* PCI status/command */ 23*32be2accSGreg Ungerer #define PCICCRIR (CONFIG_MBAR + 0xb08) /* PCI class/revision */ 24*32be2accSGreg Ungerer #define PCICR1 (CONFIG_MBAR + 0xb0c) /* PCI configuration 1 */ 25*32be2accSGreg Ungerer #define PCIBAR0 (CONFIG_MBAR + 0xb10) /* PCI base address 0 */ 26*32be2accSGreg Ungerer #define PCIBAR1 (CONFIG_MBAR + 0xb14) /* PCI base address 1 */ 27*32be2accSGreg Ungerer #define PCICCPR (CONFIG_MBAR + 0xb28) /* PCI cardbus CIS pointer */ 28*32be2accSGreg Ungerer #define PCISID (CONFIG_MBAR + 0xb2c) /* PCI subsystem IDs */ 29*32be2accSGreg Ungerer #define PCIERBAR (CONFIG_MBAR + 0xb30) /* PCI expansion ROM */ 30*32be2accSGreg Ungerer #define PCICPR (CONFIG_MBAR + 0xb34) /* PCI capabilities pointer */ 31*32be2accSGreg Ungerer #define PCICR2 (CONFIG_MBAR + 0xb3c) /* PCI configuration 2 */ 32*32be2accSGreg Ungerer 33*32be2accSGreg Ungerer #define PCIGSCR (CONFIG_MBAR + 0xb60) /* Global status/control */ 34*32be2accSGreg Ungerer #define PCITBATR0 (CONFIG_MBAR + 0xb64) /* Target base translation 0 */ 35*32be2accSGreg Ungerer #define PCITBATR1 (CONFIG_MBAR + 0xb68) /* Target base translation 1 */ 36*32be2accSGreg Ungerer #define PCITCR (CONFIG_MBAR + 0xb6c) /* Target control */ 37*32be2accSGreg Ungerer #define PCIIW0BTAR (CONFIG_MBAR + 0xb70) /* Initiator window 0 */ 38*32be2accSGreg Ungerer #define PCIIW1BTAR (CONFIG_MBAR + 0xb74) /* Initiator window 1 */ 39*32be2accSGreg Ungerer #define PCIIW2BTAR (CONFIG_MBAR + 0xb78) /* Initiator window 2 */ 40*32be2accSGreg Ungerer #define PCIIWCR (CONFIG_MBAR + 0xb80) /* Initiator window config */ 41*32be2accSGreg Ungerer #define PCIICR (CONFIG_MBAR + 0xb84) /* Initiator control */ 42*32be2accSGreg Ungerer #define PCIISR (CONFIG_MBAR + 0xb88) /* Initiator status */ 43*32be2accSGreg Ungerer #define PCICAR (CONFIG_MBAR + 0xbf8) /* Configuration address */ 44*32be2accSGreg Ungerer 45*32be2accSGreg Ungerer #define PCITPSR (CONFIG_MBAR + 0x8400) /* TX packet size */ 46*32be2accSGreg Ungerer #define PCITSAR (CONFIG_MBAR + 0x8404) /* TX start address */ 47*32be2accSGreg Ungerer #define PCITTCR (CONFIG_MBAR + 0x8408) /* TX transaction control */ 48*32be2accSGreg Ungerer #define PCITER (CONFIG_MBAR + 0x840c) /* TX enables */ 49*32be2accSGreg Ungerer #define PCITNAR (CONFIG_MBAR + 0x8410) /* TX next address */ 50*32be2accSGreg Ungerer #define PCITLWR (CONFIG_MBAR + 0x8414) /* TX last word */ 51*32be2accSGreg Ungerer #define PCITDCR (CONFIG_MBAR + 0x8418) /* TX done counts */ 52*32be2accSGreg Ungerer #define PCITSR (CONFIG_MBAR + 0x841c) /* TX status */ 53*32be2accSGreg Ungerer #define PCITFDR (CONFIG_MBAR + 0x8440) /* TX FIFO data */ 54*32be2accSGreg Ungerer #define PCITFSR (CONFIG_MBAR + 0x8444) /* TX FIFO status */ 55*32be2accSGreg Ungerer #define PCITFCR (CONFIG_MBAR + 0x8448) /* TX FIFO control */ 56*32be2accSGreg Ungerer #define PCITFAR (CONFIG_MBAR + 0x844c) /* TX FIFO alarm */ 57*32be2accSGreg Ungerer #define PCITFRPR (CONFIG_MBAR + 0x8450) /* TX FIFO read pointer */ 58*32be2accSGreg Ungerer #define PCITFWPR (CONFIG_MBAR + 0x8454) /* TX FIFO write pointer */ 59*32be2accSGreg Ungerer 60*32be2accSGreg Ungerer #define PCIRPSR (CONFIG_MBAR + 0x8480) /* RX packet size */ 61*32be2accSGreg Ungerer #define PCIRSAR (CONFIG_MBAR + 0x8484) /* RX start address */ 62*32be2accSGreg Ungerer #define PCIRTCR (CONFIG_MBAR + 0x8488) /* RX transaction control */ 63*32be2accSGreg Ungerer #define PCIRER (CONFIG_MBAR + 0x848c) /* RX enables */ 64*32be2accSGreg Ungerer #define PCIRNAR (CONFIG_MBAR + 0x8490) /* RX next address */ 65*32be2accSGreg Ungerer #define PCIRDCR (CONFIG_MBAR + 0x8498) /* RX done counts */ 66*32be2accSGreg Ungerer #define PCIRSR (CONFIG_MBAR + 0x849c) /* RX status */ 67*32be2accSGreg Ungerer #define PCIRFDR (CONFIG_MBAR + 0x84c0) /* RX FIFO data */ 68*32be2accSGreg Ungerer #define PCIRFSR (CONFIG_MBAR + 0x84c4) /* RX FIFO status */ 69*32be2accSGreg Ungerer #define PCIRFCR (CONFIG_MBAR + 0x84c8) /* RX FIFO control */ 70*32be2accSGreg Ungerer #define PCIRFAR (CONFIG_MBAR + 0x84cc) /* RX FIFO alarm */ 71*32be2accSGreg Ungerer #define PCIRFRPR (CONFIG_MBAR + 0x84d0) /* RX FIFO read pointer */ 72*32be2accSGreg Ungerer #define PCIRFWPR (CONFIG_MBAR + 0x84d4) /* RX FIFO write pointer */ 73*32be2accSGreg Ungerer 74*32be2accSGreg Ungerer #define PACR (CONFIG_MBAR + 0xc00) /* PCI arbiter control */ 75*32be2accSGreg Ungerer #define PASR (COFNIG_MBAR + 0xc04) /* PCI arbiter status */ 76*32be2accSGreg Ungerer 77*32be2accSGreg Ungerer /* 78*32be2accSGreg Ungerer * Definitions for the Global status and control register. 79*32be2accSGreg Ungerer */ 80*32be2accSGreg Ungerer #define PCIGSCR_PE 0x20000000 /* Parity error detected */ 81*32be2accSGreg Ungerer #define PCIGSCR_SE 0x10000000 /* System error detected */ 82*32be2accSGreg Ungerer #define PCIGSCR_XCLKBIN 0x07000000 /* XLB2CLKIN mask */ 83*32be2accSGreg Ungerer #define PCIGSCR_PEE 0x00002000 /* Parity error intr enable */ 84*32be2accSGreg Ungerer #define PCIGSCR_SEE 0x00001000 /* System error intr enable */ 85*32be2accSGreg Ungerer #define PCIGSCR_RESET 0x00000001 /* Reset bit */ 86*32be2accSGreg Ungerer 87*32be2accSGreg Ungerer /* 88*32be2accSGreg Ungerer * Bit definitions for the PCICAR configuration address register. 89*32be2accSGreg Ungerer */ 90*32be2accSGreg Ungerer #define PCICAR_E 0x80000000 /* Enable config space */ 91*32be2accSGreg Ungerer #define PCICAR_BUSN 16 /* Move bus bits */ 92*32be2accSGreg Ungerer #define PCICAR_DEVFNN 8 /* Move devfn bits */ 93*32be2accSGreg Ungerer #define PCICAR_DWORDN 0 /* Move dword bits */ 94*32be2accSGreg Ungerer 95*32be2accSGreg Ungerer /* 96*32be2accSGreg Ungerer * The initiator windows hold the memory and IO mapping information. 97*32be2accSGreg Ungerer * This macro creates the register values from the desired addresses. 98*32be2accSGreg Ungerer */ 99*32be2accSGreg Ungerer #define WXBTAR(hostaddr, pciaddr, size) \ 100*32be2accSGreg Ungerer (((hostaddr) & 0xff000000) | \ 101*32be2accSGreg Ungerer ((((size) - 1) & 0xff000000) >> 8) | \ 102*32be2accSGreg Ungerer (((pciaddr) & 0xff000000) >> 16)) 103*32be2accSGreg Ungerer 104*32be2accSGreg Ungerer #define PCIIWCR_W0_MEM 0x00000000 /* Window 0 is memory */ 105*32be2accSGreg Ungerer #define PCIIWCR_W0_IO 0x08000000 /* Window 0 is IO */ 106*32be2accSGreg Ungerer #define PCIIWCR_W0_MRD 0x00000000 /* Window 0 memory read */ 107*32be2accSGreg Ungerer #define PCIIWCR_W0_MRDL 0x02000000 /* Window 0 memory read line */ 108*32be2accSGreg Ungerer #define PCIIWCR_W0_MRDM 0x04000000 /* Window 0 memory read mult */ 109*32be2accSGreg Ungerer #define PCIIWCR_W0_E 0x01000000 /* Window 0 enable */ 110*32be2accSGreg Ungerer 111*32be2accSGreg Ungerer #define PCIIWCR_W1_MEM 0x00000000 /* Window 0 is memory */ 112*32be2accSGreg Ungerer #define PCIIWCR_W1_IO 0x00080000 /* Window 0 is IO */ 113*32be2accSGreg Ungerer #define PCIIWCR_W1_MRD 0x00000000 /* Window 0 memory read */ 114*32be2accSGreg Ungerer #define PCIIWCR_W1_MRDL 0x00020000 /* Window 0 memory read line */ 115*32be2accSGreg Ungerer #define PCIIWCR_W1_MRDM 0x00040000 /* Window 0 memory read mult */ 116*32be2accSGreg Ungerer #define PCIIWCR_W1_E 0x00010000 /* Window 0 enable */ 117*32be2accSGreg Ungerer 118*32be2accSGreg Ungerer /* 119*32be2accSGreg Ungerer * Bit definitions for the PCIBATR registers. 120*32be2accSGreg Ungerer */ 121*32be2accSGreg Ungerer #define PCITBATR0_E 0x00000001 /* Enable window 0 */ 122*32be2accSGreg Ungerer #define PCITBATR1_E 0x00000001 /* Enable window 1 */ 123*32be2accSGreg Ungerer 124*32be2accSGreg Ungerer /* 125*32be2accSGreg Ungerer * PCI arbiter support definitions and macros. 126*32be2accSGreg Ungerer */ 127*32be2accSGreg Ungerer #define PACR_INTMPRI 0x00000001 128*32be2accSGreg Ungerer #define PACR_EXTMPRI(x) (((x) & 0x1f) << 1) 129*32be2accSGreg Ungerer #define PACR_INTMINTE 0x00010000 130*32be2accSGreg Ungerer #define PACR_EXTMINTE(x) (((x) & 0x1f) << 17) 131*32be2accSGreg Ungerer #define PACR_PKMD 0x40000000 132*32be2accSGreg Ungerer #define PACR_DS 0x80000000 133*32be2accSGreg Ungerer 134*32be2accSGreg Ungerer #define PCICR1_CL(x) ((x) & 0xf) /* Cacheline size field */ 135*32be2accSGreg Ungerer #define PCICR1_LT(x) (((x) & 0xff) << 8) /* Latency timer field */ 136*32be2accSGreg Ungerer 137*32be2accSGreg Ungerer /****************************************************************************/ 138*32be2accSGreg Ungerer #endif /* M54XXPCI_H */ 139