109cfefb7SHuacai Chen // SPDX-License-Identifier: GPL-2.0
209cfefb7SHuacai Chen /*
309cfefb7SHuacai Chen * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
409cfefb7SHuacai Chen */
509cfefb7SHuacai Chen #include <linux/init.h>
609cfefb7SHuacai Chen #include <linux/sched.h>
709cfefb7SHuacai Chen #include <linux/smp.h>
809cfefb7SHuacai Chen #include <linux/mm.h>
909cfefb7SHuacai Chen #include <linux/hugetlb.h>
1009cfefb7SHuacai Chen #include <linux/export.h>
1109cfefb7SHuacai Chen
1209cfefb7SHuacai Chen #include <asm/cpu.h>
1309cfefb7SHuacai Chen #include <asm/bootinfo.h>
1409cfefb7SHuacai Chen #include <asm/mmu_context.h>
1509cfefb7SHuacai Chen #include <asm/pgtable.h>
1609cfefb7SHuacai Chen #include <asm/tlb.h>
1709cfefb7SHuacai Chen
local_flush_tlb_all(void)1809cfefb7SHuacai Chen void local_flush_tlb_all(void)
1909cfefb7SHuacai Chen {
2009cfefb7SHuacai Chen invtlb_all(INVTLB_CURRENT_ALL, 0, 0);
2109cfefb7SHuacai Chen }
2209cfefb7SHuacai Chen EXPORT_SYMBOL(local_flush_tlb_all);
2309cfefb7SHuacai Chen
local_flush_tlb_user(void)2409cfefb7SHuacai Chen void local_flush_tlb_user(void)
2509cfefb7SHuacai Chen {
2609cfefb7SHuacai Chen invtlb_all(INVTLB_CURRENT_GFALSE, 0, 0);
2709cfefb7SHuacai Chen }
2809cfefb7SHuacai Chen EXPORT_SYMBOL(local_flush_tlb_user);
2909cfefb7SHuacai Chen
local_flush_tlb_kernel(void)3009cfefb7SHuacai Chen void local_flush_tlb_kernel(void)
3109cfefb7SHuacai Chen {
3209cfefb7SHuacai Chen invtlb_all(INVTLB_CURRENT_GTRUE, 0, 0);
3309cfefb7SHuacai Chen }
3409cfefb7SHuacai Chen EXPORT_SYMBOL(local_flush_tlb_kernel);
3509cfefb7SHuacai Chen
3609cfefb7SHuacai Chen /*
3709cfefb7SHuacai Chen * All entries common to a mm share an asid. To effectively flush
3809cfefb7SHuacai Chen * these entries, we just bump the asid.
3909cfefb7SHuacai Chen */
local_flush_tlb_mm(struct mm_struct * mm)4009cfefb7SHuacai Chen void local_flush_tlb_mm(struct mm_struct *mm)
4109cfefb7SHuacai Chen {
4209cfefb7SHuacai Chen int cpu;
4309cfefb7SHuacai Chen
4409cfefb7SHuacai Chen preempt_disable();
4509cfefb7SHuacai Chen
4609cfefb7SHuacai Chen cpu = smp_processor_id();
4709cfefb7SHuacai Chen
4809cfefb7SHuacai Chen if (asid_valid(mm, cpu))
4909cfefb7SHuacai Chen drop_mmu_context(mm, cpu);
5009cfefb7SHuacai Chen else
5109cfefb7SHuacai Chen cpumask_clear_cpu(cpu, mm_cpumask(mm));
5209cfefb7SHuacai Chen
5309cfefb7SHuacai Chen preempt_enable();
5409cfefb7SHuacai Chen }
5509cfefb7SHuacai Chen
local_flush_tlb_range(struct vm_area_struct * vma,unsigned long start,unsigned long end)5609cfefb7SHuacai Chen void local_flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
5709cfefb7SHuacai Chen unsigned long end)
5809cfefb7SHuacai Chen {
5909cfefb7SHuacai Chen struct mm_struct *mm = vma->vm_mm;
6009cfefb7SHuacai Chen int cpu = smp_processor_id();
6109cfefb7SHuacai Chen
6209cfefb7SHuacai Chen if (asid_valid(mm, cpu)) {
6309cfefb7SHuacai Chen unsigned long size, flags;
6409cfefb7SHuacai Chen
6509cfefb7SHuacai Chen local_irq_save(flags);
6609cfefb7SHuacai Chen start = round_down(start, PAGE_SIZE << 1);
6709cfefb7SHuacai Chen end = round_up(end, PAGE_SIZE << 1);
6809cfefb7SHuacai Chen size = (end - start) >> (PAGE_SHIFT + 1);
6909cfefb7SHuacai Chen if (size <= (current_cpu_data.tlbsizestlbsets ?
7009cfefb7SHuacai Chen current_cpu_data.tlbsize / 8 :
7109cfefb7SHuacai Chen current_cpu_data.tlbsize / 2)) {
7209cfefb7SHuacai Chen int asid = cpu_asid(cpu, mm);
7309cfefb7SHuacai Chen
7409cfefb7SHuacai Chen while (start < end) {
7509cfefb7SHuacai Chen invtlb(INVTLB_ADDR_GFALSE_AND_ASID, asid, start);
7609cfefb7SHuacai Chen start += (PAGE_SIZE << 1);
7709cfefb7SHuacai Chen }
7809cfefb7SHuacai Chen } else {
7909cfefb7SHuacai Chen drop_mmu_context(mm, cpu);
8009cfefb7SHuacai Chen }
8109cfefb7SHuacai Chen local_irq_restore(flags);
8209cfefb7SHuacai Chen } else {
8309cfefb7SHuacai Chen cpumask_clear_cpu(cpu, mm_cpumask(mm));
8409cfefb7SHuacai Chen }
8509cfefb7SHuacai Chen }
8609cfefb7SHuacai Chen
local_flush_tlb_kernel_range(unsigned long start,unsigned long end)8709cfefb7SHuacai Chen void local_flush_tlb_kernel_range(unsigned long start, unsigned long end)
8809cfefb7SHuacai Chen {
8909cfefb7SHuacai Chen unsigned long size, flags;
9009cfefb7SHuacai Chen
9109cfefb7SHuacai Chen local_irq_save(flags);
9209cfefb7SHuacai Chen size = (end - start + (PAGE_SIZE - 1)) >> PAGE_SHIFT;
9309cfefb7SHuacai Chen size = (size + 1) >> 1;
9409cfefb7SHuacai Chen if (size <= (current_cpu_data.tlbsizestlbsets ?
9509cfefb7SHuacai Chen current_cpu_data.tlbsize / 8 :
9609cfefb7SHuacai Chen current_cpu_data.tlbsize / 2)) {
9709cfefb7SHuacai Chen
9809cfefb7SHuacai Chen start &= (PAGE_MASK << 1);
9909cfefb7SHuacai Chen end += ((PAGE_SIZE << 1) - 1);
10009cfefb7SHuacai Chen end &= (PAGE_MASK << 1);
10109cfefb7SHuacai Chen
10209cfefb7SHuacai Chen while (start < end) {
10309cfefb7SHuacai Chen invtlb_addr(INVTLB_ADDR_GTRUE_OR_ASID, 0, start);
10409cfefb7SHuacai Chen start += (PAGE_SIZE << 1);
10509cfefb7SHuacai Chen }
10609cfefb7SHuacai Chen } else {
10709cfefb7SHuacai Chen local_flush_tlb_kernel();
10809cfefb7SHuacai Chen }
10909cfefb7SHuacai Chen local_irq_restore(flags);
11009cfefb7SHuacai Chen }
11109cfefb7SHuacai Chen
local_flush_tlb_page(struct vm_area_struct * vma,unsigned long page)11209cfefb7SHuacai Chen void local_flush_tlb_page(struct vm_area_struct *vma, unsigned long page)
11309cfefb7SHuacai Chen {
11409cfefb7SHuacai Chen int cpu = smp_processor_id();
11509cfefb7SHuacai Chen
11609cfefb7SHuacai Chen if (asid_valid(vma->vm_mm, cpu)) {
11709cfefb7SHuacai Chen int newpid;
11809cfefb7SHuacai Chen
11909cfefb7SHuacai Chen newpid = cpu_asid(cpu, vma->vm_mm);
12009cfefb7SHuacai Chen page &= (PAGE_MASK << 1);
12109cfefb7SHuacai Chen invtlb(INVTLB_ADDR_GFALSE_AND_ASID, newpid, page);
12209cfefb7SHuacai Chen } else {
12309cfefb7SHuacai Chen cpumask_clear_cpu(cpu, mm_cpumask(vma->vm_mm));
12409cfefb7SHuacai Chen }
12509cfefb7SHuacai Chen }
12609cfefb7SHuacai Chen
12709cfefb7SHuacai Chen /*
12809cfefb7SHuacai Chen * This one is only used for pages with the global bit set so we don't care
12909cfefb7SHuacai Chen * much about the ASID.
13009cfefb7SHuacai Chen */
local_flush_tlb_one(unsigned long page)13109cfefb7SHuacai Chen void local_flush_tlb_one(unsigned long page)
13209cfefb7SHuacai Chen {
13309cfefb7SHuacai Chen page &= (PAGE_MASK << 1);
13409cfefb7SHuacai Chen invtlb_addr(INVTLB_ADDR_GTRUE_OR_ASID, 0, page);
13509cfefb7SHuacai Chen }
13609cfefb7SHuacai Chen
__update_hugetlb(struct vm_area_struct * vma,unsigned long address,pte_t * ptep)13709cfefb7SHuacai Chen static void __update_hugetlb(struct vm_area_struct *vma, unsigned long address, pte_t *ptep)
13809cfefb7SHuacai Chen {
13909cfefb7SHuacai Chen #ifdef CONFIG_HUGETLB_PAGE
14009cfefb7SHuacai Chen int idx;
14109cfefb7SHuacai Chen unsigned long lo;
14209cfefb7SHuacai Chen unsigned long flags;
14309cfefb7SHuacai Chen
14409cfefb7SHuacai Chen local_irq_save(flags);
14509cfefb7SHuacai Chen
14609cfefb7SHuacai Chen address &= (PAGE_MASK << 1);
14709cfefb7SHuacai Chen write_csr_entryhi(address);
14809cfefb7SHuacai Chen tlb_probe();
14909cfefb7SHuacai Chen idx = read_csr_tlbidx();
15009cfefb7SHuacai Chen write_csr_pagesize(PS_HUGE_SIZE);
15109cfefb7SHuacai Chen lo = pmd_to_entrylo(pte_val(*ptep));
15209cfefb7SHuacai Chen write_csr_entrylo0(lo);
15309cfefb7SHuacai Chen write_csr_entrylo1(lo + (HPAGE_SIZE >> 1));
15409cfefb7SHuacai Chen
15509cfefb7SHuacai Chen if (idx < 0)
15609cfefb7SHuacai Chen tlb_write_random();
15709cfefb7SHuacai Chen else
15809cfefb7SHuacai Chen tlb_write_indexed();
15909cfefb7SHuacai Chen write_csr_pagesize(PS_DEFAULT_SIZE);
16009cfefb7SHuacai Chen
16109cfefb7SHuacai Chen local_irq_restore(flags);
16209cfefb7SHuacai Chen #endif
16309cfefb7SHuacai Chen }
16409cfefb7SHuacai Chen
__update_tlb(struct vm_area_struct * vma,unsigned long address,pte_t * ptep)16509cfefb7SHuacai Chen void __update_tlb(struct vm_area_struct *vma, unsigned long address, pte_t *ptep)
16609cfefb7SHuacai Chen {
16709cfefb7SHuacai Chen int idx;
16809cfefb7SHuacai Chen unsigned long flags;
16909cfefb7SHuacai Chen
17009cfefb7SHuacai Chen if (cpu_has_ptw)
17109cfefb7SHuacai Chen return;
17209cfefb7SHuacai Chen
17309cfefb7SHuacai Chen /*
17409cfefb7SHuacai Chen * Handle debugger faulting in for debugee.
17509cfefb7SHuacai Chen */
17609cfefb7SHuacai Chen if (current->active_mm != vma->vm_mm)
17709cfefb7SHuacai Chen return;
17809cfefb7SHuacai Chen
17909cfefb7SHuacai Chen if (pte_val(*ptep) & _PAGE_HUGE) {
18009cfefb7SHuacai Chen __update_hugetlb(vma, address, ptep);
18109cfefb7SHuacai Chen return;
18209cfefb7SHuacai Chen }
18309cfefb7SHuacai Chen
18409cfefb7SHuacai Chen local_irq_save(flags);
18509cfefb7SHuacai Chen
18609cfefb7SHuacai Chen if ((unsigned long)ptep & sizeof(pte_t))
18709cfefb7SHuacai Chen ptep--;
18809cfefb7SHuacai Chen
18909cfefb7SHuacai Chen address &= (PAGE_MASK << 1);
19009cfefb7SHuacai Chen write_csr_entryhi(address);
19109cfefb7SHuacai Chen tlb_probe();
19209cfefb7SHuacai Chen idx = read_csr_tlbidx();
19309cfefb7SHuacai Chen write_csr_pagesize(PS_DEFAULT_SIZE);
19409cfefb7SHuacai Chen write_csr_entrylo0(pte_val(*ptep++));
19509cfefb7SHuacai Chen write_csr_entrylo1(pte_val(*ptep));
19609cfefb7SHuacai Chen if (idx < 0)
19709cfefb7SHuacai Chen tlb_write_random();
19809cfefb7SHuacai Chen else
19909cfefb7SHuacai Chen tlb_write_indexed();
20009cfefb7SHuacai Chen
20109cfefb7SHuacai Chen local_irq_restore(flags);
20209cfefb7SHuacai Chen }
20309cfefb7SHuacai Chen
setup_ptwalker(void)20409cfefb7SHuacai Chen static void setup_ptwalker(void)
20509cfefb7SHuacai Chen {
20609cfefb7SHuacai Chen unsigned long pwctl0, pwctl1;
20709cfefb7SHuacai Chen unsigned long pgd_i = 0, pgd_w = 0;
20809cfefb7SHuacai Chen unsigned long pud_i = 0, pud_w = 0;
20909cfefb7SHuacai Chen unsigned long pmd_i = 0, pmd_w = 0;
21009cfefb7SHuacai Chen unsigned long pte_i = 0, pte_w = 0;
21109cfefb7SHuacai Chen
21209cfefb7SHuacai Chen pgd_i = PGDIR_SHIFT;
21309cfefb7SHuacai Chen pgd_w = PAGE_SHIFT - 3;
21409cfefb7SHuacai Chen #if CONFIG_PGTABLE_LEVELS > 3
21509cfefb7SHuacai Chen pud_i = PUD_SHIFT;
21609cfefb7SHuacai Chen pud_w = PAGE_SHIFT - 3;
21709cfefb7SHuacai Chen #endif
21809cfefb7SHuacai Chen #if CONFIG_PGTABLE_LEVELS > 2
21909cfefb7SHuacai Chen pmd_i = PMD_SHIFT;
22009cfefb7SHuacai Chen pmd_w = PAGE_SHIFT - 3;
22109cfefb7SHuacai Chen #endif
22209cfefb7SHuacai Chen pte_i = PAGE_SHIFT;
22309cfefb7SHuacai Chen pte_w = PAGE_SHIFT - 3;
22409cfefb7SHuacai Chen
22509cfefb7SHuacai Chen pwctl0 = pte_i | pte_w << 5 | pmd_i << 10 | pmd_w << 15 | pud_i << 20 | pud_w << 25;
22609cfefb7SHuacai Chen pwctl1 = pgd_i | pgd_w << 6;
22709cfefb7SHuacai Chen
22809cfefb7SHuacai Chen if (cpu_has_ptw)
22909cfefb7SHuacai Chen pwctl1 |= CSR_PWCTL1_PTW;
23009cfefb7SHuacai Chen
23109cfefb7SHuacai Chen csr_write64(pwctl0, LOONGARCH_CSR_PWCTL0);
23209cfefb7SHuacai Chen csr_write64(pwctl1, LOONGARCH_CSR_PWCTL1);
23309cfefb7SHuacai Chen csr_write64((long)swapper_pg_dir, LOONGARCH_CSR_PGDH);
23409cfefb7SHuacai Chen csr_write64((long)invalid_pg_dir, LOONGARCH_CSR_PGDL);
23509cfefb7SHuacai Chen csr_write64((long)smp_processor_id(), LOONGARCH_CSR_TMID);
23609cfefb7SHuacai Chen }
23709cfefb7SHuacai Chen
output_pgtable_bits_defines(void)23809cfefb7SHuacai Chen static void output_pgtable_bits_defines(void)
23909cfefb7SHuacai Chen {
24009cfefb7SHuacai Chen #define pr_define(fmt, ...) \
24109cfefb7SHuacai Chen pr_debug("#define " fmt, ##__VA_ARGS__)
24209cfefb7SHuacai Chen
24309cfefb7SHuacai Chen pr_debug("#include <asm/asm.h>\n");
24409cfefb7SHuacai Chen pr_debug("#include <asm/regdef.h>\n");
24509cfefb7SHuacai Chen pr_debug("\n");
24609cfefb7SHuacai Chen
24709cfefb7SHuacai Chen pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
24809cfefb7SHuacai Chen pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
24909cfefb7SHuacai Chen pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
25009cfefb7SHuacai Chen pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
25109cfefb7SHuacai Chen pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
25209cfefb7SHuacai Chen pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
253d4b6f156SHuacai Chen pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
254d4b6f156SHuacai Chen pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
255d4b6f156SHuacai Chen pr_define("PFN_PTE_SHIFT %d\n", PFN_PTE_SHIFT);
256d4b6f156SHuacai Chen pr_debug("\n");
25709cfefb7SHuacai Chen }
258d4b6f156SHuacai Chen
259d4b6f156SHuacai Chen #ifdef CONFIG_NUMA
26009cfefb7SHuacai Chen unsigned long pcpu_handlers[NR_CPUS];
261*1299a129SHuacai Chen #endif
26209cfefb7SHuacai Chen extern long exception_handlers[VECSIZE * 128 / sizeof(long)];
26309cfefb7SHuacai Chen
setup_tlb_handler(int cpu)264d4b6f156SHuacai Chen static void setup_tlb_handler(int cpu)
26509cfefb7SHuacai Chen {
26609cfefb7SHuacai Chen setup_ptwalker();
26709cfefb7SHuacai Chen local_flush_tlb_all();
26809cfefb7SHuacai Chen
26909cfefb7SHuacai Chen /* The tlb handlers are generated only once */
27009cfefb7SHuacai Chen if (cpu == 0) {
27109cfefb7SHuacai Chen memcpy((void *)tlbrentry, handle_tlb_refill, 0x80);
27209cfefb7SHuacai Chen local_flush_icache_range(tlbrentry, tlbrentry + 0x80);
27309cfefb7SHuacai Chen if (!cpu_has_ptw) {
27409cfefb7SHuacai Chen set_handler(EXCCODE_TLBI * VECSIZE, handle_tlb_load, VECSIZE);
275d4b6f156SHuacai Chen set_handler(EXCCODE_TLBL * VECSIZE, handle_tlb_load, VECSIZE);
276d4b6f156SHuacai Chen set_handler(EXCCODE_TLBS * VECSIZE, handle_tlb_store, VECSIZE);
277d4b6f156SHuacai Chen set_handler(EXCCODE_TLBM * VECSIZE, handle_tlb_modify, VECSIZE);
278d4b6f156SHuacai Chen } else {
279d4b6f156SHuacai Chen set_handler(EXCCODE_TLBI * VECSIZE, handle_tlb_load_ptw, VECSIZE);
280d4b6f156SHuacai Chen set_handler(EXCCODE_TLBL * VECSIZE, handle_tlb_load_ptw, VECSIZE);
281d4b6f156SHuacai Chen set_handler(EXCCODE_TLBS * VECSIZE, handle_tlb_store_ptw, VECSIZE);
282d4b6f156SHuacai Chen set_handler(EXCCODE_TLBM * VECSIZE, handle_tlb_modify_ptw, VECSIZE);
283d4b6f156SHuacai Chen }
284bab1c299SHuacai Chen set_handler(EXCCODE_TLBNR * VECSIZE, handle_tlb_protect, VECSIZE);
285d4b6f156SHuacai Chen set_handler(EXCCODE_TLBNX * VECSIZE, handle_tlb_protect, VECSIZE);
286d4b6f156SHuacai Chen set_handler(EXCCODE_TLBPE * VECSIZE, handle_tlb_protect, VECSIZE);
287d4b6f156SHuacai Chen } else {
288d4b6f156SHuacai Chen int vec_sz __maybe_unused;
28926808cebSHuacai Chen void *addr __maybe_unused;
290d4b6f156SHuacai Chen struct page *page __maybe_unused;
291d4b6f156SHuacai Chen
29226808cebSHuacai Chen /* Avoid lockdep warning */
29326808cebSHuacai Chen rcu_cpu_starting(cpu);
294d4b6f156SHuacai Chen
295d4b6f156SHuacai Chen #if defined(CONFIG_NUMA) && !defined(CONFIG_PREEMPT_RT)
296d4b6f156SHuacai Chen vec_sz = sizeof(exception_handlers);
29709cfefb7SHuacai Chen
29809cfefb7SHuacai Chen if (pcpu_handlers[cpu])
299d4b6f156SHuacai Chen return;
30009cfefb7SHuacai Chen
30109cfefb7SHuacai Chen page = alloc_pages_node(cpu_to_node(cpu), GFP_ATOMIC, get_order(vec_sz));
30209cfefb7SHuacai Chen if (!page)
30309cfefb7SHuacai Chen return;
304*1299a129SHuacai Chen
305d4b6f156SHuacai Chen addr = page_address(page);
306*1299a129SHuacai Chen pcpu_handlers[cpu] = (unsigned long)addr;
30709cfefb7SHuacai Chen memcpy((void *)addr, (void *)eentry, vec_sz);
308 local_flush_icache_range((unsigned long)addr, (unsigned long)addr + vec_sz);
309 csr_write64(pcpu_handlers[cpu], LOONGARCH_CSR_EENTRY);
310 csr_write64(pcpu_handlers[cpu], LOONGARCH_CSR_MERRENTRY);
311 csr_write64(pcpu_handlers[cpu] + 80*VECSIZE, LOONGARCH_CSR_TLBRENTRY);
312 #endif
313 }
314 }
315
tlb_init(int cpu)316 void tlb_init(int cpu)
317 {
318 write_csr_pagesize(PS_DEFAULT_SIZE);
319 write_csr_stlbpgsize(PS_DEFAULT_SIZE);
320 write_csr_tlbrefill_pagesize(PS_DEFAULT_SIZE);
321
322 setup_tlb_handler(cpu);
323 output_pgtable_bits_defines();
324 }
325