xref: /openbmc/linux/arch/ia64/pci/fixup.c (revision 03ab8e6297acd1bc0eedaa050e2a1635c576fd11)
1b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
26b5c76b8SEiichiro Oiwa /*
36b5c76b8SEiichiro Oiwa  * Exceptions for specific devices. Usually work-arounds for fatal design flaws.
46b5c76b8SEiichiro Oiwa  * Derived from fixup.c of i386 tree.
56b5c76b8SEiichiro Oiwa  */
66b5c76b8SEiichiro Oiwa 
76b5c76b8SEiichiro Oiwa #include <linux/pci.h>
86b5c76b8SEiichiro Oiwa #include <linux/init.h>
9058a2e1bSSander Eikelenboom #include <linux/vgaarb.h>
1020cde694SBruno Prémont #include <linux/screen_info.h>
11df41017eSChristoph Hellwig #include <asm/uv/uv.h>
126b5c76b8SEiichiro Oiwa 
136b5c76b8SEiichiro Oiwa /*
146b5c76b8SEiichiro Oiwa  * Fixup to mark boot BIOS video selected by BIOS before it changes
156b5c76b8SEiichiro Oiwa  *
166b5c76b8SEiichiro Oiwa  * From information provided by "Jon Smirl" <jonsmirl@gmail.com>
176b5c76b8SEiichiro Oiwa  *
186b5c76b8SEiichiro Oiwa  * The standard boot ROM sequence for an x86 machine uses the BIOS
196b5c76b8SEiichiro Oiwa  * to select an initial video card for boot display. This boot video
200c0e0736SBjorn Helgaas  * card will have its BIOS copied to 0xC0000 in system RAM.
216b5c76b8SEiichiro Oiwa  * IORESOURCE_ROM_SHADOW is used to associate the boot video
226b5c76b8SEiichiro Oiwa  * card with this copy. On laptops this copy has to be used since
236b5c76b8SEiichiro Oiwa  * the main ROM may be compressed or combined with another image.
24058a2e1bSSander Eikelenboom  * See pci_map_rom() for use of this flag. Before marking the device
25058a2e1bSSander Eikelenboom  * with IORESOURCE_ROM_SHADOW check if a vga_default_device is already set
260c0e0736SBjorn Helgaas  * by either arch code or vga-arbitration; if so only apply the fixup to this
270c0e0736SBjorn Helgaas  * already-determined primary video card.
286b5c76b8SEiichiro Oiwa  */
296b5c76b8SEiichiro Oiwa 
pci_fixup_video(struct pci_dev * pdev)305b5e76e9SGreg Kroah-Hartman static void pci_fixup_video(struct pci_dev *pdev)
316b5c76b8SEiichiro Oiwa {
326b5c76b8SEiichiro Oiwa 	struct pci_dev *bridge;
336b5c76b8SEiichiro Oiwa 	struct pci_bus *bus;
346b5c76b8SEiichiro Oiwa 	u16 config;
350c0e0736SBjorn Helgaas 	struct resource *res;
366b5c76b8SEiichiro Oiwa 
37df41017eSChristoph Hellwig 	if (is_uv_system())
386b5c76b8SEiichiro Oiwa 		return;
396b5c76b8SEiichiro Oiwa 	/* Maybe, this machine supports legacy memory map. */
406b5c76b8SEiichiro Oiwa 
416b5c76b8SEiichiro Oiwa 	/* Is VGA routed to us? */
426b5c76b8SEiichiro Oiwa 	bus = pdev->bus;
436b5c76b8SEiichiro Oiwa 	while (bus) {
446b5c76b8SEiichiro Oiwa 		bridge = bus->self;
456b5c76b8SEiichiro Oiwa 
466b5c76b8SEiichiro Oiwa 		/*
476b5c76b8SEiichiro Oiwa 		 * From information provided by
486b5c76b8SEiichiro Oiwa 		 * "David Miller" <davem@davemloft.net>
496b5c76b8SEiichiro Oiwa 		 * The bridge control register is valid for PCI header
506b5c76b8SEiichiro Oiwa 		 * type BRIDGE, or CARDBUS. Host to PCI controllers use
516b5c76b8SEiichiro Oiwa 		 * PCI header type NORMAL.
526b5c76b8SEiichiro Oiwa 		 */
5311a3bd09SYijing Wang 		if (bridge && (pci_is_bridge(bridge))) {
546b5c76b8SEiichiro Oiwa 			pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
556b5c76b8SEiichiro Oiwa 						&config);
566b5c76b8SEiichiro Oiwa 			if (!(config & PCI_BRIDGE_CTL_VGA))
576b5c76b8SEiichiro Oiwa 				return;
586b5c76b8SEiichiro Oiwa 		}
596b5c76b8SEiichiro Oiwa 		bus = bus->parent;
606b5c76b8SEiichiro Oiwa 	}
61058a2e1bSSander Eikelenboom 	if (!vga_default_device() || pdev == vga_default_device()) {
626b5c76b8SEiichiro Oiwa 		pci_read_config_word(pdev, PCI_COMMAND, &config);
636b5c76b8SEiichiro Oiwa 		if (config & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
640c0e0736SBjorn Helgaas 			res = &pdev->resource[PCI_ROM_RESOURCE];
650c0e0736SBjorn Helgaas 
660c0e0736SBjorn Helgaas 			pci_disable_rom(pdev);
670c0e0736SBjorn Helgaas 			if (res->parent)
680c0e0736SBjorn Helgaas 				release_resource(res);
690c0e0736SBjorn Helgaas 
700c0e0736SBjorn Helgaas 			res->start = 0xC0000;
710c0e0736SBjorn Helgaas 			res->end = res->start + 0x20000 - 1;
720c0e0736SBjorn Helgaas 			res->flags = IORESOURCE_MEM | IORESOURCE_ROM_SHADOW |
7363e22924SBjorn Helgaas 				     IORESOURCE_PCI_FIXED;
740c0e0736SBjorn Helgaas 			dev_info(&pdev->dev, "Video device with shadowed ROM at %pR\n",
750c0e0736SBjorn Helgaas 				 res);
766b5c76b8SEiichiro Oiwa 		}
776b5c76b8SEiichiro Oiwa 	}
78058a2e1bSSander Eikelenboom }
79*66d28b21SBjorn Helgaas DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_ANY_ID, PCI_ANY_ID,
80058a2e1bSSander Eikelenboom 			       PCI_CLASS_DISPLAY_VGA, 8, pci_fixup_video);
81