xref: /openbmc/linux/arch/ia64/kernel/mca.c (revision 76e677e25dd3d8af77d0b3810eacaacaf2f93f2f)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  * File:	mca.c
31da177e4SLinus Torvalds  * Purpose:	Generic MCA handling layer
41da177e4SLinus Torvalds  *
51da177e4SLinus Torvalds  * Updated for latest kernel
61da177e4SLinus Torvalds  * Copyright (C) 2003 Hewlett-Packard Co
71da177e4SLinus Torvalds  *	David Mosberger-Tang <davidm@hpl.hp.com>
81da177e4SLinus Torvalds  *
91da177e4SLinus Torvalds  * Copyright (C) 2002 Dell Inc.
101da177e4SLinus Torvalds  * Copyright (C) Matt Domsch (Matt_Domsch@dell.com)
111da177e4SLinus Torvalds  *
121da177e4SLinus Torvalds  * Copyright (C) 2002 Intel
131da177e4SLinus Torvalds  * Copyright (C) Jenna Hall (jenna.s.hall@intel.com)
141da177e4SLinus Torvalds  *
151da177e4SLinus Torvalds  * Copyright (C) 2001 Intel
161da177e4SLinus Torvalds  * Copyright (C) Fred Lewis (frederick.v.lewis@intel.com)
171da177e4SLinus Torvalds  *
181da177e4SLinus Torvalds  * Copyright (C) 2000 Intel
191da177e4SLinus Torvalds  * Copyright (C) Chuck Fleckenstein (cfleck@co.intel.com)
201da177e4SLinus Torvalds  *
211da177e4SLinus Torvalds  * Copyright (C) 1999, 2004 Silicon Graphics, Inc.
221da177e4SLinus Torvalds  * Copyright (C) Vijay Chander(vijay@engr.sgi.com)
231da177e4SLinus Torvalds  *
241da177e4SLinus Torvalds  * 03/04/15 D. Mosberger Added INIT backtrace support.
251da177e4SLinus Torvalds  * 02/03/25 M. Domsch	GUID cleanups
261da177e4SLinus Torvalds  *
271da177e4SLinus Torvalds  * 02/01/04 J. Hall	Aligned MCA stack to 16 bytes, added platform vs. CPU
281da177e4SLinus Torvalds  *			error flag, set SAL default return values, changed
291da177e4SLinus Torvalds  *			error record structure to linked list, added init call
301da177e4SLinus Torvalds  *			to sal_get_state_info_size().
311da177e4SLinus Torvalds  *
321da177e4SLinus Torvalds  * 01/01/03 F. Lewis    Added setup of CMCI and CPEI IRQs, logging of corrected
331da177e4SLinus Torvalds  *                      platform errors, completed code for logging of
341da177e4SLinus Torvalds  *                      corrected & uncorrected machine check errors, and
351da177e4SLinus Torvalds  *                      updated for conformance with Nov. 2000 revision of the
361da177e4SLinus Torvalds  *                      SAL 3.0 spec.
371da177e4SLinus Torvalds  * 00/03/29 C. Fleckenstein  Fixed PAL/SAL update issues, began MCA bug fixes, logging issues,
381da177e4SLinus Torvalds  *                           added min save state dump, added INIT handler.
391da177e4SLinus Torvalds  *
401da177e4SLinus Torvalds  * 2003-12-08 Keith Owens <kaos@sgi.com>
411da177e4SLinus Torvalds  *            smp_call_function() must not be called from interrupt context (can
421da177e4SLinus Torvalds  *            deadlock on tasklist_lock).  Use keventd to call smp_call_function().
431da177e4SLinus Torvalds  *
441da177e4SLinus Torvalds  * 2004-02-01 Keith Owens <kaos@sgi.com>
451da177e4SLinus Torvalds  *            Avoid deadlock when using printk() for MCA and INIT records.
461da177e4SLinus Torvalds  *            Delete all record printing code, moved to salinfo_decode in user space.
471da177e4SLinus Torvalds  *            Mark variables and functions static where possible.
481da177e4SLinus Torvalds  *            Delete dead variables and functions.
491da177e4SLinus Torvalds  *            Reorder to remove the need for forward declarations and to consolidate
501da177e4SLinus Torvalds  *            related code.
517f613c7dSKeith Owens  *
527f613c7dSKeith Owens  * 2005-08-12 Keith Owens <kaos@sgi.com>
537f613c7dSKeith Owens  *	      Convert MCA/INIT handlers to use per event stacks and SAL/OS state.
541da177e4SLinus Torvalds  */
551da177e4SLinus Torvalds #include <linux/config.h>
561da177e4SLinus Torvalds #include <linux/types.h>
571da177e4SLinus Torvalds #include <linux/init.h>
581da177e4SLinus Torvalds #include <linux/sched.h>
591da177e4SLinus Torvalds #include <linux/interrupt.h>
601da177e4SLinus Torvalds #include <linux/irq.h>
611da177e4SLinus Torvalds #include <linux/kallsyms.h>
621da177e4SLinus Torvalds #include <linux/smp_lock.h>
631da177e4SLinus Torvalds #include <linux/bootmem.h>
641da177e4SLinus Torvalds #include <linux/acpi.h>
651da177e4SLinus Torvalds #include <linux/timer.h>
661da177e4SLinus Torvalds #include <linux/module.h>
671da177e4SLinus Torvalds #include <linux/kernel.h>
681da177e4SLinus Torvalds #include <linux/smp.h>
691da177e4SLinus Torvalds #include <linux/workqueue.h>
701da177e4SLinus Torvalds 
711da177e4SLinus Torvalds #include <asm/delay.h>
721da177e4SLinus Torvalds #include <asm/machvec.h>
731da177e4SLinus Torvalds #include <asm/meminit.h>
741da177e4SLinus Torvalds #include <asm/page.h>
751da177e4SLinus Torvalds #include <asm/ptrace.h>
761da177e4SLinus Torvalds #include <asm/system.h>
771da177e4SLinus Torvalds #include <asm/sal.h>
781da177e4SLinus Torvalds #include <asm/mca.h>
791da177e4SLinus Torvalds 
801da177e4SLinus Torvalds #include <asm/irq.h>
811da177e4SLinus Torvalds #include <asm/hw_irq.h>
821da177e4SLinus Torvalds 
837f613c7dSKeith Owens #include "entry.h"
847f613c7dSKeith Owens 
851da177e4SLinus Torvalds #if defined(IA64_MCA_DEBUG_INFO)
861da177e4SLinus Torvalds # define IA64_MCA_DEBUG(fmt...)	printk(fmt)
871da177e4SLinus Torvalds #else
881da177e4SLinus Torvalds # define IA64_MCA_DEBUG(fmt...)
891da177e4SLinus Torvalds #endif
901da177e4SLinus Torvalds 
911da177e4SLinus Torvalds /* Used by mca_asm.S */
927f613c7dSKeith Owens u32				ia64_mca_serialize;
931da177e4SLinus Torvalds DEFINE_PER_CPU(u64, ia64_mca_data); /* == __per_cpu_mca[smp_processor_id()] */
941da177e4SLinus Torvalds DEFINE_PER_CPU(u64, ia64_mca_per_cpu_pte); /* PTE to map per-CPU area */
951da177e4SLinus Torvalds DEFINE_PER_CPU(u64, ia64_mca_pal_pte);	    /* PTE to map PAL code */
961da177e4SLinus Torvalds DEFINE_PER_CPU(u64, ia64_mca_pal_base);    /* vaddr PAL code granule */
971da177e4SLinus Torvalds 
981da177e4SLinus Torvalds unsigned long __per_cpu_mca[NR_CPUS];
991da177e4SLinus Torvalds 
1001da177e4SLinus Torvalds /* In mca_asm.S */
1017f613c7dSKeith Owens extern void			ia64_os_init_dispatch_monarch (void);
1027f613c7dSKeith Owens extern void			ia64_os_init_dispatch_slave (void);
1037f613c7dSKeith Owens 
1047f613c7dSKeith Owens static int monarch_cpu = -1;
1051da177e4SLinus Torvalds 
1061da177e4SLinus Torvalds static ia64_mc_info_t		ia64_mc_info;
1071da177e4SLinus Torvalds 
1081da177e4SLinus Torvalds #define MAX_CPE_POLL_INTERVAL (15*60*HZ) /* 15 minutes */
1091da177e4SLinus Torvalds #define MIN_CPE_POLL_INTERVAL (2*60*HZ)  /* 2 minutes */
1101da177e4SLinus Torvalds #define CMC_POLL_INTERVAL     (1*60*HZ)  /* 1 minute */
1111da177e4SLinus Torvalds #define CPE_HISTORY_LENGTH    5
1121da177e4SLinus Torvalds #define CMC_HISTORY_LENGTH    5
1131da177e4SLinus Torvalds 
1141da177e4SLinus Torvalds static struct timer_list cpe_poll_timer;
1151da177e4SLinus Torvalds static struct timer_list cmc_poll_timer;
1161da177e4SLinus Torvalds /*
1171da177e4SLinus Torvalds  * This variable tells whether we are currently in polling mode.
1181da177e4SLinus Torvalds  * Start with this in the wrong state so we won't play w/ timers
1191da177e4SLinus Torvalds  * before the system is ready.
1201da177e4SLinus Torvalds  */
1211da177e4SLinus Torvalds static int cmc_polling_enabled = 1;
1221da177e4SLinus Torvalds 
1231da177e4SLinus Torvalds /*
1241da177e4SLinus Torvalds  * Clearing this variable prevents CPE polling from getting activated
1251da177e4SLinus Torvalds  * in mca_late_init.  Use it if your system doesn't provide a CPEI,
1261da177e4SLinus Torvalds  * but encounters problems retrieving CPE logs.  This should only be
1271da177e4SLinus Torvalds  * necessary for debugging.
1281da177e4SLinus Torvalds  */
1291da177e4SLinus Torvalds static int cpe_poll_enabled = 1;
1301da177e4SLinus Torvalds 
1311da177e4SLinus Torvalds extern void salinfo_log_wakeup(int type, u8 *buffer, u64 size, int irqsafe);
1321da177e4SLinus Torvalds 
1331da177e4SLinus Torvalds static int mca_init;
1341da177e4SLinus Torvalds 
1351da177e4SLinus Torvalds /*
1361da177e4SLinus Torvalds  * IA64_MCA log support
1371da177e4SLinus Torvalds  */
1381da177e4SLinus Torvalds #define IA64_MAX_LOGS		2	/* Double-buffering for nested MCAs */
1391da177e4SLinus Torvalds #define IA64_MAX_LOG_TYPES      4   /* MCA, INIT, CMC, CPE */
1401da177e4SLinus Torvalds 
1411da177e4SLinus Torvalds typedef struct ia64_state_log_s
1421da177e4SLinus Torvalds {
1431da177e4SLinus Torvalds 	spinlock_t	isl_lock;
1441da177e4SLinus Torvalds 	int		isl_index;
1451da177e4SLinus Torvalds 	unsigned long	isl_count;
1461da177e4SLinus Torvalds 	ia64_err_rec_t  *isl_log[IA64_MAX_LOGS]; /* need space to store header + error log */
1471da177e4SLinus Torvalds } ia64_state_log_t;
1481da177e4SLinus Torvalds 
1491da177e4SLinus Torvalds static ia64_state_log_t ia64_state_log[IA64_MAX_LOG_TYPES];
1501da177e4SLinus Torvalds 
1511da177e4SLinus Torvalds #define IA64_LOG_ALLOCATE(it, size) \
1521da177e4SLinus Torvalds 	{ia64_state_log[it].isl_log[IA64_LOG_CURR_INDEX(it)] = \
1531da177e4SLinus Torvalds 		(ia64_err_rec_t *)alloc_bootmem(size); \
1541da177e4SLinus Torvalds 	ia64_state_log[it].isl_log[IA64_LOG_NEXT_INDEX(it)] = \
1551da177e4SLinus Torvalds 		(ia64_err_rec_t *)alloc_bootmem(size);}
1561da177e4SLinus Torvalds #define IA64_LOG_LOCK_INIT(it) spin_lock_init(&ia64_state_log[it].isl_lock)
1571da177e4SLinus Torvalds #define IA64_LOG_LOCK(it)      spin_lock_irqsave(&ia64_state_log[it].isl_lock, s)
1581da177e4SLinus Torvalds #define IA64_LOG_UNLOCK(it)    spin_unlock_irqrestore(&ia64_state_log[it].isl_lock,s)
1591da177e4SLinus Torvalds #define IA64_LOG_NEXT_INDEX(it)    ia64_state_log[it].isl_index
1601da177e4SLinus Torvalds #define IA64_LOG_CURR_INDEX(it)    1 - ia64_state_log[it].isl_index
1611da177e4SLinus Torvalds #define IA64_LOG_INDEX_INC(it) \
1621da177e4SLinus Torvalds     {ia64_state_log[it].isl_index = 1 - ia64_state_log[it].isl_index; \
1631da177e4SLinus Torvalds     ia64_state_log[it].isl_count++;}
1641da177e4SLinus Torvalds #define IA64_LOG_INDEX_DEC(it) \
1651da177e4SLinus Torvalds     ia64_state_log[it].isl_index = 1 - ia64_state_log[it].isl_index
1661da177e4SLinus Torvalds #define IA64_LOG_NEXT_BUFFER(it)   (void *)((ia64_state_log[it].isl_log[IA64_LOG_NEXT_INDEX(it)]))
1671da177e4SLinus Torvalds #define IA64_LOG_CURR_BUFFER(it)   (void *)((ia64_state_log[it].isl_log[IA64_LOG_CURR_INDEX(it)]))
1681da177e4SLinus Torvalds #define IA64_LOG_COUNT(it)         ia64_state_log[it].isl_count
1691da177e4SLinus Torvalds 
1701da177e4SLinus Torvalds /*
1711da177e4SLinus Torvalds  * ia64_log_init
1721da177e4SLinus Torvalds  *	Reset the OS ia64 log buffer
1731da177e4SLinus Torvalds  * Inputs   :   info_type   (SAL_INFO_TYPE_{MCA,INIT,CMC,CPE})
1741da177e4SLinus Torvalds  * Outputs	:	None
1751da177e4SLinus Torvalds  */
1761da177e4SLinus Torvalds static void
1771da177e4SLinus Torvalds ia64_log_init(int sal_info_type)
1781da177e4SLinus Torvalds {
1791da177e4SLinus Torvalds 	u64	max_size = 0;
1801da177e4SLinus Torvalds 
1811da177e4SLinus Torvalds 	IA64_LOG_NEXT_INDEX(sal_info_type) = 0;
1821da177e4SLinus Torvalds 	IA64_LOG_LOCK_INIT(sal_info_type);
1831da177e4SLinus Torvalds 
1841da177e4SLinus Torvalds 	// SAL will tell us the maximum size of any error record of this type
1851da177e4SLinus Torvalds 	max_size = ia64_sal_get_state_info_size(sal_info_type);
1861da177e4SLinus Torvalds 	if (!max_size)
1871da177e4SLinus Torvalds 		/* alloc_bootmem() doesn't like zero-sized allocations! */
1881da177e4SLinus Torvalds 		return;
1891da177e4SLinus Torvalds 
1901da177e4SLinus Torvalds 	// set up OS data structures to hold error info
1911da177e4SLinus Torvalds 	IA64_LOG_ALLOCATE(sal_info_type, max_size);
1921da177e4SLinus Torvalds 	memset(IA64_LOG_CURR_BUFFER(sal_info_type), 0, max_size);
1931da177e4SLinus Torvalds 	memset(IA64_LOG_NEXT_BUFFER(sal_info_type), 0, max_size);
1941da177e4SLinus Torvalds }
1951da177e4SLinus Torvalds 
1961da177e4SLinus Torvalds /*
1971da177e4SLinus Torvalds  * ia64_log_get
1981da177e4SLinus Torvalds  *
1991da177e4SLinus Torvalds  *	Get the current MCA log from SAL and copy it into the OS log buffer.
2001da177e4SLinus Torvalds  *
2011da177e4SLinus Torvalds  *  Inputs  :   info_type   (SAL_INFO_TYPE_{MCA,INIT,CMC,CPE})
2021da177e4SLinus Torvalds  *              irq_safe    whether you can use printk at this point
2031da177e4SLinus Torvalds  *  Outputs :   size        (total record length)
2041da177e4SLinus Torvalds  *              *buffer     (ptr to error record)
2051da177e4SLinus Torvalds  *
2061da177e4SLinus Torvalds  */
2071da177e4SLinus Torvalds static u64
2081da177e4SLinus Torvalds ia64_log_get(int sal_info_type, u8 **buffer, int irq_safe)
2091da177e4SLinus Torvalds {
2101da177e4SLinus Torvalds 	sal_log_record_header_t     *log_buffer;
2111da177e4SLinus Torvalds 	u64                         total_len = 0;
2121da177e4SLinus Torvalds 	int                         s;
2131da177e4SLinus Torvalds 
2141da177e4SLinus Torvalds 	IA64_LOG_LOCK(sal_info_type);
2151da177e4SLinus Torvalds 
2161da177e4SLinus Torvalds 	/* Get the process state information */
2171da177e4SLinus Torvalds 	log_buffer = IA64_LOG_NEXT_BUFFER(sal_info_type);
2181da177e4SLinus Torvalds 
2191da177e4SLinus Torvalds 	total_len = ia64_sal_get_state_info(sal_info_type, (u64 *)log_buffer);
2201da177e4SLinus Torvalds 
2211da177e4SLinus Torvalds 	if (total_len) {
2221da177e4SLinus Torvalds 		IA64_LOG_INDEX_INC(sal_info_type);
2231da177e4SLinus Torvalds 		IA64_LOG_UNLOCK(sal_info_type);
2241da177e4SLinus Torvalds 		if (irq_safe) {
2251da177e4SLinus Torvalds 			IA64_MCA_DEBUG("%s: SAL error record type %d retrieved. "
2261da177e4SLinus Torvalds 				       "Record length = %ld\n", __FUNCTION__, sal_info_type, total_len);
2271da177e4SLinus Torvalds 		}
2281da177e4SLinus Torvalds 		*buffer = (u8 *) log_buffer;
2291da177e4SLinus Torvalds 		return total_len;
2301da177e4SLinus Torvalds 	} else {
2311da177e4SLinus Torvalds 		IA64_LOG_UNLOCK(sal_info_type);
2321da177e4SLinus Torvalds 		return 0;
2331da177e4SLinus Torvalds 	}
2341da177e4SLinus Torvalds }
2351da177e4SLinus Torvalds 
2361da177e4SLinus Torvalds /*
2371da177e4SLinus Torvalds  *  ia64_mca_log_sal_error_record
2381da177e4SLinus Torvalds  *
2391da177e4SLinus Torvalds  *  This function retrieves a specified error record type from SAL
2401da177e4SLinus Torvalds  *  and wakes up any processes waiting for error records.
2411da177e4SLinus Torvalds  *
2427f613c7dSKeith Owens  *  Inputs  :   sal_info_type   (Type of error record MCA/CMC/CPE)
2437f613c7dSKeith Owens  *              FIXME: remove MCA and irq_safe.
2441da177e4SLinus Torvalds  */
2451da177e4SLinus Torvalds static void
2461da177e4SLinus Torvalds ia64_mca_log_sal_error_record(int sal_info_type)
2471da177e4SLinus Torvalds {
2481da177e4SLinus Torvalds 	u8 *buffer;
2491da177e4SLinus Torvalds 	sal_log_record_header_t *rh;
2501da177e4SLinus Torvalds 	u64 size;
2517f613c7dSKeith Owens 	int irq_safe = sal_info_type != SAL_INFO_TYPE_MCA;
2521da177e4SLinus Torvalds #ifdef IA64_MCA_DEBUG_INFO
2531da177e4SLinus Torvalds 	static const char * const rec_name[] = { "MCA", "INIT", "CMC", "CPE" };
2541da177e4SLinus Torvalds #endif
2551da177e4SLinus Torvalds 
2561da177e4SLinus Torvalds 	size = ia64_log_get(sal_info_type, &buffer, irq_safe);
2571da177e4SLinus Torvalds 	if (!size)
2581da177e4SLinus Torvalds 		return;
2591da177e4SLinus Torvalds 
2601da177e4SLinus Torvalds 	salinfo_log_wakeup(sal_info_type, buffer, size, irq_safe);
2611da177e4SLinus Torvalds 
2621da177e4SLinus Torvalds 	if (irq_safe)
2631da177e4SLinus Torvalds 		IA64_MCA_DEBUG("CPU %d: SAL log contains %s error record\n",
2641da177e4SLinus Torvalds 			smp_processor_id(),
2651da177e4SLinus Torvalds 			sal_info_type < ARRAY_SIZE(rec_name) ? rec_name[sal_info_type] : "UNKNOWN");
2661da177e4SLinus Torvalds 
2671da177e4SLinus Torvalds 	/* Clear logs from corrected errors in case there's no user-level logger */
2681da177e4SLinus Torvalds 	rh = (sal_log_record_header_t *)buffer;
2691da177e4SLinus Torvalds 	if (rh->severity == sal_log_severity_corrected)
2701da177e4SLinus Torvalds 		ia64_sal_clear_state_info(sal_info_type);
2711da177e4SLinus Torvalds }
2721da177e4SLinus Torvalds 
2731da177e4SLinus Torvalds /*
2741da177e4SLinus Torvalds  * platform dependent error handling
2751da177e4SLinus Torvalds  */
2761da177e4SLinus Torvalds #ifndef PLATFORM_MCA_HANDLERS
2771da177e4SLinus Torvalds 
2781da177e4SLinus Torvalds #ifdef CONFIG_ACPI
2791da177e4SLinus Torvalds 
28055e59c51SAshok Raj int cpe_vector = -1;
2811da177e4SLinus Torvalds 
2821da177e4SLinus Torvalds static irqreturn_t
2831da177e4SLinus Torvalds ia64_mca_cpe_int_handler (int cpe_irq, void *arg, struct pt_regs *ptregs)
2841da177e4SLinus Torvalds {
2851da177e4SLinus Torvalds 	static unsigned long	cpe_history[CPE_HISTORY_LENGTH];
2861da177e4SLinus Torvalds 	static int		index;
2871da177e4SLinus Torvalds 	static DEFINE_SPINLOCK(cpe_history_lock);
2881da177e4SLinus Torvalds 
2891da177e4SLinus Torvalds 	IA64_MCA_DEBUG("%s: received interrupt vector = %#x on CPU %d\n",
2901da177e4SLinus Torvalds 		       __FUNCTION__, cpe_irq, smp_processor_id());
2911da177e4SLinus Torvalds 
2921da177e4SLinus Torvalds 	/* SAL spec states this should run w/ interrupts enabled */
2931da177e4SLinus Torvalds 	local_irq_enable();
2941da177e4SLinus Torvalds 
2951da177e4SLinus Torvalds 	/* Get the CPE error record and log it */
2961da177e4SLinus Torvalds 	ia64_mca_log_sal_error_record(SAL_INFO_TYPE_CPE);
2971da177e4SLinus Torvalds 
2981da177e4SLinus Torvalds 	spin_lock(&cpe_history_lock);
2991da177e4SLinus Torvalds 	if (!cpe_poll_enabled && cpe_vector >= 0) {
3001da177e4SLinus Torvalds 
3011da177e4SLinus Torvalds 		int i, count = 1; /* we know 1 happened now */
3021da177e4SLinus Torvalds 		unsigned long now = jiffies;
3031da177e4SLinus Torvalds 
3041da177e4SLinus Torvalds 		for (i = 0; i < CPE_HISTORY_LENGTH; i++) {
3051da177e4SLinus Torvalds 			if (now - cpe_history[i] <= HZ)
3061da177e4SLinus Torvalds 				count++;
3071da177e4SLinus Torvalds 		}
3081da177e4SLinus Torvalds 
3091da177e4SLinus Torvalds 		IA64_MCA_DEBUG(KERN_INFO "CPE threshold %d/%d\n", count, CPE_HISTORY_LENGTH);
3101da177e4SLinus Torvalds 		if (count >= CPE_HISTORY_LENGTH) {
3111da177e4SLinus Torvalds 
3121da177e4SLinus Torvalds 			cpe_poll_enabled = 1;
3131da177e4SLinus Torvalds 			spin_unlock(&cpe_history_lock);
3141da177e4SLinus Torvalds 			disable_irq_nosync(local_vector_to_irq(IA64_CPE_VECTOR));
3151da177e4SLinus Torvalds 
3161da177e4SLinus Torvalds 			/*
3171da177e4SLinus Torvalds 			 * Corrected errors will still be corrected, but
3181da177e4SLinus Torvalds 			 * make sure there's a log somewhere that indicates
3191da177e4SLinus Torvalds 			 * something is generating more than we can handle.
3201da177e4SLinus Torvalds 			 */
3211da177e4SLinus Torvalds 			printk(KERN_WARNING "WARNING: Switching to polling CPE handler; error records may be lost\n");
3221da177e4SLinus Torvalds 
3231da177e4SLinus Torvalds 			mod_timer(&cpe_poll_timer, jiffies + MIN_CPE_POLL_INTERVAL);
3241da177e4SLinus Torvalds 
3251da177e4SLinus Torvalds 			/* lock already released, get out now */
3261da177e4SLinus Torvalds 			return IRQ_HANDLED;
3271da177e4SLinus Torvalds 		} else {
3281da177e4SLinus Torvalds 			cpe_history[index++] = now;
3291da177e4SLinus Torvalds 			if (index == CPE_HISTORY_LENGTH)
3301da177e4SLinus Torvalds 				index = 0;
3311da177e4SLinus Torvalds 		}
3321da177e4SLinus Torvalds 	}
3331da177e4SLinus Torvalds 	spin_unlock(&cpe_history_lock);
3341da177e4SLinus Torvalds 	return IRQ_HANDLED;
3351da177e4SLinus Torvalds }
3361da177e4SLinus Torvalds 
3371da177e4SLinus Torvalds #endif /* CONFIG_ACPI */
3381da177e4SLinus Torvalds 
3391da177e4SLinus Torvalds #ifdef CONFIG_ACPI
3401da177e4SLinus Torvalds /*
3411da177e4SLinus Torvalds  * ia64_mca_register_cpev
3421da177e4SLinus Torvalds  *
3431da177e4SLinus Torvalds  *  Register the corrected platform error vector with SAL.
3441da177e4SLinus Torvalds  *
3451da177e4SLinus Torvalds  *  Inputs
3461da177e4SLinus Torvalds  *      cpev        Corrected Platform Error Vector number
3471da177e4SLinus Torvalds  *
3481da177e4SLinus Torvalds  *  Outputs
3491da177e4SLinus Torvalds  *      None
3501da177e4SLinus Torvalds  */
3511da177e4SLinus Torvalds static void
3521da177e4SLinus Torvalds ia64_mca_register_cpev (int cpev)
3531da177e4SLinus Torvalds {
3541da177e4SLinus Torvalds 	/* Register the CPE interrupt vector with SAL */
3551da177e4SLinus Torvalds 	struct ia64_sal_retval isrv;
3561da177e4SLinus Torvalds 
3571da177e4SLinus Torvalds 	isrv = ia64_sal_mc_set_params(SAL_MC_PARAM_CPE_INT, SAL_MC_PARAM_MECHANISM_INT, cpev, 0, 0);
3581da177e4SLinus Torvalds 	if (isrv.status) {
3591da177e4SLinus Torvalds 		printk(KERN_ERR "Failed to register Corrected Platform "
3601da177e4SLinus Torvalds 		       "Error interrupt vector with SAL (status %ld)\n", isrv.status);
3611da177e4SLinus Torvalds 		return;
3621da177e4SLinus Torvalds 	}
3631da177e4SLinus Torvalds 
3641da177e4SLinus Torvalds 	IA64_MCA_DEBUG("%s: corrected platform error "
3651da177e4SLinus Torvalds 		       "vector %#x registered\n", __FUNCTION__, cpev);
3661da177e4SLinus Torvalds }
3671da177e4SLinus Torvalds #endif /* CONFIG_ACPI */
3681da177e4SLinus Torvalds 
3691da177e4SLinus Torvalds #endif /* PLATFORM_MCA_HANDLERS */
3701da177e4SLinus Torvalds 
3711da177e4SLinus Torvalds /*
3721da177e4SLinus Torvalds  * ia64_mca_cmc_vector_setup
3731da177e4SLinus Torvalds  *
3741da177e4SLinus Torvalds  *  Setup the corrected machine check vector register in the processor.
3751da177e4SLinus Torvalds  *  (The interrupt is masked on boot. ia64_mca_late_init unmask this.)
3761da177e4SLinus Torvalds  *  This function is invoked on a per-processor basis.
3771da177e4SLinus Torvalds  *
3781da177e4SLinus Torvalds  * Inputs
3791da177e4SLinus Torvalds  *      None
3801da177e4SLinus Torvalds  *
3811da177e4SLinus Torvalds  * Outputs
3821da177e4SLinus Torvalds  *	None
3831da177e4SLinus Torvalds  */
3841da177e4SLinus Torvalds void
3851da177e4SLinus Torvalds ia64_mca_cmc_vector_setup (void)
3861da177e4SLinus Torvalds {
3871da177e4SLinus Torvalds 	cmcv_reg_t	cmcv;
3881da177e4SLinus Torvalds 
3891da177e4SLinus Torvalds 	cmcv.cmcv_regval	= 0;
3901da177e4SLinus Torvalds 	cmcv.cmcv_mask		= 1;        /* Mask/disable interrupt at first */
3911da177e4SLinus Torvalds 	cmcv.cmcv_vector	= IA64_CMC_VECTOR;
3921da177e4SLinus Torvalds 	ia64_setreg(_IA64_REG_CR_CMCV, cmcv.cmcv_regval);
3931da177e4SLinus Torvalds 
3941da177e4SLinus Torvalds 	IA64_MCA_DEBUG("%s: CPU %d corrected "
3951da177e4SLinus Torvalds 		       "machine check vector %#x registered.\n",
3961da177e4SLinus Torvalds 		       __FUNCTION__, smp_processor_id(), IA64_CMC_VECTOR);
3971da177e4SLinus Torvalds 
3981da177e4SLinus Torvalds 	IA64_MCA_DEBUG("%s: CPU %d CMCV = %#016lx\n",
3991da177e4SLinus Torvalds 		       __FUNCTION__, smp_processor_id(), ia64_getreg(_IA64_REG_CR_CMCV));
4001da177e4SLinus Torvalds }
4011da177e4SLinus Torvalds 
4021da177e4SLinus Torvalds /*
4031da177e4SLinus Torvalds  * ia64_mca_cmc_vector_disable
4041da177e4SLinus Torvalds  *
4051da177e4SLinus Torvalds  *  Mask the corrected machine check vector register in the processor.
4061da177e4SLinus Torvalds  *  This function is invoked on a per-processor basis.
4071da177e4SLinus Torvalds  *
4081da177e4SLinus Torvalds  * Inputs
4091da177e4SLinus Torvalds  *      dummy(unused)
4101da177e4SLinus Torvalds  *
4111da177e4SLinus Torvalds  * Outputs
4121da177e4SLinus Torvalds  *	None
4131da177e4SLinus Torvalds  */
4141da177e4SLinus Torvalds static void
4151da177e4SLinus Torvalds ia64_mca_cmc_vector_disable (void *dummy)
4161da177e4SLinus Torvalds {
4171da177e4SLinus Torvalds 	cmcv_reg_t	cmcv;
4181da177e4SLinus Torvalds 
4191da177e4SLinus Torvalds 	cmcv.cmcv_regval = ia64_getreg(_IA64_REG_CR_CMCV);
4201da177e4SLinus Torvalds 
4211da177e4SLinus Torvalds 	cmcv.cmcv_mask = 1; /* Mask/disable interrupt */
4221da177e4SLinus Torvalds 	ia64_setreg(_IA64_REG_CR_CMCV, cmcv.cmcv_regval);
4231da177e4SLinus Torvalds 
4241da177e4SLinus Torvalds 	IA64_MCA_DEBUG("%s: CPU %d corrected "
4251da177e4SLinus Torvalds 		       "machine check vector %#x disabled.\n",
4261da177e4SLinus Torvalds 		       __FUNCTION__, smp_processor_id(), cmcv.cmcv_vector);
4271da177e4SLinus Torvalds }
4281da177e4SLinus Torvalds 
4291da177e4SLinus Torvalds /*
4301da177e4SLinus Torvalds  * ia64_mca_cmc_vector_enable
4311da177e4SLinus Torvalds  *
4321da177e4SLinus Torvalds  *  Unmask the corrected machine check vector register in the processor.
4331da177e4SLinus Torvalds  *  This function is invoked on a per-processor basis.
4341da177e4SLinus Torvalds  *
4351da177e4SLinus Torvalds  * Inputs
4361da177e4SLinus Torvalds  *      dummy(unused)
4371da177e4SLinus Torvalds  *
4381da177e4SLinus Torvalds  * Outputs
4391da177e4SLinus Torvalds  *	None
4401da177e4SLinus Torvalds  */
4411da177e4SLinus Torvalds static void
4421da177e4SLinus Torvalds ia64_mca_cmc_vector_enable (void *dummy)
4431da177e4SLinus Torvalds {
4441da177e4SLinus Torvalds 	cmcv_reg_t	cmcv;
4451da177e4SLinus Torvalds 
4461da177e4SLinus Torvalds 	cmcv.cmcv_regval = ia64_getreg(_IA64_REG_CR_CMCV);
4471da177e4SLinus Torvalds 
4481da177e4SLinus Torvalds 	cmcv.cmcv_mask = 0; /* Unmask/enable interrupt */
4491da177e4SLinus Torvalds 	ia64_setreg(_IA64_REG_CR_CMCV, cmcv.cmcv_regval);
4501da177e4SLinus Torvalds 
4511da177e4SLinus Torvalds 	IA64_MCA_DEBUG("%s: CPU %d corrected "
4521da177e4SLinus Torvalds 		       "machine check vector %#x enabled.\n",
4531da177e4SLinus Torvalds 		       __FUNCTION__, smp_processor_id(), cmcv.cmcv_vector);
4541da177e4SLinus Torvalds }
4551da177e4SLinus Torvalds 
4561da177e4SLinus Torvalds /*
4571da177e4SLinus Torvalds  * ia64_mca_cmc_vector_disable_keventd
4581da177e4SLinus Torvalds  *
4591da177e4SLinus Torvalds  * Called via keventd (smp_call_function() is not safe in interrupt context) to
4601da177e4SLinus Torvalds  * disable the cmc interrupt vector.
4611da177e4SLinus Torvalds  */
4621da177e4SLinus Torvalds static void
4631da177e4SLinus Torvalds ia64_mca_cmc_vector_disable_keventd(void *unused)
4641da177e4SLinus Torvalds {
4651da177e4SLinus Torvalds 	on_each_cpu(ia64_mca_cmc_vector_disable, NULL, 1, 0);
4661da177e4SLinus Torvalds }
4671da177e4SLinus Torvalds 
4681da177e4SLinus Torvalds /*
4691da177e4SLinus Torvalds  * ia64_mca_cmc_vector_enable_keventd
4701da177e4SLinus Torvalds  *
4711da177e4SLinus Torvalds  * Called via keventd (smp_call_function() is not safe in interrupt context) to
4721da177e4SLinus Torvalds  * enable the cmc interrupt vector.
4731da177e4SLinus Torvalds  */
4741da177e4SLinus Torvalds static void
4751da177e4SLinus Torvalds ia64_mca_cmc_vector_enable_keventd(void *unused)
4761da177e4SLinus Torvalds {
4771da177e4SLinus Torvalds 	on_each_cpu(ia64_mca_cmc_vector_enable, NULL, 1, 0);
4781da177e4SLinus Torvalds }
4791da177e4SLinus Torvalds 
4801da177e4SLinus Torvalds /*
4811da177e4SLinus Torvalds  * ia64_mca_wakeup
4821da177e4SLinus Torvalds  *
4831da177e4SLinus Torvalds  *	Send an inter-cpu interrupt to wake-up a particular cpu
4841da177e4SLinus Torvalds  *	and mark that cpu to be out of rendez.
4851da177e4SLinus Torvalds  *
4861da177e4SLinus Torvalds  *  Inputs  :   cpuid
4871da177e4SLinus Torvalds  *  Outputs :   None
4881da177e4SLinus Torvalds  */
4891da177e4SLinus Torvalds static void
4901da177e4SLinus Torvalds ia64_mca_wakeup(int cpu)
4911da177e4SLinus Torvalds {
4921da177e4SLinus Torvalds 	platform_send_ipi(cpu, IA64_MCA_WAKEUP_VECTOR, IA64_IPI_DM_INT, 0);
4931da177e4SLinus Torvalds 	ia64_mc_info.imi_rendez_checkin[cpu] = IA64_MCA_RENDEZ_CHECKIN_NOTDONE;
4941da177e4SLinus Torvalds 
4951da177e4SLinus Torvalds }
4961da177e4SLinus Torvalds 
4971da177e4SLinus Torvalds /*
4981da177e4SLinus Torvalds  * ia64_mca_wakeup_all
4991da177e4SLinus Torvalds  *
5001da177e4SLinus Torvalds  *	Wakeup all the cpus which have rendez'ed previously.
5011da177e4SLinus Torvalds  *
5021da177e4SLinus Torvalds  *  Inputs  :   None
5031da177e4SLinus Torvalds  *  Outputs :   None
5041da177e4SLinus Torvalds  */
5051da177e4SLinus Torvalds static void
5061da177e4SLinus Torvalds ia64_mca_wakeup_all(void)
5071da177e4SLinus Torvalds {
5081da177e4SLinus Torvalds 	int cpu;
5091da177e4SLinus Torvalds 
5101da177e4SLinus Torvalds 	/* Clear the Rendez checkin flag for all cpus */
5111da177e4SLinus Torvalds 	for(cpu = 0; cpu < NR_CPUS; cpu++) {
5121da177e4SLinus Torvalds 		if (!cpu_online(cpu))
5131da177e4SLinus Torvalds 			continue;
5141da177e4SLinus Torvalds 		if (ia64_mc_info.imi_rendez_checkin[cpu] == IA64_MCA_RENDEZ_CHECKIN_DONE)
5151da177e4SLinus Torvalds 			ia64_mca_wakeup(cpu);
5161da177e4SLinus Torvalds 	}
5171da177e4SLinus Torvalds 
5181da177e4SLinus Torvalds }
5191da177e4SLinus Torvalds 
5201da177e4SLinus Torvalds /*
5211da177e4SLinus Torvalds  * ia64_mca_rendez_interrupt_handler
5221da177e4SLinus Torvalds  *
5231da177e4SLinus Torvalds  *	This is handler used to put slave processors into spinloop
5241da177e4SLinus Torvalds  *	while the monarch processor does the mca handling and later
5251da177e4SLinus Torvalds  *	wake each slave up once the monarch is done.
5261da177e4SLinus Torvalds  *
5271da177e4SLinus Torvalds  *  Inputs  :   None
5281da177e4SLinus Torvalds  *  Outputs :   None
5291da177e4SLinus Torvalds  */
5301da177e4SLinus Torvalds static irqreturn_t
5311da177e4SLinus Torvalds ia64_mca_rendez_int_handler(int rendez_irq, void *arg, struct pt_regs *ptregs)
5321da177e4SLinus Torvalds {
5331da177e4SLinus Torvalds 	unsigned long flags;
5341da177e4SLinus Torvalds 	int cpu = smp_processor_id();
5351da177e4SLinus Torvalds 
5361da177e4SLinus Torvalds 	/* Mask all interrupts */
5371da177e4SLinus Torvalds 	local_irq_save(flags);
5381da177e4SLinus Torvalds 
5391da177e4SLinus Torvalds 	ia64_mc_info.imi_rendez_checkin[cpu] = IA64_MCA_RENDEZ_CHECKIN_DONE;
5401da177e4SLinus Torvalds 	/* Register with the SAL monarch that the slave has
5411da177e4SLinus Torvalds 	 * reached SAL
5421da177e4SLinus Torvalds 	 */
5431da177e4SLinus Torvalds 	ia64_sal_mc_rendez();
5441da177e4SLinus Torvalds 
5457f613c7dSKeith Owens 	/* Wait for the monarch cpu to exit. */
5467f613c7dSKeith Owens 	while (monarch_cpu != -1)
5477f613c7dSKeith Owens 	       cpu_relax();	/* spin until monarch leaves */
5481da177e4SLinus Torvalds 
5491da177e4SLinus Torvalds 	/* Enable all interrupts */
5501da177e4SLinus Torvalds 	local_irq_restore(flags);
5511da177e4SLinus Torvalds 	return IRQ_HANDLED;
5521da177e4SLinus Torvalds }
5531da177e4SLinus Torvalds 
5541da177e4SLinus Torvalds /*
5551da177e4SLinus Torvalds  * ia64_mca_wakeup_int_handler
5561da177e4SLinus Torvalds  *
5571da177e4SLinus Torvalds  *	The interrupt handler for processing the inter-cpu interrupt to the
5581da177e4SLinus Torvalds  *	slave cpu which was spinning in the rendez loop.
5591da177e4SLinus Torvalds  *	Since this spinning is done by turning off the interrupts and
5601da177e4SLinus Torvalds  *	polling on the wakeup-interrupt bit in the IRR, there is
5611da177e4SLinus Torvalds  *	nothing useful to be done in the handler.
5621da177e4SLinus Torvalds  *
5631da177e4SLinus Torvalds  *  Inputs  :   wakeup_irq  (Wakeup-interrupt bit)
5641da177e4SLinus Torvalds  *	arg		(Interrupt handler specific argument)
5651da177e4SLinus Torvalds  *	ptregs		(Exception frame at the time of the interrupt)
5661da177e4SLinus Torvalds  *  Outputs :   None
5671da177e4SLinus Torvalds  *
5681da177e4SLinus Torvalds  */
5691da177e4SLinus Torvalds static irqreturn_t
5701da177e4SLinus Torvalds ia64_mca_wakeup_int_handler(int wakeup_irq, void *arg, struct pt_regs *ptregs)
5711da177e4SLinus Torvalds {
5721da177e4SLinus Torvalds 	return IRQ_HANDLED;
5731da177e4SLinus Torvalds }
5741da177e4SLinus Torvalds 
5751da177e4SLinus Torvalds /* Function pointer for extra MCA recovery */
5761da177e4SLinus Torvalds int (*ia64_mca_ucmc_extension)
5777f613c7dSKeith Owens 	(void*,struct ia64_sal_os_state*)
5781da177e4SLinus Torvalds 	= NULL;
5791da177e4SLinus Torvalds 
5801da177e4SLinus Torvalds int
5817f613c7dSKeith Owens ia64_reg_MCA_extension(int (*fn)(void *, struct ia64_sal_os_state *))
5821da177e4SLinus Torvalds {
5831da177e4SLinus Torvalds 	if (ia64_mca_ucmc_extension)
5841da177e4SLinus Torvalds 		return 1;
5851da177e4SLinus Torvalds 
5861da177e4SLinus Torvalds 	ia64_mca_ucmc_extension = fn;
5871da177e4SLinus Torvalds 	return 0;
5881da177e4SLinus Torvalds }
5891da177e4SLinus Torvalds 
5901da177e4SLinus Torvalds void
5911da177e4SLinus Torvalds ia64_unreg_MCA_extension(void)
5921da177e4SLinus Torvalds {
5931da177e4SLinus Torvalds 	if (ia64_mca_ucmc_extension)
5941da177e4SLinus Torvalds 		ia64_mca_ucmc_extension = NULL;
5951da177e4SLinus Torvalds }
5961da177e4SLinus Torvalds 
5971da177e4SLinus Torvalds EXPORT_SYMBOL(ia64_reg_MCA_extension);
5981da177e4SLinus Torvalds EXPORT_SYMBOL(ia64_unreg_MCA_extension);
5991da177e4SLinus Torvalds 
6007f613c7dSKeith Owens 
6017f613c7dSKeith Owens static inline void
6027f613c7dSKeith Owens copy_reg(const u64 *fr, u64 fnat, u64 *tr, u64 *tnat)
6037f613c7dSKeith Owens {
6047f613c7dSKeith Owens 	u64 fslot, tslot, nat;
6057f613c7dSKeith Owens 	*tr = *fr;
6067f613c7dSKeith Owens 	fslot = ((unsigned long)fr >> 3) & 63;
6077f613c7dSKeith Owens 	tslot = ((unsigned long)tr >> 3) & 63;
6087f613c7dSKeith Owens 	*tnat &= ~(1UL << tslot);
6097f613c7dSKeith Owens 	nat = (fnat >> fslot) & 1;
6107f613c7dSKeith Owens 	*tnat |= (nat << tslot);
6117f613c7dSKeith Owens }
6127f613c7dSKeith Owens 
6137f613c7dSKeith Owens /* On entry to this routine, we are running on the per cpu stack, see
6147f613c7dSKeith Owens  * mca_asm.h.  The original stack has not been touched by this event.  Some of
6157f613c7dSKeith Owens  * the original stack's registers will be in the RBS on this stack.  This stack
6167f613c7dSKeith Owens  * also contains a partial pt_regs and switch_stack, the rest of the data is in
6177f613c7dSKeith Owens  * PAL minstate.
6187f613c7dSKeith Owens  *
6197f613c7dSKeith Owens  * The first thing to do is modify the original stack to look like a blocked
6207f613c7dSKeith Owens  * task so we can run backtrace on the original task.  Also mark the per cpu
6217f613c7dSKeith Owens  * stack as current to ensure that we use the correct task state, it also means
6227f613c7dSKeith Owens  * that we can do backtrace on the MCA/INIT handler code itself.
6237f613c7dSKeith Owens  */
6247f613c7dSKeith Owens 
6257f613c7dSKeith Owens static task_t *
6267f613c7dSKeith Owens ia64_mca_modify_original_stack(struct pt_regs *regs,
6277f613c7dSKeith Owens 		const struct switch_stack *sw,
6287f613c7dSKeith Owens 		struct ia64_sal_os_state *sos,
6297f613c7dSKeith Owens 		const char *type)
6307f613c7dSKeith Owens {
6317f613c7dSKeith Owens 	char *p, comm[sizeof(current->comm)];
6327f613c7dSKeith Owens 	ia64_va va;
6337f613c7dSKeith Owens 	extern char ia64_leave_kernel[];	/* Need asm address, not function descriptor */
6347f613c7dSKeith Owens 	const pal_min_state_area_t *ms = sos->pal_min_state;
6357f613c7dSKeith Owens 	task_t *previous_current;
6367f613c7dSKeith Owens 	struct pt_regs *old_regs;
6377f613c7dSKeith Owens 	struct switch_stack *old_sw;
6387f613c7dSKeith Owens 	unsigned size = sizeof(struct pt_regs) +
6397f613c7dSKeith Owens 			sizeof(struct switch_stack) + 16;
6407f613c7dSKeith Owens 	u64 *old_bspstore, *old_bsp;
6417f613c7dSKeith Owens 	u64 *new_bspstore, *new_bsp;
6427f613c7dSKeith Owens 	u64 old_unat, old_rnat, new_rnat, nat;
6437f613c7dSKeith Owens 	u64 slots, loadrs = regs->loadrs;
6447f613c7dSKeith Owens 	u64 r12 = ms->pmsa_gr[12-1], r13 = ms->pmsa_gr[13-1];
6457f613c7dSKeith Owens 	u64 ar_bspstore = regs->ar_bspstore;
6467f613c7dSKeith Owens 	u64 ar_bsp = regs->ar_bspstore + (loadrs >> 16);
6477f613c7dSKeith Owens 	const u64 *bank;
6487f613c7dSKeith Owens 	const char *msg;
6497f613c7dSKeith Owens 	int cpu = smp_processor_id();
6507f613c7dSKeith Owens 
6517f613c7dSKeith Owens 	previous_current = curr_task(cpu);
6527f613c7dSKeith Owens 	set_curr_task(cpu, current);
6537f613c7dSKeith Owens 	if ((p = strchr(current->comm, ' ')))
6547f613c7dSKeith Owens 		*p = '\0';
6557f613c7dSKeith Owens 
6567f613c7dSKeith Owens 	/* Best effort attempt to cope with MCA/INIT delivered while in
6577f613c7dSKeith Owens 	 * physical mode.
6587f613c7dSKeith Owens 	 */
6597f613c7dSKeith Owens 	regs->cr_ipsr = ms->pmsa_ipsr;
6607f613c7dSKeith Owens 	if (ia64_psr(regs)->dt == 0) {
6617f613c7dSKeith Owens 		va.l = r12;
6627f613c7dSKeith Owens 		if (va.f.reg == 0) {
6637f613c7dSKeith Owens 			va.f.reg = 7;
6647f613c7dSKeith Owens 			r12 = va.l;
6657f613c7dSKeith Owens 		}
6667f613c7dSKeith Owens 		va.l = r13;
6677f613c7dSKeith Owens 		if (va.f.reg == 0) {
6687f613c7dSKeith Owens 			va.f.reg = 7;
6697f613c7dSKeith Owens 			r13 = va.l;
6707f613c7dSKeith Owens 		}
6717f613c7dSKeith Owens 	}
6727f613c7dSKeith Owens 	if (ia64_psr(regs)->rt == 0) {
6737f613c7dSKeith Owens 		va.l = ar_bspstore;
6747f613c7dSKeith Owens 		if (va.f.reg == 0) {
6757f613c7dSKeith Owens 			va.f.reg = 7;
6767f613c7dSKeith Owens 			ar_bspstore = va.l;
6777f613c7dSKeith Owens 		}
6787f613c7dSKeith Owens 		va.l = ar_bsp;
6797f613c7dSKeith Owens 		if (va.f.reg == 0) {
6807f613c7dSKeith Owens 			va.f.reg = 7;
6817f613c7dSKeith Owens 			ar_bsp = va.l;
6827f613c7dSKeith Owens 		}
6837f613c7dSKeith Owens 	}
6847f613c7dSKeith Owens 
6857f613c7dSKeith Owens 	/* mca_asm.S ia64_old_stack() cannot assume that the dirty registers
6867f613c7dSKeith Owens 	 * have been copied to the old stack, the old stack may fail the
6877f613c7dSKeith Owens 	 * validation tests below.  So ia64_old_stack() must restore the dirty
6887f613c7dSKeith Owens 	 * registers from the new stack.  The old and new bspstore probably
6897f613c7dSKeith Owens 	 * have different alignments, so loadrs calculated on the old bsp
6907f613c7dSKeith Owens 	 * cannot be used to restore from the new bsp.  Calculate a suitable
6917f613c7dSKeith Owens 	 * loadrs for the new stack and save it in the new pt_regs, where
6927f613c7dSKeith Owens 	 * ia64_old_stack() can get it.
6937f613c7dSKeith Owens 	 */
6947f613c7dSKeith Owens 	old_bspstore = (u64 *)ar_bspstore;
6957f613c7dSKeith Owens 	old_bsp = (u64 *)ar_bsp;
6967f613c7dSKeith Owens 	slots = ia64_rse_num_regs(old_bspstore, old_bsp);
6977f613c7dSKeith Owens 	new_bspstore = (u64 *)((u64)current + IA64_RBS_OFFSET);
6987f613c7dSKeith Owens 	new_bsp = ia64_rse_skip_regs(new_bspstore, slots);
6997f613c7dSKeith Owens 	regs->loadrs = (new_bsp - new_bspstore) * 8 << 16;
7007f613c7dSKeith Owens 
7017f613c7dSKeith Owens 	/* Verify the previous stack state before we change it */
7027f613c7dSKeith Owens 	if (user_mode(regs)) {
7037f613c7dSKeith Owens 		msg = "occurred in user space";
7047f613c7dSKeith Owens 		goto no_mod;
7057f613c7dSKeith Owens 	}
7067f613c7dSKeith Owens 	if (r13 != sos->prev_IA64_KR_CURRENT) {
7077f613c7dSKeith Owens 		msg = "inconsistent previous current and r13";
7087f613c7dSKeith Owens 		goto no_mod;
7097f613c7dSKeith Owens 	}
7107f613c7dSKeith Owens 	if ((r12 - r13) >= KERNEL_STACK_SIZE) {
7117f613c7dSKeith Owens 		msg = "inconsistent r12 and r13";
7127f613c7dSKeith Owens 		goto no_mod;
7137f613c7dSKeith Owens 	}
7147f613c7dSKeith Owens 	if ((ar_bspstore - r13) >= KERNEL_STACK_SIZE) {
7157f613c7dSKeith Owens 		msg = "inconsistent ar.bspstore and r13";
7167f613c7dSKeith Owens 		goto no_mod;
7177f613c7dSKeith Owens 	}
7187f613c7dSKeith Owens 	va.p = old_bspstore;
7197f613c7dSKeith Owens 	if (va.f.reg < 5) {
7207f613c7dSKeith Owens 		msg = "old_bspstore is in the wrong region";
7217f613c7dSKeith Owens 		goto no_mod;
7227f613c7dSKeith Owens 	}
7237f613c7dSKeith Owens 	if ((ar_bsp - r13) >= KERNEL_STACK_SIZE) {
7247f613c7dSKeith Owens 		msg = "inconsistent ar.bsp and r13";
7257f613c7dSKeith Owens 		goto no_mod;
7267f613c7dSKeith Owens 	}
7277f613c7dSKeith Owens 	size += (ia64_rse_skip_regs(old_bspstore, slots) - old_bspstore) * 8;
7287f613c7dSKeith Owens 	if (ar_bspstore + size > r12) {
7297f613c7dSKeith Owens 		msg = "no room for blocked state";
7307f613c7dSKeith Owens 		goto no_mod;
7317f613c7dSKeith Owens 	}
7327f613c7dSKeith Owens 
7337f613c7dSKeith Owens 	/* Change the comm field on the MCA/INT task to include the pid that
7347f613c7dSKeith Owens 	 * was interrupted, it makes for easier debugging.  If that pid was 0
7357f613c7dSKeith Owens 	 * (swapper or nested MCA/INIT) then use the start of the previous comm
7367f613c7dSKeith Owens 	 * field suffixed with its cpu.
7377f613c7dSKeith Owens 	 */
7387f613c7dSKeith Owens 	if (previous_current->pid)
7397f613c7dSKeith Owens 		snprintf(comm, sizeof(comm), "%s %d",
7407f613c7dSKeith Owens 			current->comm, previous_current->pid);
7417f613c7dSKeith Owens 	else {
7427f613c7dSKeith Owens 		int l;
7437f613c7dSKeith Owens 		if ((p = strchr(previous_current->comm, ' ')))
7447f613c7dSKeith Owens 			l = p - previous_current->comm;
7457f613c7dSKeith Owens 		else
7467f613c7dSKeith Owens 			l = strlen(previous_current->comm);
7477f613c7dSKeith Owens 		snprintf(comm, sizeof(comm), "%s %*s %d",
7487f613c7dSKeith Owens 			current->comm, l, previous_current->comm,
7497f613c7dSKeith Owens 			previous_current->thread_info->cpu);
7507f613c7dSKeith Owens 	}
7517f613c7dSKeith Owens 	memcpy(current->comm, comm, sizeof(current->comm));
7527f613c7dSKeith Owens 
7537f613c7dSKeith Owens 	/* Make the original task look blocked.  First stack a struct pt_regs,
7547f613c7dSKeith Owens 	 * describing the state at the time of interrupt.  mca_asm.S built a
7557f613c7dSKeith Owens 	 * partial pt_regs, copy it and fill in the blanks using minstate.
7567f613c7dSKeith Owens 	 */
7577f613c7dSKeith Owens 	p = (char *)r12 - sizeof(*regs);
7587f613c7dSKeith Owens 	old_regs = (struct pt_regs *)p;
7597f613c7dSKeith Owens 	memcpy(old_regs, regs, sizeof(*regs));
7607f613c7dSKeith Owens 	/* If ipsr.ic then use pmsa_{iip,ipsr,ifs}, else use
7617f613c7dSKeith Owens 	 * pmsa_{xip,xpsr,xfs}
7627f613c7dSKeith Owens 	 */
7637f613c7dSKeith Owens 	if (ia64_psr(regs)->ic) {
7647f613c7dSKeith Owens 		old_regs->cr_iip = ms->pmsa_iip;
7657f613c7dSKeith Owens 		old_regs->cr_ipsr = ms->pmsa_ipsr;
7667f613c7dSKeith Owens 		old_regs->cr_ifs = ms->pmsa_ifs;
7677f613c7dSKeith Owens 	} else {
7687f613c7dSKeith Owens 		old_regs->cr_iip = ms->pmsa_xip;
7697f613c7dSKeith Owens 		old_regs->cr_ipsr = ms->pmsa_xpsr;
7707f613c7dSKeith Owens 		old_regs->cr_ifs = ms->pmsa_xfs;
7717f613c7dSKeith Owens 	}
7727f613c7dSKeith Owens 	old_regs->pr = ms->pmsa_pr;
7737f613c7dSKeith Owens 	old_regs->b0 = ms->pmsa_br0;
7747f613c7dSKeith Owens 	old_regs->loadrs = loadrs;
7757f613c7dSKeith Owens 	old_regs->ar_rsc = ms->pmsa_rsc;
7767f613c7dSKeith Owens 	old_unat = old_regs->ar_unat;
7777f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[1-1], ms->pmsa_nat_bits, &old_regs->r1, &old_unat);
7787f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[2-1], ms->pmsa_nat_bits, &old_regs->r2, &old_unat);
7797f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[3-1], ms->pmsa_nat_bits, &old_regs->r3, &old_unat);
7807f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[8-1], ms->pmsa_nat_bits, &old_regs->r8, &old_unat);
7817f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[9-1], ms->pmsa_nat_bits, &old_regs->r9, &old_unat);
7827f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[10-1], ms->pmsa_nat_bits, &old_regs->r10, &old_unat);
7837f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[11-1], ms->pmsa_nat_bits, &old_regs->r11, &old_unat);
7847f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[12-1], ms->pmsa_nat_bits, &old_regs->r12, &old_unat);
7857f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[13-1], ms->pmsa_nat_bits, &old_regs->r13, &old_unat);
7867f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[14-1], ms->pmsa_nat_bits, &old_regs->r14, &old_unat);
7877f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[15-1], ms->pmsa_nat_bits, &old_regs->r15, &old_unat);
7887f613c7dSKeith Owens 	if (ia64_psr(old_regs)->bn)
7897f613c7dSKeith Owens 		bank = ms->pmsa_bank1_gr;
7907f613c7dSKeith Owens 	else
7917f613c7dSKeith Owens 		bank = ms->pmsa_bank0_gr;
7927f613c7dSKeith Owens 	copy_reg(&bank[16-16], ms->pmsa_nat_bits, &old_regs->r16, &old_unat);
7937f613c7dSKeith Owens 	copy_reg(&bank[17-16], ms->pmsa_nat_bits, &old_regs->r17, &old_unat);
7947f613c7dSKeith Owens 	copy_reg(&bank[18-16], ms->pmsa_nat_bits, &old_regs->r18, &old_unat);
7957f613c7dSKeith Owens 	copy_reg(&bank[19-16], ms->pmsa_nat_bits, &old_regs->r19, &old_unat);
7967f613c7dSKeith Owens 	copy_reg(&bank[20-16], ms->pmsa_nat_bits, &old_regs->r20, &old_unat);
7977f613c7dSKeith Owens 	copy_reg(&bank[21-16], ms->pmsa_nat_bits, &old_regs->r21, &old_unat);
7987f613c7dSKeith Owens 	copy_reg(&bank[22-16], ms->pmsa_nat_bits, &old_regs->r22, &old_unat);
7997f613c7dSKeith Owens 	copy_reg(&bank[23-16], ms->pmsa_nat_bits, &old_regs->r23, &old_unat);
8007f613c7dSKeith Owens 	copy_reg(&bank[24-16], ms->pmsa_nat_bits, &old_regs->r24, &old_unat);
8017f613c7dSKeith Owens 	copy_reg(&bank[25-16], ms->pmsa_nat_bits, &old_regs->r25, &old_unat);
8027f613c7dSKeith Owens 	copy_reg(&bank[26-16], ms->pmsa_nat_bits, &old_regs->r26, &old_unat);
8037f613c7dSKeith Owens 	copy_reg(&bank[27-16], ms->pmsa_nat_bits, &old_regs->r27, &old_unat);
8047f613c7dSKeith Owens 	copy_reg(&bank[28-16], ms->pmsa_nat_bits, &old_regs->r28, &old_unat);
8057f613c7dSKeith Owens 	copy_reg(&bank[29-16], ms->pmsa_nat_bits, &old_regs->r29, &old_unat);
8067f613c7dSKeith Owens 	copy_reg(&bank[30-16], ms->pmsa_nat_bits, &old_regs->r30, &old_unat);
8077f613c7dSKeith Owens 	copy_reg(&bank[31-16], ms->pmsa_nat_bits, &old_regs->r31, &old_unat);
8087f613c7dSKeith Owens 
8097f613c7dSKeith Owens 	/* Next stack a struct switch_stack.  mca_asm.S built a partial
8107f613c7dSKeith Owens 	 * switch_stack, copy it and fill in the blanks using pt_regs and
8117f613c7dSKeith Owens 	 * minstate.
8127f613c7dSKeith Owens 	 *
8137f613c7dSKeith Owens 	 * In the synthesized switch_stack, b0 points to ia64_leave_kernel,
8147f613c7dSKeith Owens 	 * ar.pfs is set to 0.
8157f613c7dSKeith Owens 	 *
8167f613c7dSKeith Owens 	 * unwind.c::unw_unwind() does special processing for interrupt frames.
8177f613c7dSKeith Owens 	 * It checks if the PRED_NON_SYSCALL predicate is set, if the predicate
8187f613c7dSKeith Owens 	 * is clear then unw_unwind() does _not_ adjust bsp over pt_regs.  Not
8197f613c7dSKeith Owens 	 * that this is documented, of course.  Set PRED_NON_SYSCALL in the
8207f613c7dSKeith Owens 	 * switch_stack on the original stack so it will unwind correctly when
8217f613c7dSKeith Owens 	 * unwind.c reads pt_regs.
8227f613c7dSKeith Owens 	 *
8237f613c7dSKeith Owens 	 * thread.ksp is updated to point to the synthesized switch_stack.
8247f613c7dSKeith Owens 	 */
8257f613c7dSKeith Owens 	p -= sizeof(struct switch_stack);
8267f613c7dSKeith Owens 	old_sw = (struct switch_stack *)p;
8277f613c7dSKeith Owens 	memcpy(old_sw, sw, sizeof(*sw));
8287f613c7dSKeith Owens 	old_sw->caller_unat = old_unat;
8297f613c7dSKeith Owens 	old_sw->ar_fpsr = old_regs->ar_fpsr;
8307f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[4-1], ms->pmsa_nat_bits, &old_sw->r4, &old_unat);
8317f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[5-1], ms->pmsa_nat_bits, &old_sw->r5, &old_unat);
8327f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[6-1], ms->pmsa_nat_bits, &old_sw->r6, &old_unat);
8337f613c7dSKeith Owens 	copy_reg(&ms->pmsa_gr[7-1], ms->pmsa_nat_bits, &old_sw->r7, &old_unat);
8347f613c7dSKeith Owens 	old_sw->b0 = (u64)ia64_leave_kernel;
8357f613c7dSKeith Owens 	old_sw->b1 = ms->pmsa_br1;
8367f613c7dSKeith Owens 	old_sw->ar_pfs = 0;
8377f613c7dSKeith Owens 	old_sw->ar_unat = old_unat;
8387f613c7dSKeith Owens 	old_sw->pr = old_regs->pr | (1UL << PRED_NON_SYSCALL);
8397f613c7dSKeith Owens 	previous_current->thread.ksp = (u64)p - 16;
8407f613c7dSKeith Owens 
8417f613c7dSKeith Owens 	/* Finally copy the original stack's registers back to its RBS.
8427f613c7dSKeith Owens 	 * Registers from ar.bspstore through ar.bsp at the time of the event
8437f613c7dSKeith Owens 	 * are in the current RBS, copy them back to the original stack.  The
8447f613c7dSKeith Owens 	 * copy must be done register by register because the original bspstore
8457f613c7dSKeith Owens 	 * and the current one have different alignments, so the saved RNAT
8467f613c7dSKeith Owens 	 * data occurs at different places.
8477f613c7dSKeith Owens 	 *
8487f613c7dSKeith Owens 	 * mca_asm does cover, so the old_bsp already includes all registers at
8497f613c7dSKeith Owens 	 * the time of MCA/INIT.  It also does flushrs, so all registers before
8507f613c7dSKeith Owens 	 * this function have been written to backing store on the MCA/INIT
8517f613c7dSKeith Owens 	 * stack.
8527f613c7dSKeith Owens 	 */
8537f613c7dSKeith Owens 	new_rnat = ia64_get_rnat(ia64_rse_rnat_addr(new_bspstore));
8547f613c7dSKeith Owens 	old_rnat = regs->ar_rnat;
8557f613c7dSKeith Owens 	while (slots--) {
8567f613c7dSKeith Owens 		if (ia64_rse_is_rnat_slot(new_bspstore)) {
8577f613c7dSKeith Owens 			new_rnat = ia64_get_rnat(new_bspstore++);
8587f613c7dSKeith Owens 		}
8597f613c7dSKeith Owens 		if (ia64_rse_is_rnat_slot(old_bspstore)) {
8607f613c7dSKeith Owens 			*old_bspstore++ = old_rnat;
8617f613c7dSKeith Owens 			old_rnat = 0;
8627f613c7dSKeith Owens 		}
8637f613c7dSKeith Owens 		nat = (new_rnat >> ia64_rse_slot_num(new_bspstore)) & 1UL;
8647f613c7dSKeith Owens 		old_rnat &= ~(1UL << ia64_rse_slot_num(old_bspstore));
8657f613c7dSKeith Owens 		old_rnat |= (nat << ia64_rse_slot_num(old_bspstore));
8667f613c7dSKeith Owens 		*old_bspstore++ = *new_bspstore++;
8677f613c7dSKeith Owens 	}
8687f613c7dSKeith Owens 	old_sw->ar_bspstore = (unsigned long)old_bspstore;
8697f613c7dSKeith Owens 	old_sw->ar_rnat = old_rnat;
8707f613c7dSKeith Owens 
8717f613c7dSKeith Owens 	sos->prev_task = previous_current;
8727f613c7dSKeith Owens 	return previous_current;
8737f613c7dSKeith Owens 
8747f613c7dSKeith Owens no_mod:
8757f613c7dSKeith Owens 	printk(KERN_INFO "cpu %d, %s %s, original stack not modified\n",
8767f613c7dSKeith Owens 			smp_processor_id(), type, msg);
8777f613c7dSKeith Owens 	return previous_current;
8787f613c7dSKeith Owens }
8797f613c7dSKeith Owens 
8807f613c7dSKeith Owens /* The monarch/slave interaction is based on monarch_cpu and requires that all
8817f613c7dSKeith Owens  * slaves have entered rendezvous before the monarch leaves.  If any cpu has
8827f613c7dSKeith Owens  * not entered rendezvous yet then wait a bit.  The assumption is that any
8837f613c7dSKeith Owens  * slave that has not rendezvoused after a reasonable time is never going to do
8847f613c7dSKeith Owens  * so.  In this context, slave includes cpus that respond to the MCA rendezvous
8857f613c7dSKeith Owens  * interrupt, as well as cpus that receive the INIT slave event.
8867f613c7dSKeith Owens  */
8877f613c7dSKeith Owens 
8887f613c7dSKeith Owens static void
8897f613c7dSKeith Owens ia64_wait_for_slaves(int monarch)
8907f613c7dSKeith Owens {
8917f613c7dSKeith Owens 	int c, wait = 0;
8927f613c7dSKeith Owens 	for_each_online_cpu(c) {
8937f613c7dSKeith Owens 		if (c == monarch)
8947f613c7dSKeith Owens 			continue;
8957f613c7dSKeith Owens 		if (ia64_mc_info.imi_rendez_checkin[c] == IA64_MCA_RENDEZ_CHECKIN_NOTDONE) {
8967f613c7dSKeith Owens 			udelay(1000);		/* short wait first */
8977f613c7dSKeith Owens 			wait = 1;
8987f613c7dSKeith Owens 			break;
8997f613c7dSKeith Owens 		}
9007f613c7dSKeith Owens 	}
9017f613c7dSKeith Owens 	if (!wait)
9027f613c7dSKeith Owens 		return;
9037f613c7dSKeith Owens 	for_each_online_cpu(c) {
9047f613c7dSKeith Owens 		if (c == monarch)
9057f613c7dSKeith Owens 			continue;
9067f613c7dSKeith Owens 		if (ia64_mc_info.imi_rendez_checkin[c] == IA64_MCA_RENDEZ_CHECKIN_NOTDONE) {
9077f613c7dSKeith Owens 			udelay(5*1000000);	/* wait 5 seconds for slaves (arbitrary) */
9087f613c7dSKeith Owens 			break;
9097f613c7dSKeith Owens 		}
9107f613c7dSKeith Owens 	}
9117f613c7dSKeith Owens }
9127f613c7dSKeith Owens 
9131da177e4SLinus Torvalds /*
9147f613c7dSKeith Owens  * ia64_mca_handler
9151da177e4SLinus Torvalds  *
9161da177e4SLinus Torvalds  *	This is uncorrectable machine check handler called from OS_MCA
9171da177e4SLinus Torvalds  *	dispatch code which is in turn called from SAL_CHECK().
9181da177e4SLinus Torvalds  *	This is the place where the core of OS MCA handling is done.
9191da177e4SLinus Torvalds  *	Right now the logs are extracted and displayed in a well-defined
9201da177e4SLinus Torvalds  *	format. This handler code is supposed to be run only on the
9211da177e4SLinus Torvalds  *	monarch processor. Once the monarch is done with MCA handling
9221da177e4SLinus Torvalds  *	further MCA logging is enabled by clearing logs.
9231da177e4SLinus Torvalds  *	Monarch also has the duty of sending wakeup-IPIs to pull the
9241da177e4SLinus Torvalds  *	slave processors out of rendezvous spinloop.
9251da177e4SLinus Torvalds  */
9261da177e4SLinus Torvalds void
9277f613c7dSKeith Owens ia64_mca_handler(struct pt_regs *regs, struct switch_stack *sw,
9287f613c7dSKeith Owens 		 struct ia64_sal_os_state *sos)
9291da177e4SLinus Torvalds {
9301da177e4SLinus Torvalds 	pal_processor_state_info_t *psp = (pal_processor_state_info_t *)
9317f613c7dSKeith Owens 		&sos->proc_state_param;
9327f613c7dSKeith Owens 	int recover, cpu = smp_processor_id();
9337f613c7dSKeith Owens 	task_t *previous_current;
9347f613c7dSKeith Owens 
9357f613c7dSKeith Owens 	oops_in_progress = 1;	/* FIXME: make printk NMI/MCA/INIT safe */
9367f613c7dSKeith Owens 	previous_current = ia64_mca_modify_original_stack(regs, sw, sos, "MCA");
9377f613c7dSKeith Owens 	monarch_cpu = cpu;
9387f613c7dSKeith Owens 	ia64_wait_for_slaves(cpu);
9397f613c7dSKeith Owens 
9407f613c7dSKeith Owens 	/* Wakeup all the processors which are spinning in the rendezvous loop.
9417f613c7dSKeith Owens 	 * They will leave SAL, then spin in the OS with interrupts disabled
9427f613c7dSKeith Owens 	 * until this monarch cpu leaves the MCA handler.  That gets control
9437f613c7dSKeith Owens 	 * back to the OS so we can backtrace the other cpus, backtrace when
9447f613c7dSKeith Owens 	 * spinning in SAL does not work.
9457f613c7dSKeith Owens 	 */
9467f613c7dSKeith Owens 	ia64_mca_wakeup_all();
9471da177e4SLinus Torvalds 
9481da177e4SLinus Torvalds 	/* Get the MCA error record and log it */
9491da177e4SLinus Torvalds 	ia64_mca_log_sal_error_record(SAL_INFO_TYPE_MCA);
9501da177e4SLinus Torvalds 
9511da177e4SLinus Torvalds 	/* TLB error is only exist in this SAL error record */
9521da177e4SLinus Torvalds 	recover = (psp->tc && !(psp->cc || psp->bc || psp->rc || psp->uc))
9531da177e4SLinus Torvalds 	/* other error recovery */
9541da177e4SLinus Torvalds 	   || (ia64_mca_ucmc_extension
9551da177e4SLinus Torvalds 		&& ia64_mca_ucmc_extension(
9561da177e4SLinus Torvalds 			IA64_LOG_CURR_BUFFER(SAL_INFO_TYPE_MCA),
9577f613c7dSKeith Owens 			sos));
9581da177e4SLinus Torvalds 
9591da177e4SLinus Torvalds 	if (recover) {
9601da177e4SLinus Torvalds 		sal_log_record_header_t *rh = IA64_LOG_CURR_BUFFER(SAL_INFO_TYPE_MCA);
9611da177e4SLinus Torvalds 		rh->severity = sal_log_severity_corrected;
9621da177e4SLinus Torvalds 		ia64_sal_clear_state_info(SAL_INFO_TYPE_MCA);
9637f613c7dSKeith Owens 		sos->os_status = IA64_MCA_CORRECTED;
9641da177e4SLinus Torvalds 	}
9651da177e4SLinus Torvalds 
9667f613c7dSKeith Owens 	set_curr_task(cpu, previous_current);
9677f613c7dSKeith Owens 	monarch_cpu = -1;
9681da177e4SLinus Torvalds }
9691da177e4SLinus Torvalds 
9701da177e4SLinus Torvalds static DECLARE_WORK(cmc_disable_work, ia64_mca_cmc_vector_disable_keventd, NULL);
9711da177e4SLinus Torvalds static DECLARE_WORK(cmc_enable_work, ia64_mca_cmc_vector_enable_keventd, NULL);
9721da177e4SLinus Torvalds 
9731da177e4SLinus Torvalds /*
9741da177e4SLinus Torvalds  * ia64_mca_cmc_int_handler
9751da177e4SLinus Torvalds  *
9761da177e4SLinus Torvalds  *  This is corrected machine check interrupt handler.
9771da177e4SLinus Torvalds  *	Right now the logs are extracted and displayed in a well-defined
9781da177e4SLinus Torvalds  *	format.
9791da177e4SLinus Torvalds  *
9801da177e4SLinus Torvalds  * Inputs
9811da177e4SLinus Torvalds  *      interrupt number
9821da177e4SLinus Torvalds  *      client data arg ptr
9831da177e4SLinus Torvalds  *      saved registers ptr
9841da177e4SLinus Torvalds  *
9851da177e4SLinus Torvalds  * Outputs
9861da177e4SLinus Torvalds  *	None
9871da177e4SLinus Torvalds  */
9881da177e4SLinus Torvalds static irqreturn_t
9891da177e4SLinus Torvalds ia64_mca_cmc_int_handler(int cmc_irq, void *arg, struct pt_regs *ptregs)
9901da177e4SLinus Torvalds {
9911da177e4SLinus Torvalds 	static unsigned long	cmc_history[CMC_HISTORY_LENGTH];
9921da177e4SLinus Torvalds 	static int		index;
9931da177e4SLinus Torvalds 	static DEFINE_SPINLOCK(cmc_history_lock);
9941da177e4SLinus Torvalds 
9951da177e4SLinus Torvalds 	IA64_MCA_DEBUG("%s: received interrupt vector = %#x on CPU %d\n",
9961da177e4SLinus Torvalds 		       __FUNCTION__, cmc_irq, smp_processor_id());
9971da177e4SLinus Torvalds 
9981da177e4SLinus Torvalds 	/* SAL spec states this should run w/ interrupts enabled */
9991da177e4SLinus Torvalds 	local_irq_enable();
10001da177e4SLinus Torvalds 
10011da177e4SLinus Torvalds 	/* Get the CMC error record and log it */
10021da177e4SLinus Torvalds 	ia64_mca_log_sal_error_record(SAL_INFO_TYPE_CMC);
10031da177e4SLinus Torvalds 
10041da177e4SLinus Torvalds 	spin_lock(&cmc_history_lock);
10051da177e4SLinus Torvalds 	if (!cmc_polling_enabled) {
10061da177e4SLinus Torvalds 		int i, count = 1; /* we know 1 happened now */
10071da177e4SLinus Torvalds 		unsigned long now = jiffies;
10081da177e4SLinus Torvalds 
10091da177e4SLinus Torvalds 		for (i = 0; i < CMC_HISTORY_LENGTH; i++) {
10101da177e4SLinus Torvalds 			if (now - cmc_history[i] <= HZ)
10111da177e4SLinus Torvalds 				count++;
10121da177e4SLinus Torvalds 		}
10131da177e4SLinus Torvalds 
10141da177e4SLinus Torvalds 		IA64_MCA_DEBUG(KERN_INFO "CMC threshold %d/%d\n", count, CMC_HISTORY_LENGTH);
10151da177e4SLinus Torvalds 		if (count >= CMC_HISTORY_LENGTH) {
10161da177e4SLinus Torvalds 
10171da177e4SLinus Torvalds 			cmc_polling_enabled = 1;
10181da177e4SLinus Torvalds 			spin_unlock(&cmc_history_lock);
1019*76e677e2SBryan Sutula 			/* If we're being hit with CMC interrupts, we won't
1020*76e677e2SBryan Sutula 			 * ever execute the schedule_work() below.  Need to
1021*76e677e2SBryan Sutula 			 * disable CMC interrupts on this processor now.
1022*76e677e2SBryan Sutula 			 */
1023*76e677e2SBryan Sutula 			ia64_mca_cmc_vector_disable(NULL);
10241da177e4SLinus Torvalds 			schedule_work(&cmc_disable_work);
10251da177e4SLinus Torvalds 
10261da177e4SLinus Torvalds 			/*
10271da177e4SLinus Torvalds 			 * Corrected errors will still be corrected, but
10281da177e4SLinus Torvalds 			 * make sure there's a log somewhere that indicates
10291da177e4SLinus Torvalds 			 * something is generating more than we can handle.
10301da177e4SLinus Torvalds 			 */
10311da177e4SLinus Torvalds 			printk(KERN_WARNING "WARNING: Switching to polling CMC handler; error records may be lost\n");
10321da177e4SLinus Torvalds 
10331da177e4SLinus Torvalds 			mod_timer(&cmc_poll_timer, jiffies + CMC_POLL_INTERVAL);
10341da177e4SLinus Torvalds 
10351da177e4SLinus Torvalds 			/* lock already released, get out now */
10361da177e4SLinus Torvalds 			return IRQ_HANDLED;
10371da177e4SLinus Torvalds 		} else {
10381da177e4SLinus Torvalds 			cmc_history[index++] = now;
10391da177e4SLinus Torvalds 			if (index == CMC_HISTORY_LENGTH)
10401da177e4SLinus Torvalds 				index = 0;
10411da177e4SLinus Torvalds 		}
10421da177e4SLinus Torvalds 	}
10431da177e4SLinus Torvalds 	spin_unlock(&cmc_history_lock);
10441da177e4SLinus Torvalds 	return IRQ_HANDLED;
10451da177e4SLinus Torvalds }
10461da177e4SLinus Torvalds 
10471da177e4SLinus Torvalds /*
10481da177e4SLinus Torvalds  *  ia64_mca_cmc_int_caller
10491da177e4SLinus Torvalds  *
10501da177e4SLinus Torvalds  * 	Triggered by sw interrupt from CMC polling routine.  Calls
10511da177e4SLinus Torvalds  * 	real interrupt handler and either triggers a sw interrupt
10521da177e4SLinus Torvalds  * 	on the next cpu or does cleanup at the end.
10531da177e4SLinus Torvalds  *
10541da177e4SLinus Torvalds  * Inputs
10551da177e4SLinus Torvalds  *	interrupt number
10561da177e4SLinus Torvalds  *	client data arg ptr
10571da177e4SLinus Torvalds  *	saved registers ptr
10581da177e4SLinus Torvalds  * Outputs
10591da177e4SLinus Torvalds  * 	handled
10601da177e4SLinus Torvalds  */
10611da177e4SLinus Torvalds static irqreturn_t
10621da177e4SLinus Torvalds ia64_mca_cmc_int_caller(int cmc_irq, void *arg, struct pt_regs *ptregs)
10631da177e4SLinus Torvalds {
10641da177e4SLinus Torvalds 	static int start_count = -1;
10651da177e4SLinus Torvalds 	unsigned int cpuid;
10661da177e4SLinus Torvalds 
10671da177e4SLinus Torvalds 	cpuid = smp_processor_id();
10681da177e4SLinus Torvalds 
10691da177e4SLinus Torvalds 	/* If first cpu, update count */
10701da177e4SLinus Torvalds 	if (start_count == -1)
10711da177e4SLinus Torvalds 		start_count = IA64_LOG_COUNT(SAL_INFO_TYPE_CMC);
10721da177e4SLinus Torvalds 
10731da177e4SLinus Torvalds 	ia64_mca_cmc_int_handler(cmc_irq, arg, ptregs);
10741da177e4SLinus Torvalds 
10751da177e4SLinus Torvalds 	for (++cpuid ; cpuid < NR_CPUS && !cpu_online(cpuid) ; cpuid++);
10761da177e4SLinus Torvalds 
10771da177e4SLinus Torvalds 	if (cpuid < NR_CPUS) {
10781da177e4SLinus Torvalds 		platform_send_ipi(cpuid, IA64_CMCP_VECTOR, IA64_IPI_DM_INT, 0);
10791da177e4SLinus Torvalds 	} else {
10801da177e4SLinus Torvalds 		/* If no log record, switch out of polling mode */
10811da177e4SLinus Torvalds 		if (start_count == IA64_LOG_COUNT(SAL_INFO_TYPE_CMC)) {
10821da177e4SLinus Torvalds 
10831da177e4SLinus Torvalds 			printk(KERN_WARNING "Returning to interrupt driven CMC handler\n");
10841da177e4SLinus Torvalds 			schedule_work(&cmc_enable_work);
10851da177e4SLinus Torvalds 			cmc_polling_enabled = 0;
10861da177e4SLinus Torvalds 
10871da177e4SLinus Torvalds 		} else {
10881da177e4SLinus Torvalds 
10891da177e4SLinus Torvalds 			mod_timer(&cmc_poll_timer, jiffies + CMC_POLL_INTERVAL);
10901da177e4SLinus Torvalds 		}
10911da177e4SLinus Torvalds 
10921da177e4SLinus Torvalds 		start_count = -1;
10931da177e4SLinus Torvalds 	}
10941da177e4SLinus Torvalds 
10951da177e4SLinus Torvalds 	return IRQ_HANDLED;
10961da177e4SLinus Torvalds }
10971da177e4SLinus Torvalds 
10981da177e4SLinus Torvalds /*
10991da177e4SLinus Torvalds  *  ia64_mca_cmc_poll
11001da177e4SLinus Torvalds  *
11011da177e4SLinus Torvalds  *	Poll for Corrected Machine Checks (CMCs)
11021da177e4SLinus Torvalds  *
11031da177e4SLinus Torvalds  * Inputs   :   dummy(unused)
11041da177e4SLinus Torvalds  * Outputs  :   None
11051da177e4SLinus Torvalds  *
11061da177e4SLinus Torvalds  */
11071da177e4SLinus Torvalds static void
11081da177e4SLinus Torvalds ia64_mca_cmc_poll (unsigned long dummy)
11091da177e4SLinus Torvalds {
11101da177e4SLinus Torvalds 	/* Trigger a CMC interrupt cascade  */
11111da177e4SLinus Torvalds 	platform_send_ipi(first_cpu(cpu_online_map), IA64_CMCP_VECTOR, IA64_IPI_DM_INT, 0);
11121da177e4SLinus Torvalds }
11131da177e4SLinus Torvalds 
11141da177e4SLinus Torvalds /*
11151da177e4SLinus Torvalds  *  ia64_mca_cpe_int_caller
11161da177e4SLinus Torvalds  *
11171da177e4SLinus Torvalds  * 	Triggered by sw interrupt from CPE polling routine.  Calls
11181da177e4SLinus Torvalds  * 	real interrupt handler and either triggers a sw interrupt
11191da177e4SLinus Torvalds  * 	on the next cpu or does cleanup at the end.
11201da177e4SLinus Torvalds  *
11211da177e4SLinus Torvalds  * Inputs
11221da177e4SLinus Torvalds  *	interrupt number
11231da177e4SLinus Torvalds  *	client data arg ptr
11241da177e4SLinus Torvalds  *	saved registers ptr
11251da177e4SLinus Torvalds  * Outputs
11261da177e4SLinus Torvalds  * 	handled
11271da177e4SLinus Torvalds  */
11281da177e4SLinus Torvalds #ifdef CONFIG_ACPI
11291da177e4SLinus Torvalds 
11301da177e4SLinus Torvalds static irqreturn_t
11311da177e4SLinus Torvalds ia64_mca_cpe_int_caller(int cpe_irq, void *arg, struct pt_regs *ptregs)
11321da177e4SLinus Torvalds {
11331da177e4SLinus Torvalds 	static int start_count = -1;
11341da177e4SLinus Torvalds 	static int poll_time = MIN_CPE_POLL_INTERVAL;
11351da177e4SLinus Torvalds 	unsigned int cpuid;
11361da177e4SLinus Torvalds 
11371da177e4SLinus Torvalds 	cpuid = smp_processor_id();
11381da177e4SLinus Torvalds 
11391da177e4SLinus Torvalds 	/* If first cpu, update count */
11401da177e4SLinus Torvalds 	if (start_count == -1)
11411da177e4SLinus Torvalds 		start_count = IA64_LOG_COUNT(SAL_INFO_TYPE_CPE);
11421da177e4SLinus Torvalds 
11431da177e4SLinus Torvalds 	ia64_mca_cpe_int_handler(cpe_irq, arg, ptregs);
11441da177e4SLinus Torvalds 
11451da177e4SLinus Torvalds 	for (++cpuid ; cpuid < NR_CPUS && !cpu_online(cpuid) ; cpuid++);
11461da177e4SLinus Torvalds 
11471da177e4SLinus Torvalds 	if (cpuid < NR_CPUS) {
11481da177e4SLinus Torvalds 		platform_send_ipi(cpuid, IA64_CPEP_VECTOR, IA64_IPI_DM_INT, 0);
11491da177e4SLinus Torvalds 	} else {
11501da177e4SLinus Torvalds 		/*
11511da177e4SLinus Torvalds 		 * If a log was recorded, increase our polling frequency,
11521da177e4SLinus Torvalds 		 * otherwise, backoff or return to interrupt mode.
11531da177e4SLinus Torvalds 		 */
11541da177e4SLinus Torvalds 		if (start_count != IA64_LOG_COUNT(SAL_INFO_TYPE_CPE)) {
11551da177e4SLinus Torvalds 			poll_time = max(MIN_CPE_POLL_INTERVAL, poll_time / 2);
11561da177e4SLinus Torvalds 		} else if (cpe_vector < 0) {
11571da177e4SLinus Torvalds 			poll_time = min(MAX_CPE_POLL_INTERVAL, poll_time * 2);
11581da177e4SLinus Torvalds 		} else {
11591da177e4SLinus Torvalds 			poll_time = MIN_CPE_POLL_INTERVAL;
11601da177e4SLinus Torvalds 
11611da177e4SLinus Torvalds 			printk(KERN_WARNING "Returning to interrupt driven CPE handler\n");
11621da177e4SLinus Torvalds 			enable_irq(local_vector_to_irq(IA64_CPE_VECTOR));
11631da177e4SLinus Torvalds 			cpe_poll_enabled = 0;
11641da177e4SLinus Torvalds 		}
11651da177e4SLinus Torvalds 
11661da177e4SLinus Torvalds 		if (cpe_poll_enabled)
11671da177e4SLinus Torvalds 			mod_timer(&cpe_poll_timer, jiffies + poll_time);
11681da177e4SLinus Torvalds 		start_count = -1;
11691da177e4SLinus Torvalds 	}
11701da177e4SLinus Torvalds 
11711da177e4SLinus Torvalds 	return IRQ_HANDLED;
11721da177e4SLinus Torvalds }
11731da177e4SLinus Torvalds 
11741da177e4SLinus Torvalds /*
11751da177e4SLinus Torvalds  *  ia64_mca_cpe_poll
11761da177e4SLinus Torvalds  *
11771da177e4SLinus Torvalds  *	Poll for Corrected Platform Errors (CPEs), trigger interrupt
11781da177e4SLinus Torvalds  *	on first cpu, from there it will trickle through all the cpus.
11791da177e4SLinus Torvalds  *
11801da177e4SLinus Torvalds  * Inputs   :   dummy(unused)
11811da177e4SLinus Torvalds  * Outputs  :   None
11821da177e4SLinus Torvalds  *
11831da177e4SLinus Torvalds  */
11841da177e4SLinus Torvalds static void
11851da177e4SLinus Torvalds ia64_mca_cpe_poll (unsigned long dummy)
11861da177e4SLinus Torvalds {
11871da177e4SLinus Torvalds 	/* Trigger a CPE interrupt cascade  */
11881da177e4SLinus Torvalds 	platform_send_ipi(first_cpu(cpu_online_map), IA64_CPEP_VECTOR, IA64_IPI_DM_INT, 0);
11891da177e4SLinus Torvalds }
11901da177e4SLinus Torvalds 
1191b655913bSPeter Chubb #endif /* CONFIG_ACPI */
1192b655913bSPeter Chubb 
11931da177e4SLinus Torvalds /*
11941da177e4SLinus Torvalds  * C portion of the OS INIT handler
11951da177e4SLinus Torvalds  *
11967f613c7dSKeith Owens  * Called from ia64_os_init_dispatch
11971da177e4SLinus Torvalds  *
11987f613c7dSKeith Owens  * Inputs: pointer to pt_regs where processor info was saved.  SAL/OS state for
11997f613c7dSKeith Owens  * this event.  This code is used for both monarch and slave INIT events, see
12007f613c7dSKeith Owens  * sos->monarch.
12011da177e4SLinus Torvalds  *
12027f613c7dSKeith Owens  * All INIT events switch to the INIT stack and change the previous process to
12037f613c7dSKeith Owens  * blocked status.  If one of the INIT events is the monarch then we are
12047f613c7dSKeith Owens  * probably processing the nmi button/command.  Use the monarch cpu to dump all
12057f613c7dSKeith Owens  * the processes.  The slave INIT events all spin until the monarch cpu
12067f613c7dSKeith Owens  * returns.  We can also get INIT slave events for MCA, in which case the MCA
12077f613c7dSKeith Owens  * process is the monarch.
12081da177e4SLinus Torvalds  */
12091da177e4SLinus Torvalds 
12107f613c7dSKeith Owens void
12117f613c7dSKeith Owens ia64_init_handler(struct pt_regs *regs, struct switch_stack *sw,
12127f613c7dSKeith Owens 		  struct ia64_sal_os_state *sos)
12137f613c7dSKeith Owens {
12147f613c7dSKeith Owens 	static atomic_t slaves;
12157f613c7dSKeith Owens 	static atomic_t monarchs;
12167f613c7dSKeith Owens 	task_t *previous_current;
12177f613c7dSKeith Owens 	int cpu = smp_processor_id(), c;
12187f613c7dSKeith Owens 	struct task_struct *g, *t;
12197f613c7dSKeith Owens 
12207f613c7dSKeith Owens 	oops_in_progress = 1;	/* FIXME: make printk NMI/MCA/INIT safe */
12211da177e4SLinus Torvalds 	console_loglevel = 15;	/* make sure printks make it to console */
12221da177e4SLinus Torvalds 
12237f613c7dSKeith Owens 	printk(KERN_INFO "Entered OS INIT handler. PSP=%lx cpu=%d monarch=%ld\n",
12247f613c7dSKeith Owens 		sos->proc_state_param, cpu, sos->monarch);
12257f613c7dSKeith Owens 	salinfo_log_wakeup(SAL_INFO_TYPE_INIT, NULL, 0, 0);
12267f613c7dSKeith Owens 
12277f613c7dSKeith Owens 	previous_current = ia64_mca_modify_original_stack(regs, sw, sos, "INIT");
12287f613c7dSKeith Owens 	sos->os_status = IA64_INIT_RESUME;
12297f613c7dSKeith Owens 
12307f613c7dSKeith Owens 	/* FIXME: Workaround for broken proms that drive all INIT events as
12317f613c7dSKeith Owens 	 * slaves.  The last slave that enters is promoted to be a monarch.
12327f613c7dSKeith Owens 	 * Remove this code in September 2006, that gives platforms a year to
12337f613c7dSKeith Owens 	 * fix their proms and get their customers updated.
12347f613c7dSKeith Owens 	 */
12357f613c7dSKeith Owens 	if (!sos->monarch && atomic_add_return(1, &slaves) == num_online_cpus()) {
12367f613c7dSKeith Owens 		printk(KERN_WARNING "%s: Promoting cpu %d to monarch.\n",
12377f613c7dSKeith Owens 		       __FUNCTION__, cpu);
12387f613c7dSKeith Owens 		atomic_dec(&slaves);
12397f613c7dSKeith Owens 		sos->monarch = 1;
12407f613c7dSKeith Owens 	}
12417f613c7dSKeith Owens 
12427f613c7dSKeith Owens 	/* FIXME: Workaround for broken proms that drive all INIT events as
12437f613c7dSKeith Owens 	 * monarchs.  Second and subsequent monarchs are demoted to slaves.
12447f613c7dSKeith Owens 	 * Remove this code in September 2006, that gives platforms a year to
12457f613c7dSKeith Owens 	 * fix their proms and get their customers updated.
12467f613c7dSKeith Owens 	 */
12477f613c7dSKeith Owens 	if (sos->monarch && atomic_add_return(1, &monarchs) > 1) {
12487f613c7dSKeith Owens 		printk(KERN_WARNING "%s: Demoting cpu %d to slave.\n",
12497f613c7dSKeith Owens 			       __FUNCTION__, cpu);
12507f613c7dSKeith Owens 		atomic_dec(&monarchs);
12517f613c7dSKeith Owens 		sos->monarch = 0;
12527f613c7dSKeith Owens 	}
12537f613c7dSKeith Owens 
12547f613c7dSKeith Owens 	if (!sos->monarch) {
12557f613c7dSKeith Owens 		ia64_mc_info.imi_rendez_checkin[cpu] = IA64_MCA_RENDEZ_CHECKIN_INIT;
12567f613c7dSKeith Owens 		while (monarch_cpu == -1)
12577f613c7dSKeith Owens 		       cpu_relax();	/* spin until monarch enters */
12587f613c7dSKeith Owens 		while (monarch_cpu != -1)
12597f613c7dSKeith Owens 		       cpu_relax();	/* spin until monarch leaves */
12607f613c7dSKeith Owens 		printk("Slave on cpu %d returning to normal service.\n", cpu);
12617f613c7dSKeith Owens 		set_curr_task(cpu, previous_current);
12627f613c7dSKeith Owens 		ia64_mc_info.imi_rendez_checkin[cpu] = IA64_MCA_RENDEZ_CHECKIN_NOTDONE;
12637f613c7dSKeith Owens 		atomic_dec(&slaves);
12647f613c7dSKeith Owens 		return;
12657f613c7dSKeith Owens 	}
12667f613c7dSKeith Owens 
12677f613c7dSKeith Owens 	monarch_cpu = cpu;
12681da177e4SLinus Torvalds 
12691da177e4SLinus Torvalds 	/*
12707f613c7dSKeith Owens 	 * Wait for a bit.  On some machines (e.g., HP's zx2000 and zx6000, INIT can be
12717f613c7dSKeith Owens 	 * generated via the BMC's command-line interface, but since the console is on the
12727f613c7dSKeith Owens 	 * same serial line, the user will need some time to switch out of the BMC before
12737f613c7dSKeith Owens 	 * the dump begins.
12741da177e4SLinus Torvalds 	 */
12757f613c7dSKeith Owens 	printk("Delaying for 5 seconds...\n");
12767f613c7dSKeith Owens 	udelay(5*1000000);
12777f613c7dSKeith Owens 	ia64_wait_for_slaves(cpu);
12787f613c7dSKeith Owens 	printk(KERN_ERR "Processes interrupted by INIT -");
12797f613c7dSKeith Owens 	for_each_online_cpu(c) {
12807f613c7dSKeith Owens 		struct ia64_sal_os_state *s;
12817f613c7dSKeith Owens 		t = __va(__per_cpu_mca[c] + IA64_MCA_CPU_INIT_STACK_OFFSET);
12827f613c7dSKeith Owens 		s = (struct ia64_sal_os_state *)((char *)t + MCA_SOS_OFFSET);
12837f613c7dSKeith Owens 		g = s->prev_task;
12847f613c7dSKeith Owens 		if (g) {
12857f613c7dSKeith Owens 			if (g->pid)
12867f613c7dSKeith Owens 				printk(" %d", g->pid);
12877f613c7dSKeith Owens 			else
12887f613c7dSKeith Owens 				printk(" %d (cpu %d task 0x%p)", g->pid, task_cpu(g), g);
12897f613c7dSKeith Owens 		}
12907f613c7dSKeith Owens 	}
12917f613c7dSKeith Owens 	printk("\n\n");
12927f613c7dSKeith Owens 	if (read_trylock(&tasklist_lock)) {
12937f613c7dSKeith Owens 		do_each_thread (g, t) {
12947f613c7dSKeith Owens 			printk("\nBacktrace of pid %d (%s)\n", t->pid, t->comm);
12957f613c7dSKeith Owens 			show_stack(t, NULL);
12967f613c7dSKeith Owens 		} while_each_thread (g, t);
12977f613c7dSKeith Owens 		read_unlock(&tasklist_lock);
12987f613c7dSKeith Owens 	}
12997f613c7dSKeith Owens 	printk("\nINIT dump complete.  Monarch on cpu %d returning to normal service.\n", cpu);
13007f613c7dSKeith Owens 	atomic_dec(&monarchs);
13017f613c7dSKeith Owens 	set_curr_task(cpu, previous_current);
13027f613c7dSKeith Owens 	monarch_cpu = -1;
13037f613c7dSKeith Owens 	return;
13041da177e4SLinus Torvalds }
13051da177e4SLinus Torvalds 
13061da177e4SLinus Torvalds static int __init
13071da177e4SLinus Torvalds ia64_mca_disable_cpe_polling(char *str)
13081da177e4SLinus Torvalds {
13091da177e4SLinus Torvalds 	cpe_poll_enabled = 0;
13101da177e4SLinus Torvalds 	return 1;
13111da177e4SLinus Torvalds }
13121da177e4SLinus Torvalds 
13131da177e4SLinus Torvalds __setup("disable_cpe_poll", ia64_mca_disable_cpe_polling);
13141da177e4SLinus Torvalds 
13151da177e4SLinus Torvalds static struct irqaction cmci_irqaction = {
13161da177e4SLinus Torvalds 	.handler =	ia64_mca_cmc_int_handler,
13171da177e4SLinus Torvalds 	.flags =	SA_INTERRUPT,
13181da177e4SLinus Torvalds 	.name =		"cmc_hndlr"
13191da177e4SLinus Torvalds };
13201da177e4SLinus Torvalds 
13211da177e4SLinus Torvalds static struct irqaction cmcp_irqaction = {
13221da177e4SLinus Torvalds 	.handler =	ia64_mca_cmc_int_caller,
13231da177e4SLinus Torvalds 	.flags =	SA_INTERRUPT,
13241da177e4SLinus Torvalds 	.name =		"cmc_poll"
13251da177e4SLinus Torvalds };
13261da177e4SLinus Torvalds 
13271da177e4SLinus Torvalds static struct irqaction mca_rdzv_irqaction = {
13281da177e4SLinus Torvalds 	.handler =	ia64_mca_rendez_int_handler,
13291da177e4SLinus Torvalds 	.flags =	SA_INTERRUPT,
13301da177e4SLinus Torvalds 	.name =		"mca_rdzv"
13311da177e4SLinus Torvalds };
13321da177e4SLinus Torvalds 
13331da177e4SLinus Torvalds static struct irqaction mca_wkup_irqaction = {
13341da177e4SLinus Torvalds 	.handler =	ia64_mca_wakeup_int_handler,
13351da177e4SLinus Torvalds 	.flags =	SA_INTERRUPT,
13361da177e4SLinus Torvalds 	.name =		"mca_wkup"
13371da177e4SLinus Torvalds };
13381da177e4SLinus Torvalds 
13391da177e4SLinus Torvalds #ifdef CONFIG_ACPI
13401da177e4SLinus Torvalds static struct irqaction mca_cpe_irqaction = {
13411da177e4SLinus Torvalds 	.handler =	ia64_mca_cpe_int_handler,
13421da177e4SLinus Torvalds 	.flags =	SA_INTERRUPT,
13431da177e4SLinus Torvalds 	.name =		"cpe_hndlr"
13441da177e4SLinus Torvalds };
13451da177e4SLinus Torvalds 
13461da177e4SLinus Torvalds static struct irqaction mca_cpep_irqaction = {
13471da177e4SLinus Torvalds 	.handler =	ia64_mca_cpe_int_caller,
13481da177e4SLinus Torvalds 	.flags =	SA_INTERRUPT,
13491da177e4SLinus Torvalds 	.name =		"cpe_poll"
13501da177e4SLinus Torvalds };
13511da177e4SLinus Torvalds #endif /* CONFIG_ACPI */
13521da177e4SLinus Torvalds 
13537f613c7dSKeith Owens /* Minimal format of the MCA/INIT stacks.  The pseudo processes that run on
13547f613c7dSKeith Owens  * these stacks can never sleep, they cannot return from the kernel to user
13557f613c7dSKeith Owens  * space, they do not appear in a normal ps listing.  So there is no need to
13567f613c7dSKeith Owens  * format most of the fields.
13577f613c7dSKeith Owens  */
13587f613c7dSKeith Owens 
13597f613c7dSKeith Owens static void
13607f613c7dSKeith Owens format_mca_init_stack(void *mca_data, unsigned long offset,
13617f613c7dSKeith Owens 		const char *type, int cpu)
13627f613c7dSKeith Owens {
13637f613c7dSKeith Owens 	struct task_struct *p = (struct task_struct *)((char *)mca_data + offset);
13647f613c7dSKeith Owens 	struct thread_info *ti;
13657f613c7dSKeith Owens 	memset(p, 0, KERNEL_STACK_SIZE);
13667f613c7dSKeith Owens 	ti = (struct thread_info *)((char *)p + IA64_TASK_SIZE);
13677f613c7dSKeith Owens 	ti->flags = _TIF_MCA_INIT;
13687f613c7dSKeith Owens 	ti->preempt_count = 1;
13697f613c7dSKeith Owens 	ti->task = p;
13707f613c7dSKeith Owens 	ti->cpu = cpu;
13717f613c7dSKeith Owens 	p->thread_info = ti;
13727f613c7dSKeith Owens 	p->state = TASK_UNINTERRUPTIBLE;
13737f613c7dSKeith Owens 	__set_bit(cpu, &p->cpus_allowed);
13747f613c7dSKeith Owens 	INIT_LIST_HEAD(&p->tasks);
13757f613c7dSKeith Owens 	p->parent = p->real_parent = p->group_leader = p;
13767f613c7dSKeith Owens 	INIT_LIST_HEAD(&p->children);
13777f613c7dSKeith Owens 	INIT_LIST_HEAD(&p->sibling);
13787f613c7dSKeith Owens 	strncpy(p->comm, type, sizeof(p->comm)-1);
13797f613c7dSKeith Owens }
13807f613c7dSKeith Owens 
13811da177e4SLinus Torvalds /* Do per-CPU MCA-related initialization.  */
13821da177e4SLinus Torvalds 
13831da177e4SLinus Torvalds void __devinit
13841da177e4SLinus Torvalds ia64_mca_cpu_init(void *cpu_data)
13851da177e4SLinus Torvalds {
13861da177e4SLinus Torvalds 	void *pal_vaddr;
13871da177e4SLinus Torvalds 
13881da177e4SLinus Torvalds 	if (smp_processor_id() == 0) {
13891da177e4SLinus Torvalds 		void *mca_data;
13901da177e4SLinus Torvalds 		int cpu;
13911da177e4SLinus Torvalds 
13921da177e4SLinus Torvalds 		mca_data = alloc_bootmem(sizeof(struct ia64_mca_cpu)
13937f613c7dSKeith Owens 					 * NR_CPUS + KERNEL_STACK_SIZE);
13947f613c7dSKeith Owens 		mca_data = (void *)(((unsigned long)mca_data +
13957f613c7dSKeith Owens 					KERNEL_STACK_SIZE - 1) &
13967f613c7dSKeith Owens 				(-KERNEL_STACK_SIZE));
13971da177e4SLinus Torvalds 		for (cpu = 0; cpu < NR_CPUS; cpu++) {
13987f613c7dSKeith Owens 			format_mca_init_stack(mca_data,
13997f613c7dSKeith Owens 					offsetof(struct ia64_mca_cpu, mca_stack),
14007f613c7dSKeith Owens 					"MCA", cpu);
14017f613c7dSKeith Owens 			format_mca_init_stack(mca_data,
14027f613c7dSKeith Owens 					offsetof(struct ia64_mca_cpu, init_stack),
14037f613c7dSKeith Owens 					"INIT", cpu);
14041da177e4SLinus Torvalds 			__per_cpu_mca[cpu] = __pa(mca_data);
14051da177e4SLinus Torvalds 			mca_data += sizeof(struct ia64_mca_cpu);
14061da177e4SLinus Torvalds 		}
14071da177e4SLinus Torvalds 	}
14081da177e4SLinus Torvalds 
14091da177e4SLinus Torvalds 	/*
14101da177e4SLinus Torvalds 	 * The MCA info structure was allocated earlier and its
14111da177e4SLinus Torvalds 	 * physical address saved in __per_cpu_mca[cpu].  Copy that
14121da177e4SLinus Torvalds 	 * address * to ia64_mca_data so we can access it as a per-CPU
14131da177e4SLinus Torvalds 	 * variable.
14141da177e4SLinus Torvalds 	 */
14151da177e4SLinus Torvalds 	__get_cpu_var(ia64_mca_data) = __per_cpu_mca[smp_processor_id()];
14161da177e4SLinus Torvalds 
14171da177e4SLinus Torvalds 	/*
14181da177e4SLinus Torvalds 	 * Stash away a copy of the PTE needed to map the per-CPU page.
14191da177e4SLinus Torvalds 	 * We may need it during MCA recovery.
14201da177e4SLinus Torvalds 	 */
14211da177e4SLinus Torvalds 	__get_cpu_var(ia64_mca_per_cpu_pte) =
14221da177e4SLinus Torvalds 		pte_val(mk_pte_phys(__pa(cpu_data), PAGE_KERNEL));
14231da177e4SLinus Torvalds 
14241da177e4SLinus Torvalds 	/*
14251da177e4SLinus Torvalds 	 * Also, stash away a copy of the PAL address and the PTE
14261da177e4SLinus Torvalds 	 * needed to map it.
14271da177e4SLinus Torvalds 	 */
14281da177e4SLinus Torvalds 	pal_vaddr = efi_get_pal_addr();
14291da177e4SLinus Torvalds 	if (!pal_vaddr)
14301da177e4SLinus Torvalds 		return;
14311da177e4SLinus Torvalds 	__get_cpu_var(ia64_mca_pal_base) =
14321da177e4SLinus Torvalds 		GRANULEROUNDDOWN((unsigned long) pal_vaddr);
14331da177e4SLinus Torvalds 	__get_cpu_var(ia64_mca_pal_pte) = pte_val(mk_pte_phys(__pa(pal_vaddr),
14341da177e4SLinus Torvalds 							      PAGE_KERNEL));
14351da177e4SLinus Torvalds }
14361da177e4SLinus Torvalds 
14371da177e4SLinus Torvalds /*
14381da177e4SLinus Torvalds  * ia64_mca_init
14391da177e4SLinus Torvalds  *
14401da177e4SLinus Torvalds  *  Do all the system level mca specific initialization.
14411da177e4SLinus Torvalds  *
14421da177e4SLinus Torvalds  *	1. Register spinloop and wakeup request interrupt vectors
14431da177e4SLinus Torvalds  *
14441da177e4SLinus Torvalds  *	2. Register OS_MCA handler entry point
14451da177e4SLinus Torvalds  *
14461da177e4SLinus Torvalds  *	3. Register OS_INIT handler entry point
14471da177e4SLinus Torvalds  *
14481da177e4SLinus Torvalds  *  4. Initialize MCA/CMC/INIT related log buffers maintained by the OS.
14491da177e4SLinus Torvalds  *
14501da177e4SLinus Torvalds  *  Note that this initialization is done very early before some kernel
14511da177e4SLinus Torvalds  *  services are available.
14521da177e4SLinus Torvalds  *
14531da177e4SLinus Torvalds  *  Inputs  :   None
14541da177e4SLinus Torvalds  *
14551da177e4SLinus Torvalds  *  Outputs :   None
14561da177e4SLinus Torvalds  */
14571da177e4SLinus Torvalds void __init
14581da177e4SLinus Torvalds ia64_mca_init(void)
14591da177e4SLinus Torvalds {
14607f613c7dSKeith Owens 	ia64_fptr_t *init_hldlr_ptr_monarch = (ia64_fptr_t *)ia64_os_init_dispatch_monarch;
14617f613c7dSKeith Owens 	ia64_fptr_t *init_hldlr_ptr_slave = (ia64_fptr_t *)ia64_os_init_dispatch_slave;
14621da177e4SLinus Torvalds 	ia64_fptr_t *mca_hldlr_ptr = (ia64_fptr_t *)ia64_os_mca_dispatch;
14631da177e4SLinus Torvalds 	int i;
14641da177e4SLinus Torvalds 	s64 rc;
14651da177e4SLinus Torvalds 	struct ia64_sal_retval isrv;
14661da177e4SLinus Torvalds 	u64 timeout = IA64_MCA_RENDEZ_TIMEOUT;	/* platform specific */
14671da177e4SLinus Torvalds 
14681da177e4SLinus Torvalds 	IA64_MCA_DEBUG("%s: begin\n", __FUNCTION__);
14691da177e4SLinus Torvalds 
14701da177e4SLinus Torvalds 	/* Clear the Rendez checkin flag for all cpus */
14711da177e4SLinus Torvalds 	for(i = 0 ; i < NR_CPUS; i++)
14721da177e4SLinus Torvalds 		ia64_mc_info.imi_rendez_checkin[i] = IA64_MCA_RENDEZ_CHECKIN_NOTDONE;
14731da177e4SLinus Torvalds 
14741da177e4SLinus Torvalds 	/*
14751da177e4SLinus Torvalds 	 * Register the rendezvous spinloop and wakeup mechanism with SAL
14761da177e4SLinus Torvalds 	 */
14771da177e4SLinus Torvalds 
14781da177e4SLinus Torvalds 	/* Register the rendezvous interrupt vector with SAL */
14791da177e4SLinus Torvalds 	while (1) {
14801da177e4SLinus Torvalds 		isrv = ia64_sal_mc_set_params(SAL_MC_PARAM_RENDEZ_INT,
14811da177e4SLinus Torvalds 					      SAL_MC_PARAM_MECHANISM_INT,
14821da177e4SLinus Torvalds 					      IA64_MCA_RENDEZ_VECTOR,
14831da177e4SLinus Torvalds 					      timeout,
14841da177e4SLinus Torvalds 					      SAL_MC_PARAM_RZ_ALWAYS);
14851da177e4SLinus Torvalds 		rc = isrv.status;
14861da177e4SLinus Torvalds 		if (rc == 0)
14871da177e4SLinus Torvalds 			break;
14881da177e4SLinus Torvalds 		if (rc == -2) {
14891da177e4SLinus Torvalds 			printk(KERN_INFO "Increasing MCA rendezvous timeout from "
14901da177e4SLinus Torvalds 				"%ld to %ld milliseconds\n", timeout, isrv.v0);
14911da177e4SLinus Torvalds 			timeout = isrv.v0;
14921da177e4SLinus Torvalds 			continue;
14931da177e4SLinus Torvalds 		}
14941da177e4SLinus Torvalds 		printk(KERN_ERR "Failed to register rendezvous interrupt "
14951da177e4SLinus Torvalds 		       "with SAL (status %ld)\n", rc);
14961da177e4SLinus Torvalds 		return;
14971da177e4SLinus Torvalds 	}
14981da177e4SLinus Torvalds 
14991da177e4SLinus Torvalds 	/* Register the wakeup interrupt vector with SAL */
15001da177e4SLinus Torvalds 	isrv = ia64_sal_mc_set_params(SAL_MC_PARAM_RENDEZ_WAKEUP,
15011da177e4SLinus Torvalds 				      SAL_MC_PARAM_MECHANISM_INT,
15021da177e4SLinus Torvalds 				      IA64_MCA_WAKEUP_VECTOR,
15031da177e4SLinus Torvalds 				      0, 0);
15041da177e4SLinus Torvalds 	rc = isrv.status;
15051da177e4SLinus Torvalds 	if (rc) {
15061da177e4SLinus Torvalds 		printk(KERN_ERR "Failed to register wakeup interrupt with SAL "
15071da177e4SLinus Torvalds 		       "(status %ld)\n", rc);
15081da177e4SLinus Torvalds 		return;
15091da177e4SLinus Torvalds 	}
15101da177e4SLinus Torvalds 
15111da177e4SLinus Torvalds 	IA64_MCA_DEBUG("%s: registered MCA rendezvous spinloop and wakeup mech.\n", __FUNCTION__);
15121da177e4SLinus Torvalds 
15131da177e4SLinus Torvalds 	ia64_mc_info.imi_mca_handler        = ia64_tpa(mca_hldlr_ptr->fp);
15141da177e4SLinus Torvalds 	/*
15151da177e4SLinus Torvalds 	 * XXX - disable SAL checksum by setting size to 0; should be
15161da177e4SLinus Torvalds 	 *	ia64_tpa(ia64_os_mca_dispatch_end) - ia64_tpa(ia64_os_mca_dispatch);
15171da177e4SLinus Torvalds 	 */
15181da177e4SLinus Torvalds 	ia64_mc_info.imi_mca_handler_size	= 0;
15191da177e4SLinus Torvalds 
15201da177e4SLinus Torvalds 	/* Register the os mca handler with SAL */
15211da177e4SLinus Torvalds 	if ((rc = ia64_sal_set_vectors(SAL_VECTOR_OS_MCA,
15221da177e4SLinus Torvalds 				       ia64_mc_info.imi_mca_handler,
15231da177e4SLinus Torvalds 				       ia64_tpa(mca_hldlr_ptr->gp),
15241da177e4SLinus Torvalds 				       ia64_mc_info.imi_mca_handler_size,
15251da177e4SLinus Torvalds 				       0, 0, 0)))
15261da177e4SLinus Torvalds 	{
15271da177e4SLinus Torvalds 		printk(KERN_ERR "Failed to register OS MCA handler with SAL "
15281da177e4SLinus Torvalds 		       "(status %ld)\n", rc);
15291da177e4SLinus Torvalds 		return;
15301da177e4SLinus Torvalds 	}
15311da177e4SLinus Torvalds 
15321da177e4SLinus Torvalds 	IA64_MCA_DEBUG("%s: registered OS MCA handler with SAL at 0x%lx, gp = 0x%lx\n", __FUNCTION__,
15331da177e4SLinus Torvalds 		       ia64_mc_info.imi_mca_handler, ia64_tpa(mca_hldlr_ptr->gp));
15341da177e4SLinus Torvalds 
15351da177e4SLinus Torvalds 	/*
15361da177e4SLinus Torvalds 	 * XXX - disable SAL checksum by setting size to 0, should be
15371da177e4SLinus Torvalds 	 * size of the actual init handler in mca_asm.S.
15381da177e4SLinus Torvalds 	 */
15397f613c7dSKeith Owens 	ia64_mc_info.imi_monarch_init_handler		= ia64_tpa(init_hldlr_ptr_monarch->fp);
15401da177e4SLinus Torvalds 	ia64_mc_info.imi_monarch_init_handler_size	= 0;
15417f613c7dSKeith Owens 	ia64_mc_info.imi_slave_init_handler		= ia64_tpa(init_hldlr_ptr_slave->fp);
15421da177e4SLinus Torvalds 	ia64_mc_info.imi_slave_init_handler_size	= 0;
15431da177e4SLinus Torvalds 
15441da177e4SLinus Torvalds 	IA64_MCA_DEBUG("%s: OS INIT handler at %lx\n", __FUNCTION__,
15451da177e4SLinus Torvalds 		       ia64_mc_info.imi_monarch_init_handler);
15461da177e4SLinus Torvalds 
15471da177e4SLinus Torvalds 	/* Register the os init handler with SAL */
15481da177e4SLinus Torvalds 	if ((rc = ia64_sal_set_vectors(SAL_VECTOR_OS_INIT,
15491da177e4SLinus Torvalds 				       ia64_mc_info.imi_monarch_init_handler,
15501da177e4SLinus Torvalds 				       ia64_tpa(ia64_getreg(_IA64_REG_GP)),
15511da177e4SLinus Torvalds 				       ia64_mc_info.imi_monarch_init_handler_size,
15521da177e4SLinus Torvalds 				       ia64_mc_info.imi_slave_init_handler,
15531da177e4SLinus Torvalds 				       ia64_tpa(ia64_getreg(_IA64_REG_GP)),
15541da177e4SLinus Torvalds 				       ia64_mc_info.imi_slave_init_handler_size)))
15551da177e4SLinus Torvalds 	{
15561da177e4SLinus Torvalds 		printk(KERN_ERR "Failed to register m/s INIT handlers with SAL "
15571da177e4SLinus Torvalds 		       "(status %ld)\n", rc);
15581da177e4SLinus Torvalds 		return;
15591da177e4SLinus Torvalds 	}
15601da177e4SLinus Torvalds 
15611da177e4SLinus Torvalds 	IA64_MCA_DEBUG("%s: registered OS INIT handler with SAL\n", __FUNCTION__);
15621da177e4SLinus Torvalds 
15631da177e4SLinus Torvalds 	/*
15641da177e4SLinus Torvalds 	 *  Configure the CMCI/P vector and handler. Interrupts for CMC are
15651da177e4SLinus Torvalds 	 *  per-processor, so AP CMC interrupts are setup in smp_callin() (smpboot.c).
15661da177e4SLinus Torvalds 	 */
15671da177e4SLinus Torvalds 	register_percpu_irq(IA64_CMC_VECTOR, &cmci_irqaction);
15681da177e4SLinus Torvalds 	register_percpu_irq(IA64_CMCP_VECTOR, &cmcp_irqaction);
15691da177e4SLinus Torvalds 	ia64_mca_cmc_vector_setup();       /* Setup vector on BSP */
15701da177e4SLinus Torvalds 
15711da177e4SLinus Torvalds 	/* Setup the MCA rendezvous interrupt vector */
15721da177e4SLinus Torvalds 	register_percpu_irq(IA64_MCA_RENDEZ_VECTOR, &mca_rdzv_irqaction);
15731da177e4SLinus Torvalds 
15741da177e4SLinus Torvalds 	/* Setup the MCA wakeup interrupt vector */
15751da177e4SLinus Torvalds 	register_percpu_irq(IA64_MCA_WAKEUP_VECTOR, &mca_wkup_irqaction);
15761da177e4SLinus Torvalds 
15771da177e4SLinus Torvalds #ifdef CONFIG_ACPI
1578bb68c12bSRuss Anderson 	/* Setup the CPEI/P handler */
15791da177e4SLinus Torvalds 	register_percpu_irq(IA64_CPEP_VECTOR, &mca_cpep_irqaction);
15801da177e4SLinus Torvalds #endif
15811da177e4SLinus Torvalds 
15821da177e4SLinus Torvalds 	/* Initialize the areas set aside by the OS to buffer the
15831da177e4SLinus Torvalds 	 * platform/processor error states for MCA/INIT/CMC
15841da177e4SLinus Torvalds 	 * handling.
15851da177e4SLinus Torvalds 	 */
15861da177e4SLinus Torvalds 	ia64_log_init(SAL_INFO_TYPE_MCA);
15871da177e4SLinus Torvalds 	ia64_log_init(SAL_INFO_TYPE_INIT);
15881da177e4SLinus Torvalds 	ia64_log_init(SAL_INFO_TYPE_CMC);
15891da177e4SLinus Torvalds 	ia64_log_init(SAL_INFO_TYPE_CPE);
15901da177e4SLinus Torvalds 
15911da177e4SLinus Torvalds 	mca_init = 1;
15921da177e4SLinus Torvalds 	printk(KERN_INFO "MCA related initialization done\n");
15931da177e4SLinus Torvalds }
15941da177e4SLinus Torvalds 
15951da177e4SLinus Torvalds /*
15961da177e4SLinus Torvalds  * ia64_mca_late_init
15971da177e4SLinus Torvalds  *
15981da177e4SLinus Torvalds  *	Opportunity to setup things that require initialization later
15991da177e4SLinus Torvalds  *	than ia64_mca_init.  Setup a timer to poll for CPEs if the
16001da177e4SLinus Torvalds  *	platform doesn't support an interrupt driven mechanism.
16011da177e4SLinus Torvalds  *
16021da177e4SLinus Torvalds  *  Inputs  :   None
16031da177e4SLinus Torvalds  *  Outputs :   Status
16041da177e4SLinus Torvalds  */
16051da177e4SLinus Torvalds static int __init
16061da177e4SLinus Torvalds ia64_mca_late_init(void)
16071da177e4SLinus Torvalds {
16081da177e4SLinus Torvalds 	if (!mca_init)
16091da177e4SLinus Torvalds 		return 0;
16101da177e4SLinus Torvalds 
16111da177e4SLinus Torvalds 	/* Setup the CMCI/P vector and handler */
16121da177e4SLinus Torvalds 	init_timer(&cmc_poll_timer);
16131da177e4SLinus Torvalds 	cmc_poll_timer.function = ia64_mca_cmc_poll;
16141da177e4SLinus Torvalds 
16151da177e4SLinus Torvalds 	/* Unmask/enable the vector */
16161da177e4SLinus Torvalds 	cmc_polling_enabled = 0;
16171da177e4SLinus Torvalds 	schedule_work(&cmc_enable_work);
16181da177e4SLinus Torvalds 
16191da177e4SLinus Torvalds 	IA64_MCA_DEBUG("%s: CMCI/P setup and enabled.\n", __FUNCTION__);
16201da177e4SLinus Torvalds 
16211da177e4SLinus Torvalds #ifdef CONFIG_ACPI
16221da177e4SLinus Torvalds 	/* Setup the CPEI/P vector and handler */
1623bb68c12bSRuss Anderson 	cpe_vector = acpi_request_vector(ACPI_INTERRUPT_CPEI);
16241da177e4SLinus Torvalds 	init_timer(&cpe_poll_timer);
16251da177e4SLinus Torvalds 	cpe_poll_timer.function = ia64_mca_cpe_poll;
16261da177e4SLinus Torvalds 
16271da177e4SLinus Torvalds 	{
16281da177e4SLinus Torvalds 		irq_desc_t *desc;
16291da177e4SLinus Torvalds 		unsigned int irq;
16301da177e4SLinus Torvalds 
16311da177e4SLinus Torvalds 		if (cpe_vector >= 0) {
16321da177e4SLinus Torvalds 			/* If platform supports CPEI, enable the irq. */
16331da177e4SLinus Torvalds 			cpe_poll_enabled = 0;
16341da177e4SLinus Torvalds 			for (irq = 0; irq < NR_IRQS; ++irq)
16351da177e4SLinus Torvalds 				if (irq_to_vector(irq) == cpe_vector) {
16361da177e4SLinus Torvalds 					desc = irq_descp(irq);
16371da177e4SLinus Torvalds 					desc->status |= IRQ_PER_CPU;
16381da177e4SLinus Torvalds 					setup_irq(irq, &mca_cpe_irqaction);
16391da177e4SLinus Torvalds 				}
16401da177e4SLinus Torvalds 			ia64_mca_register_cpev(cpe_vector);
16411da177e4SLinus Torvalds 			IA64_MCA_DEBUG("%s: CPEI/P setup and enabled.\n", __FUNCTION__);
16421da177e4SLinus Torvalds 		} else {
16431da177e4SLinus Torvalds 			/* If platform doesn't support CPEI, get the timer going. */
16441da177e4SLinus Torvalds 			if (cpe_poll_enabled) {
16451da177e4SLinus Torvalds 				ia64_mca_cpe_poll(0UL);
16461da177e4SLinus Torvalds 				IA64_MCA_DEBUG("%s: CPEP setup and enabled.\n", __FUNCTION__);
16471da177e4SLinus Torvalds 			}
16481da177e4SLinus Torvalds 		}
16491da177e4SLinus Torvalds 	}
16501da177e4SLinus Torvalds #endif
16511da177e4SLinus Torvalds 
16521da177e4SLinus Torvalds 	return 0;
16531da177e4SLinus Torvalds }
16541da177e4SLinus Torvalds 
16551da177e4SLinus Torvalds device_initcall(ia64_mca_late_init);
1656