1*08dbd0f8SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 2e49ee290SRichard Kuo /* 3e49ee290SRichard Kuo * Hexagon VM page table entry definitions 4e49ee290SRichard Kuo * 57c6a5df4SRichard Kuo * Copyright (c) 2010-2011,2013 The Linux Foundation. All rights reserved. 6e49ee290SRichard Kuo */ 7e49ee290SRichard Kuo 8e49ee290SRichard Kuo #ifndef _ASM_VM_MMU_H 9e49ee290SRichard Kuo #define _ASM_VM_MMU_H 10e49ee290SRichard Kuo 11e49ee290SRichard Kuo /* 12e49ee290SRichard Kuo * Shift, mask, and other constants for the Hexagon Virtual Machine 13e49ee290SRichard Kuo * page tables. 14e49ee290SRichard Kuo * 15e49ee290SRichard Kuo * Virtual machine MMU allows first-level entries to either be 16e49ee290SRichard Kuo * single-level lookup PTEs for very large pages, or PDEs pointing 17e49ee290SRichard Kuo * to second-level PTEs for smaller pages. If PTE is single-level, 18e49ee290SRichard Kuo * the least significant bits cannot be used as software bits to encode 19e49ee290SRichard Kuo * virtual memory subsystem information about the page, and that state 20e49ee290SRichard Kuo * must be maintained in some parallel data structure. 21e49ee290SRichard Kuo */ 22e49ee290SRichard Kuo 23e49ee290SRichard Kuo /* S or Page Size field in PDE */ 24e49ee290SRichard Kuo #define __HVM_PDE_S (0x7 << 0) 25e49ee290SRichard Kuo #define __HVM_PDE_S_4KB 0 26e49ee290SRichard Kuo #define __HVM_PDE_S_16KB 1 27e49ee290SRichard Kuo #define __HVM_PDE_S_64KB 2 28e49ee290SRichard Kuo #define __HVM_PDE_S_256KB 3 29e49ee290SRichard Kuo #define __HVM_PDE_S_1MB 4 30e49ee290SRichard Kuo #define __HVM_PDE_S_4MB 5 31e49ee290SRichard Kuo #define __HVM_PDE_S_16MB 6 32e49ee290SRichard Kuo #define __HVM_PDE_S_INVALID 7 33e49ee290SRichard Kuo 34e49ee290SRichard Kuo /* Masks for L2 page table pointer, as function of page size */ 35e49ee290SRichard Kuo #define __HVM_PDE_PTMASK_4KB 0xfffff000 36e49ee290SRichard Kuo #define __HVM_PDE_PTMASK_16KB 0xfffffc00 37e49ee290SRichard Kuo #define __HVM_PDE_PTMASK_64KB 0xffffff00 38e49ee290SRichard Kuo #define __HVM_PDE_PTMASK_256KB 0xffffffc0 39e49ee290SRichard Kuo #define __HVM_PDE_PTMASK_1MB 0xfffffff0 40e49ee290SRichard Kuo 41e49ee290SRichard Kuo /* 42e49ee290SRichard Kuo * Virtual Machine PTE Bits/Fields 43e49ee290SRichard Kuo */ 44e49ee290SRichard Kuo #define __HVM_PTE_T (1<<4) 45e49ee290SRichard Kuo #define __HVM_PTE_U (1<<5) 46e49ee290SRichard Kuo #define __HVM_PTE_C (0x7<<6) 47e49ee290SRichard Kuo #define __HVM_PTE_CVAL(pte) (((pte) & __HVM_PTE_C) >> 6) 48e49ee290SRichard Kuo #define __HVM_PTE_R (1<<9) 49e49ee290SRichard Kuo #define __HVM_PTE_W (1<<10) 50e49ee290SRichard Kuo #define __HVM_PTE_X (1<<11) 51e49ee290SRichard Kuo 52e49ee290SRichard Kuo /* 53e49ee290SRichard Kuo * Cache Attributes, to be shifted as necessary for virtual/physical PTEs 54e49ee290SRichard Kuo */ 55e49ee290SRichard Kuo 56e49ee290SRichard Kuo #define __HEXAGON_C_WB 0x0 /* Write-back, no L2 */ 57e49ee290SRichard Kuo #define __HEXAGON_C_WT 0x1 /* Write-through, no L2 */ 58e49ee290SRichard Kuo #define __HEXAGON_C_UNC 0x6 /* Uncached memory */ 59f167063aSRichard Kuo #if CONFIG_HEXAGON_ARCH_VERSION >= 2 60f167063aSRichard Kuo #define __HEXAGON_C_DEV 0x4 /* Device register space */ 61f167063aSRichard Kuo #else 62f167063aSRichard Kuo #define __HEXAGON_C_DEV __HEXAGON_C_UNC 63e49ee290SRichard Kuo #endif 64f167063aSRichard Kuo #define __HEXAGON_C_WT_L2 0x5 /* Write-through, with L2 */ 65e49ee290SRichard Kuo #define __HEXAGON_C_WB_L2 0x7 /* Write-back, with L2 */ 66e49ee290SRichard Kuo 67e49ee290SRichard Kuo /* 68238034e3SAdam Buchbinder * This can be overridden, but we're defaulting to the most aggressive 69e49ee290SRichard Kuo * cache policy, the better to find bugs sooner. 70e49ee290SRichard Kuo */ 71e49ee290SRichard Kuo 72e49ee290SRichard Kuo #define CACHE_DEFAULT __HEXAGON_C_WB_L2 73e49ee290SRichard Kuo 74e49ee290SRichard Kuo /* Masks for physical page address, as a function of page size */ 75e49ee290SRichard Kuo 76e49ee290SRichard Kuo #define __HVM_PTE_PGMASK_4KB 0xfffff000 77e49ee290SRichard Kuo #define __HVM_PTE_PGMASK_16KB 0xffffc000 78e49ee290SRichard Kuo #define __HVM_PTE_PGMASK_64KB 0xffff0000 79e49ee290SRichard Kuo #define __HVM_PTE_PGMASK_256KB 0xfffc0000 80e49ee290SRichard Kuo #define __HVM_PTE_PGMASK_1MB 0xfff00000 81e49ee290SRichard Kuo 82e49ee290SRichard Kuo /* Masks for single-level large page lookups */ 83e49ee290SRichard Kuo 84e49ee290SRichard Kuo #define __HVM_PTE_PGMASK_4MB 0xffc00000 85e49ee290SRichard Kuo #define __HVM_PTE_PGMASK_16MB 0xff000000 86e49ee290SRichard Kuo 87e49ee290SRichard Kuo /* 88e49ee290SRichard Kuo * "Big kernel page mappings" (see vm_init_segtable.S) 89e49ee290SRichard Kuo * are currently 16MB 90e49ee290SRichard Kuo */ 91e49ee290SRichard Kuo 92e49ee290SRichard Kuo #define BIG_KERNEL_PAGE_SHIFT 24 93e49ee290SRichard Kuo #define BIG_KERNEL_PAGE_SIZE (1 << BIG_KERNEL_PAGE_SHIFT) 94e49ee290SRichard Kuo 95e49ee290SRichard Kuo 96e49ee290SRichard Kuo 97e49ee290SRichard Kuo #endif /* _ASM_VM_MMU_H */ 98