xref: /openbmc/linux/arch/arm64/mm/mmu.c (revision c79b954bf6c006f2d3dd9d01f231abeead13a410)
1c1cc1552SCatalin Marinas /*
2c1cc1552SCatalin Marinas  * Based on arch/arm/mm/mmu.c
3c1cc1552SCatalin Marinas  *
4c1cc1552SCatalin Marinas  * Copyright (C) 1995-2005 Russell King
5c1cc1552SCatalin Marinas  * Copyright (C) 2012 ARM Ltd.
6c1cc1552SCatalin Marinas  *
7c1cc1552SCatalin Marinas  * This program is free software; you can redistribute it and/or modify
8c1cc1552SCatalin Marinas  * it under the terms of the GNU General Public License version 2 as
9c1cc1552SCatalin Marinas  * published by the Free Software Foundation.
10c1cc1552SCatalin Marinas  *
11c1cc1552SCatalin Marinas  * This program is distributed in the hope that it will be useful,
12c1cc1552SCatalin Marinas  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13c1cc1552SCatalin Marinas  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14c1cc1552SCatalin Marinas  * GNU General Public License for more details.
15c1cc1552SCatalin Marinas  *
16c1cc1552SCatalin Marinas  * You should have received a copy of the GNU General Public License
17c1cc1552SCatalin Marinas  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
18c1cc1552SCatalin Marinas  */
19c1cc1552SCatalin Marinas 
20c1cc1552SCatalin Marinas #include <linux/export.h>
21c1cc1552SCatalin Marinas #include <linux/kernel.h>
22c1cc1552SCatalin Marinas #include <linux/errno.h>
23c1cc1552SCatalin Marinas #include <linux/init.h>
24c1cc1552SCatalin Marinas #include <linux/mman.h>
25c1cc1552SCatalin Marinas #include <linux/nodemask.h>
26c1cc1552SCatalin Marinas #include <linux/memblock.h>
27c1cc1552SCatalin Marinas #include <linux/fs.h>
282475ff9dSCatalin Marinas #include <linux/io.h>
29c1cc1552SCatalin Marinas 
30c1cc1552SCatalin Marinas #include <asm/cputype.h>
31c1cc1552SCatalin Marinas #include <asm/sections.h>
32c1cc1552SCatalin Marinas #include <asm/setup.h>
33c1cc1552SCatalin Marinas #include <asm/sizes.h>
34c1cc1552SCatalin Marinas #include <asm/tlb.h>
35*c79b954bSJungseok Lee #include <asm/memblock.h>
36c1cc1552SCatalin Marinas #include <asm/mmu_context.h>
37c1cc1552SCatalin Marinas 
38c1cc1552SCatalin Marinas #include "mm.h"
39c1cc1552SCatalin Marinas 
40c1cc1552SCatalin Marinas /*
41c1cc1552SCatalin Marinas  * Empty_zero_page is a special page that is used for zero-initialized data
42c1cc1552SCatalin Marinas  * and COW.
43c1cc1552SCatalin Marinas  */
44c1cc1552SCatalin Marinas struct page *empty_zero_page;
45c1cc1552SCatalin Marinas EXPORT_SYMBOL(empty_zero_page);
46c1cc1552SCatalin Marinas 
47c1cc1552SCatalin Marinas struct cachepolicy {
48c1cc1552SCatalin Marinas 	const char	policy[16];
49c1cc1552SCatalin Marinas 	u64		mair;
50c1cc1552SCatalin Marinas 	u64		tcr;
51c1cc1552SCatalin Marinas };
52c1cc1552SCatalin Marinas 
53c1cc1552SCatalin Marinas static struct cachepolicy cache_policies[] __initdata = {
54c1cc1552SCatalin Marinas 	{
55c1cc1552SCatalin Marinas 		.policy		= "uncached",
56c1cc1552SCatalin Marinas 		.mair		= 0x44,			/* inner, outer non-cacheable */
57c1cc1552SCatalin Marinas 		.tcr		= TCR_IRGN_NC | TCR_ORGN_NC,
58c1cc1552SCatalin Marinas 	}, {
59c1cc1552SCatalin Marinas 		.policy		= "writethrough",
60c1cc1552SCatalin Marinas 		.mair		= 0xaa,			/* inner, outer write-through, read-allocate */
61c1cc1552SCatalin Marinas 		.tcr		= TCR_IRGN_WT | TCR_ORGN_WT,
62c1cc1552SCatalin Marinas 	}, {
63c1cc1552SCatalin Marinas 		.policy		= "writeback",
64c1cc1552SCatalin Marinas 		.mair		= 0xee,			/* inner, outer write-back, read-allocate */
65c1cc1552SCatalin Marinas 		.tcr		= TCR_IRGN_WBnWA | TCR_ORGN_WBnWA,
66c1cc1552SCatalin Marinas 	}
67c1cc1552SCatalin Marinas };
68c1cc1552SCatalin Marinas 
69c1cc1552SCatalin Marinas /*
70c1cc1552SCatalin Marinas  * These are useful for identifying cache coherency problems by allowing the
71c1cc1552SCatalin Marinas  * cache or the cache and writebuffer to be turned off. It changes the Normal
72c1cc1552SCatalin Marinas  * memory caching attributes in the MAIR_EL1 register.
73c1cc1552SCatalin Marinas  */
74c1cc1552SCatalin Marinas static int __init early_cachepolicy(char *p)
75c1cc1552SCatalin Marinas {
76c1cc1552SCatalin Marinas 	int i;
77c1cc1552SCatalin Marinas 	u64 tmp;
78c1cc1552SCatalin Marinas 
79c1cc1552SCatalin Marinas 	for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
80c1cc1552SCatalin Marinas 		int len = strlen(cache_policies[i].policy);
81c1cc1552SCatalin Marinas 
82c1cc1552SCatalin Marinas 		if (memcmp(p, cache_policies[i].policy, len) == 0)
83c1cc1552SCatalin Marinas 			break;
84c1cc1552SCatalin Marinas 	}
85c1cc1552SCatalin Marinas 	if (i == ARRAY_SIZE(cache_policies)) {
86c1cc1552SCatalin Marinas 		pr_err("ERROR: unknown or unsupported cache policy: %s\n", p);
87c1cc1552SCatalin Marinas 		return 0;
88c1cc1552SCatalin Marinas 	}
89c1cc1552SCatalin Marinas 
90c1cc1552SCatalin Marinas 	flush_cache_all();
91c1cc1552SCatalin Marinas 
92c1cc1552SCatalin Marinas 	/*
93c1cc1552SCatalin Marinas 	 * Modify MT_NORMAL attributes in MAIR_EL1.
94c1cc1552SCatalin Marinas 	 */
95c1cc1552SCatalin Marinas 	asm volatile(
96c1cc1552SCatalin Marinas 	"	mrs	%0, mair_el1\n"
97c1cc1552SCatalin Marinas 	"	bfi	%0, %1, #%2, #8\n"
98c1cc1552SCatalin Marinas 	"	msr	mair_el1, %0\n"
99c1cc1552SCatalin Marinas 	"	isb\n"
100c1cc1552SCatalin Marinas 	: "=&r" (tmp)
101c1cc1552SCatalin Marinas 	: "r" (cache_policies[i].mair), "i" (MT_NORMAL * 8));
102c1cc1552SCatalin Marinas 
103c1cc1552SCatalin Marinas 	/*
104c1cc1552SCatalin Marinas 	 * Modify TCR PTW cacheability attributes.
105c1cc1552SCatalin Marinas 	 */
106c1cc1552SCatalin Marinas 	asm volatile(
107c1cc1552SCatalin Marinas 	"	mrs	%0, tcr_el1\n"
108c1cc1552SCatalin Marinas 	"	bic	%0, %0, %2\n"
109c1cc1552SCatalin Marinas 	"	orr	%0, %0, %1\n"
110c1cc1552SCatalin Marinas 	"	msr	tcr_el1, %0\n"
111c1cc1552SCatalin Marinas 	"	isb\n"
112c1cc1552SCatalin Marinas 	: "=&r" (tmp)
113c1cc1552SCatalin Marinas 	: "r" (cache_policies[i].tcr), "r" (TCR_IRGN_MASK | TCR_ORGN_MASK));
114c1cc1552SCatalin Marinas 
115c1cc1552SCatalin Marinas 	flush_cache_all();
116c1cc1552SCatalin Marinas 
117c1cc1552SCatalin Marinas 	return 0;
118c1cc1552SCatalin Marinas }
119c1cc1552SCatalin Marinas early_param("cachepolicy", early_cachepolicy);
120c1cc1552SCatalin Marinas 
121c1cc1552SCatalin Marinas pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
122c1cc1552SCatalin Marinas 			      unsigned long size, pgprot_t vma_prot)
123c1cc1552SCatalin Marinas {
124c1cc1552SCatalin Marinas 	if (!pfn_valid(pfn))
125c1cc1552SCatalin Marinas 		return pgprot_noncached(vma_prot);
126c1cc1552SCatalin Marinas 	else if (file->f_flags & O_SYNC)
127c1cc1552SCatalin Marinas 		return pgprot_writecombine(vma_prot);
128c1cc1552SCatalin Marinas 	return vma_prot;
129c1cc1552SCatalin Marinas }
130c1cc1552SCatalin Marinas EXPORT_SYMBOL(phys_mem_access_prot);
131c1cc1552SCatalin Marinas 
132c1cc1552SCatalin Marinas static void __init *early_alloc(unsigned long sz)
133c1cc1552SCatalin Marinas {
134c1cc1552SCatalin Marinas 	void *ptr = __va(memblock_alloc(sz, sz));
135c1cc1552SCatalin Marinas 	memset(ptr, 0, sz);
136c1cc1552SCatalin Marinas 	return ptr;
137c1cc1552SCatalin Marinas }
138c1cc1552SCatalin Marinas 
139c1cc1552SCatalin Marinas static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
140d7ecbddfSMark Salter 				  unsigned long end, unsigned long pfn,
141d7ecbddfSMark Salter 				  pgprot_t prot)
142c1cc1552SCatalin Marinas {
143c1cc1552SCatalin Marinas 	pte_t *pte;
144c1cc1552SCatalin Marinas 
145c1cc1552SCatalin Marinas 	if (pmd_none(*pmd)) {
146c1cc1552SCatalin Marinas 		pte = early_alloc(PTRS_PER_PTE * sizeof(pte_t));
147c1cc1552SCatalin Marinas 		__pmd_populate(pmd, __pa(pte), PMD_TYPE_TABLE);
148c1cc1552SCatalin Marinas 	}
149c1cc1552SCatalin Marinas 	BUG_ON(pmd_bad(*pmd));
150c1cc1552SCatalin Marinas 
151c1cc1552SCatalin Marinas 	pte = pte_offset_kernel(pmd, addr);
152c1cc1552SCatalin Marinas 	do {
153d7ecbddfSMark Salter 		set_pte(pte, pfn_pte(pfn, prot));
154c1cc1552SCatalin Marinas 		pfn++;
155c1cc1552SCatalin Marinas 	} while (pte++, addr += PAGE_SIZE, addr != end);
156c1cc1552SCatalin Marinas }
157c1cc1552SCatalin Marinas 
158c1cc1552SCatalin Marinas static void __init alloc_init_pmd(pud_t *pud, unsigned long addr,
159d7ecbddfSMark Salter 				  unsigned long end, phys_addr_t phys,
160d7ecbddfSMark Salter 				  int map_io)
161c1cc1552SCatalin Marinas {
162c1cc1552SCatalin Marinas 	pmd_t *pmd;
163c1cc1552SCatalin Marinas 	unsigned long next;
164d7ecbddfSMark Salter 	pmdval_t prot_sect;
165d7ecbddfSMark Salter 	pgprot_t prot_pte;
166d7ecbddfSMark Salter 
167d7ecbddfSMark Salter 	if (map_io) {
168cc07aabcSLinus Torvalds 		prot_sect = PROT_SECT_DEVICE_nGnRE;
169d7ecbddfSMark Salter 		prot_pte = __pgprot(PROT_DEVICE_nGnRE);
170d7ecbddfSMark Salter 	} else {
171cc07aabcSLinus Torvalds 		prot_sect = PROT_SECT_NORMAL_EXEC;
172d7ecbddfSMark Salter 		prot_pte = PAGE_KERNEL_EXEC;
173d7ecbddfSMark Salter 	}
174c1cc1552SCatalin Marinas 
175c1cc1552SCatalin Marinas 	/*
176c1cc1552SCatalin Marinas 	 * Check for initial section mappings in the pgd/pud and remove them.
177c1cc1552SCatalin Marinas 	 */
178c1cc1552SCatalin Marinas 	if (pud_none(*pud) || pud_bad(*pud)) {
179c1cc1552SCatalin Marinas 		pmd = early_alloc(PTRS_PER_PMD * sizeof(pmd_t));
180c1cc1552SCatalin Marinas 		pud_populate(&init_mm, pud, pmd);
181c1cc1552SCatalin Marinas 	}
182c1cc1552SCatalin Marinas 
183c1cc1552SCatalin Marinas 	pmd = pmd_offset(pud, addr);
184c1cc1552SCatalin Marinas 	do {
185c1cc1552SCatalin Marinas 		next = pmd_addr_end(addr, end);
186c1cc1552SCatalin Marinas 		/* try section mapping first */
187a55f9929SCatalin Marinas 		if (((addr | next | phys) & ~SECTION_MASK) == 0) {
188a55f9929SCatalin Marinas 			pmd_t old_pmd =*pmd;
189d7ecbddfSMark Salter 			set_pmd(pmd, __pmd(phys | prot_sect));
190a55f9929SCatalin Marinas 			/*
191a55f9929SCatalin Marinas 			 * Check for previous table entries created during
192a55f9929SCatalin Marinas 			 * boot (__create_page_tables) and flush them.
193a55f9929SCatalin Marinas 			 */
194a55f9929SCatalin Marinas 			if (!pmd_none(old_pmd))
195a55f9929SCatalin Marinas 				flush_tlb_all();
196a55f9929SCatalin Marinas 		} else {
197d7ecbddfSMark Salter 			alloc_init_pte(pmd, addr, next, __phys_to_pfn(phys),
198d7ecbddfSMark Salter 				       prot_pte);
199a55f9929SCatalin Marinas 		}
200c1cc1552SCatalin Marinas 		phys += next - addr;
201c1cc1552SCatalin Marinas 	} while (pmd++, addr = next, addr != end);
202c1cc1552SCatalin Marinas }
203c1cc1552SCatalin Marinas 
204c1cc1552SCatalin Marinas static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
205d7ecbddfSMark Salter 				  unsigned long end, unsigned long phys,
206d7ecbddfSMark Salter 				  int map_io)
207c1cc1552SCatalin Marinas {
208*c79b954bSJungseok Lee 	pud_t *pud;
209c1cc1552SCatalin Marinas 	unsigned long next;
210c1cc1552SCatalin Marinas 
211*c79b954bSJungseok Lee 	if (pgd_none(*pgd)) {
212*c79b954bSJungseok Lee 		pud = early_alloc(PTRS_PER_PUD * sizeof(pud_t));
213*c79b954bSJungseok Lee 		pgd_populate(&init_mm, pgd, pud);
214*c79b954bSJungseok Lee 	}
215*c79b954bSJungseok Lee 	BUG_ON(pgd_bad(*pgd));
216*c79b954bSJungseok Lee 
217*c79b954bSJungseok Lee 	pud = pud_offset(pgd, addr);
218c1cc1552SCatalin Marinas 	do {
219c1cc1552SCatalin Marinas 		next = pud_addr_end(addr, end);
220206a2a73SSteve Capper 
221206a2a73SSteve Capper 		/*
222206a2a73SSteve Capper 		 * For 4K granule only, attempt to put down a 1GB block
223206a2a73SSteve Capper 		 */
224cc07aabcSLinus Torvalds 		if (!map_io && (PAGE_SHIFT == 12) &&
225206a2a73SSteve Capper 		    ((addr | next | phys) & ~PUD_MASK) == 0) {
226206a2a73SSteve Capper 			pud_t old_pud = *pud;
227206a2a73SSteve Capper 			set_pud(pud, __pud(phys | PROT_SECT_NORMAL_EXEC));
228206a2a73SSteve Capper 
229206a2a73SSteve Capper 			/*
230206a2a73SSteve Capper 			 * If we have an old value for a pud, it will
231206a2a73SSteve Capper 			 * be pointing to a pmd table that we no longer
232206a2a73SSteve Capper 			 * need (from swapper_pg_dir).
233206a2a73SSteve Capper 			 *
234206a2a73SSteve Capper 			 * Look up the old pmd table and free it.
235206a2a73SSteve Capper 			 */
236206a2a73SSteve Capper 			if (!pud_none(old_pud)) {
237206a2a73SSteve Capper 				phys_addr_t table = __pa(pmd_offset(&old_pud, 0));
238206a2a73SSteve Capper 				memblock_free(table, PAGE_SIZE);
239206a2a73SSteve Capper 				flush_tlb_all();
240206a2a73SSteve Capper 			}
241206a2a73SSteve Capper 		} else {
242d7ecbddfSMark Salter 			alloc_init_pmd(pud, addr, next, phys, map_io);
243206a2a73SSteve Capper 		}
244c1cc1552SCatalin Marinas 		phys += next - addr;
245c1cc1552SCatalin Marinas 	} while (pud++, addr = next, addr != end);
246c1cc1552SCatalin Marinas }
247c1cc1552SCatalin Marinas 
248c1cc1552SCatalin Marinas /*
249c1cc1552SCatalin Marinas  * Create the page directory entries and any necessary page tables for the
250c1cc1552SCatalin Marinas  * mapping specified by 'md'.
251c1cc1552SCatalin Marinas  */
252d7ecbddfSMark Salter static void __init __create_mapping(pgd_t *pgd, phys_addr_t phys,
253d7ecbddfSMark Salter 				    unsigned long virt, phys_addr_t size,
254d7ecbddfSMark Salter 				    int map_io)
255c1cc1552SCatalin Marinas {
256c1cc1552SCatalin Marinas 	unsigned long addr, length, end, next;
257c1cc1552SCatalin Marinas 
258c1cc1552SCatalin Marinas 	addr = virt & PAGE_MASK;
259c1cc1552SCatalin Marinas 	length = PAGE_ALIGN(size + (virt & ~PAGE_MASK));
260c1cc1552SCatalin Marinas 
261c1cc1552SCatalin Marinas 	end = addr + length;
262c1cc1552SCatalin Marinas 	do {
263c1cc1552SCatalin Marinas 		next = pgd_addr_end(addr, end);
264d7ecbddfSMark Salter 		alloc_init_pud(pgd, addr, next, phys, map_io);
265c1cc1552SCatalin Marinas 		phys += next - addr;
266c1cc1552SCatalin Marinas 	} while (pgd++, addr = next, addr != end);
267c1cc1552SCatalin Marinas }
268c1cc1552SCatalin Marinas 
269d7ecbddfSMark Salter static void __init create_mapping(phys_addr_t phys, unsigned long virt,
270d7ecbddfSMark Salter 				  phys_addr_t size)
271d7ecbddfSMark Salter {
272d7ecbddfSMark Salter 	if (virt < VMALLOC_START) {
273d7ecbddfSMark Salter 		pr_warn("BUG: not creating mapping for %pa at 0x%016lx - outside kernel range\n",
274d7ecbddfSMark Salter 			&phys, virt);
275d7ecbddfSMark Salter 		return;
276d7ecbddfSMark Salter 	}
277d7ecbddfSMark Salter 	__create_mapping(pgd_offset_k(virt & PAGE_MASK), phys, virt, size, 0);
278d7ecbddfSMark Salter }
279d7ecbddfSMark Salter 
280d7ecbddfSMark Salter void __init create_id_mapping(phys_addr_t addr, phys_addr_t size, int map_io)
281d7ecbddfSMark Salter {
282d7ecbddfSMark Salter 	if ((addr >> PGDIR_SHIFT) >= ARRAY_SIZE(idmap_pg_dir)) {
283d7ecbddfSMark Salter 		pr_warn("BUG: not creating id mapping for %pa\n", &addr);
284d7ecbddfSMark Salter 		return;
285d7ecbddfSMark Salter 	}
286d7ecbddfSMark Salter 	__create_mapping(&idmap_pg_dir[pgd_index(addr)],
287d7ecbddfSMark Salter 			 addr, addr, size, map_io);
288d7ecbddfSMark Salter }
289d7ecbddfSMark Salter 
290c1cc1552SCatalin Marinas static void __init map_mem(void)
291c1cc1552SCatalin Marinas {
292c1cc1552SCatalin Marinas 	struct memblock_region *reg;
293e25208f7SCatalin Marinas 	phys_addr_t limit;
294c1cc1552SCatalin Marinas 
295f6bc87c3SSteve Capper 	/*
296f6bc87c3SSteve Capper 	 * Temporarily limit the memblock range. We need to do this as
297f6bc87c3SSteve Capper 	 * create_mapping requires puds, pmds and ptes to be allocated from
298f6bc87c3SSteve Capper 	 * memory addressable from the initial direct kernel mapping.
299f6bc87c3SSteve Capper 	 *
300f6bc87c3SSteve Capper 	 * The initial direct kernel mapping, located at swapper_pg_dir,
301*c79b954bSJungseok Lee 	 * gives us PUD_SIZE memory starting from PHYS_OFFSET (which must be
302e25208f7SCatalin Marinas 	 * aligned to 2MB as per Documentation/arm64/booting.txt).
303f6bc87c3SSteve Capper 	 */
304*c79b954bSJungseok Lee 	limit = PHYS_OFFSET + PUD_SIZE;
305e25208f7SCatalin Marinas 	memblock_set_current_limit(limit);
306f6bc87c3SSteve Capper 
307c1cc1552SCatalin Marinas 	/* map all the memory banks */
308c1cc1552SCatalin Marinas 	for_each_memblock(memory, reg) {
309c1cc1552SCatalin Marinas 		phys_addr_t start = reg->base;
310c1cc1552SCatalin Marinas 		phys_addr_t end = start + reg->size;
311c1cc1552SCatalin Marinas 
312c1cc1552SCatalin Marinas 		if (start >= end)
313c1cc1552SCatalin Marinas 			break;
314c1cc1552SCatalin Marinas 
315e25208f7SCatalin Marinas #ifndef CONFIG_ARM64_64K_PAGES
316e25208f7SCatalin Marinas 		/*
317e25208f7SCatalin Marinas 		 * For the first memory bank align the start address and
318e25208f7SCatalin Marinas 		 * current memblock limit to prevent create_mapping() from
319e25208f7SCatalin Marinas 		 * allocating pte page tables from unmapped memory.
320e25208f7SCatalin Marinas 		 * When 64K pages are enabled, the pte page table for the
321e25208f7SCatalin Marinas 		 * first PGDIR_SIZE is already present in swapper_pg_dir.
322e25208f7SCatalin Marinas 		 */
323e25208f7SCatalin Marinas 		if (start < limit)
324e25208f7SCatalin Marinas 			start = ALIGN(start, PMD_SIZE);
325e25208f7SCatalin Marinas 		if (end < limit) {
326e25208f7SCatalin Marinas 			limit = end & PMD_MASK;
327e25208f7SCatalin Marinas 			memblock_set_current_limit(limit);
328e25208f7SCatalin Marinas 		}
329e25208f7SCatalin Marinas #endif
330e25208f7SCatalin Marinas 
331c1cc1552SCatalin Marinas 		create_mapping(start, __phys_to_virt(start), end - start);
332c1cc1552SCatalin Marinas 	}
333f6bc87c3SSteve Capper 
334f6bc87c3SSteve Capper 	/* Limit no longer required. */
335f6bc87c3SSteve Capper 	memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
336c1cc1552SCatalin Marinas }
337c1cc1552SCatalin Marinas 
338c1cc1552SCatalin Marinas /*
339c1cc1552SCatalin Marinas  * paging_init() sets up the page tables, initialises the zone memory
340c1cc1552SCatalin Marinas  * maps and sets up the zero page.
341c1cc1552SCatalin Marinas  */
342c1cc1552SCatalin Marinas void __init paging_init(void)
343c1cc1552SCatalin Marinas {
344c1cc1552SCatalin Marinas 	void *zero_page;
345c1cc1552SCatalin Marinas 
346c1cc1552SCatalin Marinas 	map_mem();
347c1cc1552SCatalin Marinas 
348c1cc1552SCatalin Marinas 	/*
349c1cc1552SCatalin Marinas 	 * Finally flush the caches and tlb to ensure that we're in a
350c1cc1552SCatalin Marinas 	 * consistent state.
351c1cc1552SCatalin Marinas 	 */
352c1cc1552SCatalin Marinas 	flush_cache_all();
353c1cc1552SCatalin Marinas 	flush_tlb_all();
354c1cc1552SCatalin Marinas 
355c1cc1552SCatalin Marinas 	/* allocate the zero page. */
356c1cc1552SCatalin Marinas 	zero_page = early_alloc(PAGE_SIZE);
357c1cc1552SCatalin Marinas 
358c1cc1552SCatalin Marinas 	bootmem_init();
359c1cc1552SCatalin Marinas 
360c1cc1552SCatalin Marinas 	empty_zero_page = virt_to_page(zero_page);
361c1cc1552SCatalin Marinas 
362c1cc1552SCatalin Marinas 	/*
363c1cc1552SCatalin Marinas 	 * TTBR0 is only used for the identity mapping at this stage. Make it
364c1cc1552SCatalin Marinas 	 * point to zero page to avoid speculatively fetching new entries.
365c1cc1552SCatalin Marinas 	 */
366c1cc1552SCatalin Marinas 	cpu_set_reserved_ttbr0();
367c1cc1552SCatalin Marinas 	flush_tlb_all();
368c1cc1552SCatalin Marinas }
369c1cc1552SCatalin Marinas 
370c1cc1552SCatalin Marinas /*
371c1cc1552SCatalin Marinas  * Enable the identity mapping to allow the MMU disabling.
372c1cc1552SCatalin Marinas  */
373c1cc1552SCatalin Marinas void setup_mm_for_reboot(void)
374c1cc1552SCatalin Marinas {
375c1cc1552SCatalin Marinas 	cpu_switch_mm(idmap_pg_dir, &init_mm);
376c1cc1552SCatalin Marinas 	flush_tlb_all();
377c1cc1552SCatalin Marinas }
378c1cc1552SCatalin Marinas 
379c1cc1552SCatalin Marinas /*
380c1cc1552SCatalin Marinas  * Check whether a kernel address is valid (derived from arch/x86/).
381c1cc1552SCatalin Marinas  */
382c1cc1552SCatalin Marinas int kern_addr_valid(unsigned long addr)
383c1cc1552SCatalin Marinas {
384c1cc1552SCatalin Marinas 	pgd_t *pgd;
385c1cc1552SCatalin Marinas 	pud_t *pud;
386c1cc1552SCatalin Marinas 	pmd_t *pmd;
387c1cc1552SCatalin Marinas 	pte_t *pte;
388c1cc1552SCatalin Marinas 
389c1cc1552SCatalin Marinas 	if ((((long)addr) >> VA_BITS) != -1UL)
390c1cc1552SCatalin Marinas 		return 0;
391c1cc1552SCatalin Marinas 
392c1cc1552SCatalin Marinas 	pgd = pgd_offset_k(addr);
393c1cc1552SCatalin Marinas 	if (pgd_none(*pgd))
394c1cc1552SCatalin Marinas 		return 0;
395c1cc1552SCatalin Marinas 
396c1cc1552SCatalin Marinas 	pud = pud_offset(pgd, addr);
397c1cc1552SCatalin Marinas 	if (pud_none(*pud))
398c1cc1552SCatalin Marinas 		return 0;
399c1cc1552SCatalin Marinas 
400206a2a73SSteve Capper 	if (pud_sect(*pud))
401206a2a73SSteve Capper 		return pfn_valid(pud_pfn(*pud));
402206a2a73SSteve Capper 
403c1cc1552SCatalin Marinas 	pmd = pmd_offset(pud, addr);
404c1cc1552SCatalin Marinas 	if (pmd_none(*pmd))
405c1cc1552SCatalin Marinas 		return 0;
406c1cc1552SCatalin Marinas 
407da6e4cb6SDave Anderson 	if (pmd_sect(*pmd))
408da6e4cb6SDave Anderson 		return pfn_valid(pmd_pfn(*pmd));
409da6e4cb6SDave Anderson 
410c1cc1552SCatalin Marinas 	pte = pte_offset_kernel(pmd, addr);
411c1cc1552SCatalin Marinas 	if (pte_none(*pte))
412c1cc1552SCatalin Marinas 		return 0;
413c1cc1552SCatalin Marinas 
414c1cc1552SCatalin Marinas 	return pfn_valid(pte_pfn(*pte));
415c1cc1552SCatalin Marinas }
416c1cc1552SCatalin Marinas #ifdef CONFIG_SPARSEMEM_VMEMMAP
417c1cc1552SCatalin Marinas #ifdef CONFIG_ARM64_64K_PAGES
4180aad818bSJohannes Weiner int __meminit vmemmap_populate(unsigned long start, unsigned long end, int node)
419c1cc1552SCatalin Marinas {
4200aad818bSJohannes Weiner 	return vmemmap_populate_basepages(start, end, node);
421c1cc1552SCatalin Marinas }
422c1cc1552SCatalin Marinas #else	/* !CONFIG_ARM64_64K_PAGES */
4230aad818bSJohannes Weiner int __meminit vmemmap_populate(unsigned long start, unsigned long end, int node)
424c1cc1552SCatalin Marinas {
4250aad818bSJohannes Weiner 	unsigned long addr = start;
426c1cc1552SCatalin Marinas 	unsigned long next;
427c1cc1552SCatalin Marinas 	pgd_t *pgd;
428c1cc1552SCatalin Marinas 	pud_t *pud;
429c1cc1552SCatalin Marinas 	pmd_t *pmd;
430c1cc1552SCatalin Marinas 
431c1cc1552SCatalin Marinas 	do {
432c1cc1552SCatalin Marinas 		next = pmd_addr_end(addr, end);
433c1cc1552SCatalin Marinas 
434c1cc1552SCatalin Marinas 		pgd = vmemmap_pgd_populate(addr, node);
435c1cc1552SCatalin Marinas 		if (!pgd)
436c1cc1552SCatalin Marinas 			return -ENOMEM;
437c1cc1552SCatalin Marinas 
438c1cc1552SCatalin Marinas 		pud = vmemmap_pud_populate(pgd, addr, node);
439c1cc1552SCatalin Marinas 		if (!pud)
440c1cc1552SCatalin Marinas 			return -ENOMEM;
441c1cc1552SCatalin Marinas 
442c1cc1552SCatalin Marinas 		pmd = pmd_offset(pud, addr);
443c1cc1552SCatalin Marinas 		if (pmd_none(*pmd)) {
444c1cc1552SCatalin Marinas 			void *p = NULL;
445c1cc1552SCatalin Marinas 
446c1cc1552SCatalin Marinas 			p = vmemmap_alloc_block_buf(PMD_SIZE, node);
447c1cc1552SCatalin Marinas 			if (!p)
448c1cc1552SCatalin Marinas 				return -ENOMEM;
449c1cc1552SCatalin Marinas 
450a501e324SCatalin Marinas 			set_pmd(pmd, __pmd(__pa(p) | PROT_SECT_NORMAL));
451c1cc1552SCatalin Marinas 		} else
452c1cc1552SCatalin Marinas 			vmemmap_verify((pte_t *)pmd, node, addr, next);
453c1cc1552SCatalin Marinas 	} while (addr = next, addr != end);
454c1cc1552SCatalin Marinas 
455c1cc1552SCatalin Marinas 	return 0;
456c1cc1552SCatalin Marinas }
457c1cc1552SCatalin Marinas #endif	/* CONFIG_ARM64_64K_PAGES */
4580aad818bSJohannes Weiner void vmemmap_free(unsigned long start, unsigned long end)
4590197518cSTang Chen {
4600197518cSTang Chen }
461c1cc1552SCatalin Marinas #endif	/* CONFIG_SPARSEMEM_VMEMMAP */
462