1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2f1a0c4aaSCatalin Marinas /*
3f1a0c4aaSCatalin Marinas * Based on arch/arm/mm/flush.c
4f1a0c4aaSCatalin Marinas *
5f1a0c4aaSCatalin Marinas * Copyright (C) 1995-2002 Russell King
6f1a0c4aaSCatalin Marinas * Copyright (C) 2012 ARM Ltd.
7f1a0c4aaSCatalin Marinas */
8f1a0c4aaSCatalin Marinas
9f1a0c4aaSCatalin Marinas #include <linux/export.h>
10f1a0c4aaSCatalin Marinas #include <linux/mm.h>
111a118393SArnd Bergmann #include <linux/libnvdimm.h>
12f1a0c4aaSCatalin Marinas #include <linux/pagemap.h>
13f1a0c4aaSCatalin Marinas
14f1a0c4aaSCatalin Marinas #include <asm/cacheflush.h>
1502f7760eSWill Deacon #include <asm/cache.h>
16f1a0c4aaSCatalin Marinas #include <asm/tlbflush.h>
17f1a0c4aaSCatalin Marinas
sync_icache_aliases(unsigned long start,unsigned long end)188c28d52cSFuad Tabba void sync_icache_aliases(unsigned long start, unsigned long end)
19f1a0c4aaSCatalin Marinas {
20f1a0c4aaSCatalin Marinas if (icache_is_aliasing()) {
21fade9c2cSFuad Tabba dcache_clean_pou(start, end);
22fade9c2cSFuad Tabba icache_inval_all_pou();
23f1a0c4aaSCatalin Marinas } else {
24132fdc37SCatalin Marinas /*
25132fdc37SCatalin Marinas * Don't issue kick_all_cpus_sync() after I-cache invalidation
26132fdc37SCatalin Marinas * for user mappings.
27132fdc37SCatalin Marinas */
28fade9c2cSFuad Tabba caches_clean_inval_pou(start, end);
29f1a0c4aaSCatalin Marinas }
30f1a0c4aaSCatalin Marinas }
310a28714cSAshok Kumar
flush_ptrace_access(struct vm_area_struct * vma,unsigned long start,unsigned long end)328c28d52cSFuad Tabba static void flush_ptrace_access(struct vm_area_struct *vma, unsigned long start,
338c28d52cSFuad Tabba unsigned long end)
340a28714cSAshok Kumar {
350a28714cSAshok Kumar if (vma->vm_flags & VM_EXEC)
368c28d52cSFuad Tabba sync_icache_aliases(start, end);
37f1a0c4aaSCatalin Marinas }
38f1a0c4aaSCatalin Marinas
39f1a0c4aaSCatalin Marinas /*
40f1a0c4aaSCatalin Marinas * Copy user data from/to a page which is mapped into a different processes
41f1a0c4aaSCatalin Marinas * address space. Really, we want to allow our "user space" model to handle
42f1a0c4aaSCatalin Marinas * this.
43f1a0c4aaSCatalin Marinas */
copy_to_user_page(struct vm_area_struct * vma,struct page * page,unsigned long uaddr,void * dst,const void * src,unsigned long len)44f1a0c4aaSCatalin Marinas void copy_to_user_page(struct vm_area_struct *vma, struct page *page,
45f1a0c4aaSCatalin Marinas unsigned long uaddr, void *dst, const void *src,
46f1a0c4aaSCatalin Marinas unsigned long len)
47f1a0c4aaSCatalin Marinas {
48f1a0c4aaSCatalin Marinas memcpy(dst, src, len);
498c28d52cSFuad Tabba flush_ptrace_access(vma, (unsigned long)dst, (unsigned long)dst + len);
50f1a0c4aaSCatalin Marinas }
51f1a0c4aaSCatalin Marinas
__sync_icache_dcache(pte_t pte)52907e21c1SShaokun Zhang void __sync_icache_dcache(pte_t pte)
53f1a0c4aaSCatalin Marinas {
54*4a169d61SMatthew Wilcox (Oracle) struct folio *folio = page_folio(pte_page(pte));
55f1a0c4aaSCatalin Marinas
56*4a169d61SMatthew Wilcox (Oracle) if (!test_bit(PG_dcache_clean, &folio->flags)) {
57*4a169d61SMatthew Wilcox (Oracle) sync_icache_aliases((unsigned long)folio_address(folio),
58*4a169d61SMatthew Wilcox (Oracle) (unsigned long)folio_address(folio) +
59*4a169d61SMatthew Wilcox (Oracle) folio_size(folio));
60*4a169d61SMatthew Wilcox (Oracle) set_bit(PG_dcache_clean, &folio->flags);
61588a513dSCatalin Marinas }
62f1a0c4aaSCatalin Marinas }
63c5157101SBen Hutchings EXPORT_SYMBOL_GPL(__sync_icache_dcache);
64f1a0c4aaSCatalin Marinas
65f1a0c4aaSCatalin Marinas /*
66b5b6c9e9SCatalin Marinas * This function is called when a page has been modified by the kernel. Mark
67b5b6c9e9SCatalin Marinas * it as dirty for later flushing when mapped in user space (if executable,
68b5b6c9e9SCatalin Marinas * see __sync_icache_dcache).
69f1a0c4aaSCatalin Marinas */
flush_dcache_folio(struct folio * folio)70*4a169d61SMatthew Wilcox (Oracle) void flush_dcache_folio(struct folio *folio)
71*4a169d61SMatthew Wilcox (Oracle) {
72*4a169d61SMatthew Wilcox (Oracle) if (test_bit(PG_dcache_clean, &folio->flags))
73*4a169d61SMatthew Wilcox (Oracle) clear_bit(PG_dcache_clean, &folio->flags);
74*4a169d61SMatthew Wilcox (Oracle) }
75*4a169d61SMatthew Wilcox (Oracle) EXPORT_SYMBOL(flush_dcache_folio);
76*4a169d61SMatthew Wilcox (Oracle)
flush_dcache_page(struct page * page)77f1a0c4aaSCatalin Marinas void flush_dcache_page(struct page *page)
78f1a0c4aaSCatalin Marinas {
79*4a169d61SMatthew Wilcox (Oracle) flush_dcache_folio(page_folio(page));
80f1a0c4aaSCatalin Marinas }
81f1a0c4aaSCatalin Marinas EXPORT_SYMBOL(flush_dcache_page);
82f1a0c4aaSCatalin Marinas
83f1a0c4aaSCatalin Marinas /*
84f1a0c4aaSCatalin Marinas * Additional functions defined in assembly.
85f1a0c4aaSCatalin Marinas */
86fade9c2cSFuad Tabba EXPORT_SYMBOL(caches_clean_inval_pou);
87d50e071fSRobin Murphy
88d50e071fSRobin Murphy #ifdef CONFIG_ARCH_HAS_PMEM_API
arch_wb_cache_pmem(void * addr,size_t size)89caf5ef7dSArnd Bergmann void arch_wb_cache_pmem(void *addr, size_t size)
90d50e071fSRobin Murphy {
91d50e071fSRobin Murphy /* Ensure order against any prior non-cacheable writes */
92d50e071fSRobin Murphy dmb(osh);
93fade9c2cSFuad Tabba dcache_clean_pop((unsigned long)addr, (unsigned long)addr + size);
94d50e071fSRobin Murphy }
95d50e071fSRobin Murphy EXPORT_SYMBOL_GPL(arch_wb_cache_pmem);
96d50e071fSRobin Murphy
arch_invalidate_pmem(void * addr,size_t size)97caf5ef7dSArnd Bergmann void arch_invalidate_pmem(void *addr, size_t size)
98d50e071fSRobin Murphy {
99fade9c2cSFuad Tabba dcache_inval_poc((unsigned long)addr, (unsigned long)addr + size);
100d50e071fSRobin Murphy }
101d50e071fSRobin Murphy EXPORT_SYMBOL_GPL(arch_invalidate_pmem);
102d50e071fSRobin Murphy #endif
103