1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
209b55412SCatalin Marinas /*
309b55412SCatalin Marinas * Copyright (C) 2012 ARM Ltd.
409b55412SCatalin Marinas * Author: Catalin Marinas <catalin.marinas@arm.com>
509b55412SCatalin Marinas */
609b55412SCatalin Marinas
709b55412SCatalin Marinas #include <linux/gfp.h>
85a9e3e15SJisheng Zhang #include <linux/cache.h>
90a0f0d8bSChristoph Hellwig #include <linux/dma-map-ops.h>
10fa49364cSRobin Murphy #include <linux/iommu.h>
115489c8e0SChristoph Hellwig #include <xen/xen.h>
1209b55412SCatalin Marinas
1309b55412SCatalin Marinas #include <asm/cacheflush.h>
149bf22421SOleksandr Tyshchenko #include <asm/xen/xen-ops.h>
1509b55412SCatalin Marinas
arch_sync_dma_for_device(phys_addr_t paddr,size_t size,enum dma_data_direction dir)1656e35f9cSChristoph Hellwig void arch_sync_dma_for_device(phys_addr_t paddr, size_t size,
1756e35f9cSChristoph Hellwig enum dma_data_direction dir)
187363590dSCatalin Marinas {
197eacf185SWill Deacon unsigned long start = (unsigned long)phys_to_virt(paddr);
207eacf185SWill Deacon
217eacf185SWill Deacon dcache_clean_poc(start, start + size);
227363590dSCatalin Marinas }
237363590dSCatalin Marinas
arch_sync_dma_for_cpu(phys_addr_t paddr,size_t size,enum dma_data_direction dir)2456e35f9cSChristoph Hellwig void arch_sync_dma_for_cpu(phys_addr_t paddr, size_t size,
2556e35f9cSChristoph Hellwig enum dma_data_direction dir)
267363590dSCatalin Marinas {
277eacf185SWill Deacon unsigned long start = (unsigned long)phys_to_virt(paddr);
287eacf185SWill Deacon
297eacf185SWill Deacon if (dir == DMA_TO_DEVICE)
307eacf185SWill Deacon return;
317eacf185SWill Deacon
327eacf185SWill Deacon dcache_inval_poc(start, start + size);
33886643b7SChristoph Hellwig }
347363590dSCatalin Marinas
arch_dma_prep_coherent(struct page * page,size_t size)350c3b3171SChristoph Hellwig void arch_dma_prep_coherent(struct page *page, size_t size)
360c3b3171SChristoph Hellwig {
377eacf185SWill Deacon unsigned long start = (unsigned long)page_address(page);
387eacf185SWill Deacon
39*7bd6680bSWill Deacon dcache_clean_poc(start, start + size);
400c3b3171SChristoph Hellwig }
410c3b3171SChristoph Hellwig
4213b8629fSRobin Murphy #ifdef CONFIG_IOMMU_DMA
arch_teardown_dma_ops(struct device * dev)43876945dbSRobin Murphy void arch_teardown_dma_ops(struct device *dev)
44876945dbSRobin Murphy {
455657933dSBart Van Assche dev->dma_ops = NULL;
46876945dbSRobin Murphy }
4706d60728SChristoph Hellwig #endif
4813b8629fSRobin Murphy
arch_setup_dma_ops(struct device * dev,u64 dma_base,u64 size,const struct iommu_ops * iommu,bool coherent)49876945dbSRobin Murphy void arch_setup_dma_ops(struct device *dev, u64 dma_base, u64 size,
5053c92d79SRobin Murphy const struct iommu_ops *iommu, bool coherent)
51876945dbSRobin Murphy {
528f5c9037SMasayoshi Mizuma int cls = cache_line_size_of_cpu();
538f5c9037SMasayoshi Mizuma
548f5c9037SMasayoshi Mizuma WARN_TAINT(!coherent && cls > ARCH_DMA_MINALIGN,
558f5c9037SMasayoshi Mizuma TAINT_CPU_OUT_OF_SPEC,
568f5c9037SMasayoshi Mizuma "%s %s: ARCH_DMA_MINALIGN smaller than CTR_EL0.CWG (%d < %d)",
578f5c9037SMasayoshi Mizuma dev_driver_string(dev), dev_name(dev),
588f5c9037SMasayoshi Mizuma ARCH_DMA_MINALIGN, cls);
598f5c9037SMasayoshi Mizuma
60886643b7SChristoph Hellwig dev->dma_coherent = coherent;
6106d60728SChristoph Hellwig if (iommu)
62ac6d7046SJean-Philippe Brucker iommu_setup_dma_ops(dev, dma_base, dma_base + size - 1);
63e0586326SStefano Stabellini
649bf22421SOleksandr Tyshchenko xen_setup_dma_ops(dev);
65876945dbSRobin Murphy }
66