1e650b64fSMarc Zyngier // SPDX-License-Identifier: GPL-2.0-only
2e650b64fSMarc Zyngier /*
3e650b64fSMarc Zyngier * Fault injection for both 32 and 64bit guests.
4e650b64fSMarc Zyngier *
5e650b64fSMarc Zyngier * Copyright (C) 2012,2013 - ARM Ltd
6e650b64fSMarc Zyngier * Author: Marc Zyngier <marc.zyngier@arm.com>
7e650b64fSMarc Zyngier *
8e650b64fSMarc Zyngier * Based on arch/arm/kvm/emulate.c
9e650b64fSMarc Zyngier * Copyright (C) 2012 - Virtual Open Systems and Columbia University
10e650b64fSMarc Zyngier * Author: Christoffer Dall <c.dall@virtualopensystems.com>
11e650b64fSMarc Zyngier */
12e650b64fSMarc Zyngier
13e650b64fSMarc Zyngier #include <hyp/adjust_pc.h>
14bb666c47SMarc Zyngier #include <linux/kvm_host.h>
15bb666c47SMarc Zyngier #include <asm/kvm_emulate.h>
16b6bcdc9fSRyan Roberts #include <asm/kvm_mmu.h>
17*47f3a2fcSJintack Lim #include <asm/kvm_nested.h>
18bb666c47SMarc Zyngier
19bb666c47SMarc Zyngier #if !defined (__KVM_NVHE_HYPERVISOR__) && !defined (__KVM_VHE_HYPERVISOR__)
20bb666c47SMarc Zyngier #error Hypervisor code only!
21bb666c47SMarc Zyngier #endif
22bb666c47SMarc Zyngier
__vcpu_read_sys_reg(const struct kvm_vcpu * vcpu,int reg)23bb666c47SMarc Zyngier static inline u64 __vcpu_read_sys_reg(const struct kvm_vcpu *vcpu, int reg)
24bb666c47SMarc Zyngier {
25bb666c47SMarc Zyngier u64 val;
26bb666c47SMarc Zyngier
27*47f3a2fcSJintack Lim if (unlikely(vcpu_has_nv(vcpu)))
28*47f3a2fcSJintack Lim return vcpu_read_sys_reg(vcpu, reg);
29*47f3a2fcSJintack Lim else if (__vcpu_read_sys_reg_from_cpu(reg, &val))
30bb666c47SMarc Zyngier return val;
31bb666c47SMarc Zyngier
32bb666c47SMarc Zyngier return __vcpu_sys_reg(vcpu, reg);
33bb666c47SMarc Zyngier }
34bb666c47SMarc Zyngier
__vcpu_write_sys_reg(struct kvm_vcpu * vcpu,u64 val,int reg)35bb666c47SMarc Zyngier static inline void __vcpu_write_sys_reg(struct kvm_vcpu *vcpu, u64 val, int reg)
36bb666c47SMarc Zyngier {
37*47f3a2fcSJintack Lim if (unlikely(vcpu_has_nv(vcpu)))
38*47f3a2fcSJintack Lim vcpu_write_sys_reg(vcpu, val, reg);
39*47f3a2fcSJintack Lim else if (!__vcpu_write_sys_reg_to_cpu(val, reg))
40bb666c47SMarc Zyngier __vcpu_sys_reg(vcpu, reg) = val;
41bb666c47SMarc Zyngier }
42bb666c47SMarc Zyngier
__vcpu_write_spsr(struct kvm_vcpu * vcpu,unsigned long target_mode,u64 val)43*47f3a2fcSJintack Lim static void __vcpu_write_spsr(struct kvm_vcpu *vcpu, unsigned long target_mode,
44*47f3a2fcSJintack Lim u64 val)
45bb666c47SMarc Zyngier {
46*47f3a2fcSJintack Lim if (unlikely(vcpu_has_nv(vcpu))) {
47*47f3a2fcSJintack Lim if (target_mode == PSR_MODE_EL1h)
48*47f3a2fcSJintack Lim vcpu_write_sys_reg(vcpu, val, SPSR_EL1);
4927858305SMarc Zyngier else
50*47f3a2fcSJintack Lim vcpu_write_sys_reg(vcpu, val, SPSR_EL2);
51*47f3a2fcSJintack Lim } else if (has_vhe()) {
52*47f3a2fcSJintack Lim write_sysreg_el1(val, SYS_SPSR);
53*47f3a2fcSJintack Lim } else {
5427858305SMarc Zyngier __vcpu_sys_reg(vcpu, SPSR_EL1) = val;
55bb666c47SMarc Zyngier }
56*47f3a2fcSJintack Lim }
57bb666c47SMarc Zyngier
__vcpu_write_spsr_abt(struct kvm_vcpu * vcpu,u64 val)5841613b51SMarc Zyngier static void __vcpu_write_spsr_abt(struct kvm_vcpu *vcpu, u64 val)
5941613b51SMarc Zyngier {
6041613b51SMarc Zyngier if (has_vhe())
6141613b51SMarc Zyngier write_sysreg(val, spsr_abt);
6241613b51SMarc Zyngier else
6341613b51SMarc Zyngier vcpu->arch.ctxt.spsr_abt = val;
6441613b51SMarc Zyngier }
6541613b51SMarc Zyngier
__vcpu_write_spsr_und(struct kvm_vcpu * vcpu,u64 val)6641613b51SMarc Zyngier static void __vcpu_write_spsr_und(struct kvm_vcpu *vcpu, u64 val)
6741613b51SMarc Zyngier {
6841613b51SMarc Zyngier if (has_vhe())
6941613b51SMarc Zyngier write_sysreg(val, spsr_und);
7041613b51SMarc Zyngier else
7141613b51SMarc Zyngier vcpu->arch.ctxt.spsr_und = val;
7241613b51SMarc Zyngier }
7341613b51SMarc Zyngier
74bb666c47SMarc Zyngier /*
75bb666c47SMarc Zyngier * This performs the exception entry at a given EL (@target_mode), stashing PC
76bb666c47SMarc Zyngier * and PSTATE into ELR and SPSR respectively, and compute the new PC/PSTATE.
77bb666c47SMarc Zyngier * The EL passed to this function *must* be a non-secure, privileged mode with
78bb666c47SMarc Zyngier * bit 0 being set (PSTATE.SP == 1).
79bb666c47SMarc Zyngier *
80bb666c47SMarc Zyngier * When an exception is taken, most PSTATE fields are left unchanged in the
81bb666c47SMarc Zyngier * handler. However, some are explicitly overridden (e.g. M[4:0]). Luckily all
82bb666c47SMarc Zyngier * of the inherited bits have the same position in the AArch64/AArch32 SPSR_ELx
83bb666c47SMarc Zyngier * layouts, so we don't need to shuffle these for exceptions from AArch32 EL0.
84bb666c47SMarc Zyngier *
85bb666c47SMarc Zyngier * For the SPSR_ELx layout for AArch64, see ARM DDI 0487E.a page C5-429.
86bb666c47SMarc Zyngier * For the SPSR_ELx layout for AArch32, see ARM DDI 0487E.a page C5-426.
87bb666c47SMarc Zyngier *
88bb666c47SMarc Zyngier * Here we manipulate the fields in order of the AArch64 SPSR_ELx layout, from
89bb666c47SMarc Zyngier * MSB to LSB.
90bb666c47SMarc Zyngier */
enter_exception64(struct kvm_vcpu * vcpu,unsigned long target_mode,enum exception_type type)91bb666c47SMarc Zyngier static void enter_exception64(struct kvm_vcpu *vcpu, unsigned long target_mode,
92bb666c47SMarc Zyngier enum exception_type type)
93bb666c47SMarc Zyngier {
94bb666c47SMarc Zyngier unsigned long sctlr, vbar, old, new, mode;
95bb666c47SMarc Zyngier u64 exc_offset;
96bb666c47SMarc Zyngier
97bb666c47SMarc Zyngier mode = *vcpu_cpsr(vcpu) & (PSR_MODE_MASK | PSR_MODE32_BIT);
98bb666c47SMarc Zyngier
99bb666c47SMarc Zyngier if (mode == target_mode)
100bb666c47SMarc Zyngier exc_offset = CURRENT_EL_SP_ELx_VECTOR;
101bb666c47SMarc Zyngier else if ((mode | PSR_MODE_THREAD_BIT) == target_mode)
102bb666c47SMarc Zyngier exc_offset = CURRENT_EL_SP_EL0_VECTOR;
103bb666c47SMarc Zyngier else if (!(mode & PSR_MODE32_BIT))
104bb666c47SMarc Zyngier exc_offset = LOWER_EL_AArch64_VECTOR;
105bb666c47SMarc Zyngier else
106bb666c47SMarc Zyngier exc_offset = LOWER_EL_AArch32_VECTOR;
107bb666c47SMarc Zyngier
108bb666c47SMarc Zyngier switch (target_mode) {
109bb666c47SMarc Zyngier case PSR_MODE_EL1h:
110bb666c47SMarc Zyngier vbar = __vcpu_read_sys_reg(vcpu, VBAR_EL1);
111bb666c47SMarc Zyngier sctlr = __vcpu_read_sys_reg(vcpu, SCTLR_EL1);
112bb666c47SMarc Zyngier __vcpu_write_sys_reg(vcpu, *vcpu_pc(vcpu), ELR_EL1);
113bb666c47SMarc Zyngier break;
114*47f3a2fcSJintack Lim case PSR_MODE_EL2h:
115*47f3a2fcSJintack Lim vbar = __vcpu_read_sys_reg(vcpu, VBAR_EL2);
116*47f3a2fcSJintack Lim sctlr = __vcpu_read_sys_reg(vcpu, SCTLR_EL2);
117*47f3a2fcSJintack Lim __vcpu_write_sys_reg(vcpu, *vcpu_pc(vcpu), ELR_EL2);
118*47f3a2fcSJintack Lim break;
119bb666c47SMarc Zyngier default:
120bb666c47SMarc Zyngier /* Don't do that */
121bb666c47SMarc Zyngier BUG();
122bb666c47SMarc Zyngier }
123bb666c47SMarc Zyngier
124bb666c47SMarc Zyngier *vcpu_pc(vcpu) = vbar + exc_offset + type;
125bb666c47SMarc Zyngier
126bb666c47SMarc Zyngier old = *vcpu_cpsr(vcpu);
127bb666c47SMarc Zyngier new = 0;
128bb666c47SMarc Zyngier
129bb666c47SMarc Zyngier new |= (old & PSR_N_BIT);
130bb666c47SMarc Zyngier new |= (old & PSR_Z_BIT);
131bb666c47SMarc Zyngier new |= (old & PSR_C_BIT);
132bb666c47SMarc Zyngier new |= (old & PSR_V_BIT);
133bb666c47SMarc Zyngier
134b6bcdc9fSRyan Roberts if (kvm_has_mte(kern_hyp_va(vcpu->kvm)))
135ea7fc1bbSSteven Price new |= PSR_TCO_BIT;
136bb666c47SMarc Zyngier
137bb666c47SMarc Zyngier new |= (old & PSR_DIT_BIT);
138bb666c47SMarc Zyngier
139bb666c47SMarc Zyngier // PSTATE.UAO is set to zero upon any exception to AArch64
140bb666c47SMarc Zyngier // See ARM DDI 0487E.a, page D5-2579.
141bb666c47SMarc Zyngier
142bb666c47SMarc Zyngier // PSTATE.PAN is unchanged unless SCTLR_ELx.SPAN == 0b0
143bb666c47SMarc Zyngier // SCTLR_ELx.SPAN is RES1 when ARMv8.1-PAN is not implemented
144bb666c47SMarc Zyngier // See ARM DDI 0487E.a, page D5-2578.
145bb666c47SMarc Zyngier new |= (old & PSR_PAN_BIT);
146bb666c47SMarc Zyngier if (!(sctlr & SCTLR_EL1_SPAN))
147bb666c47SMarc Zyngier new |= PSR_PAN_BIT;
148bb666c47SMarc Zyngier
149bb666c47SMarc Zyngier // PSTATE.SS is set to zero upon any exception to AArch64
150bb666c47SMarc Zyngier // See ARM DDI 0487E.a, page D2-2452.
151bb666c47SMarc Zyngier
152bb666c47SMarc Zyngier // PSTATE.IL is set to zero upon any exception to AArch64
153bb666c47SMarc Zyngier // See ARM DDI 0487E.a, page D1-2306.
154bb666c47SMarc Zyngier
155bb666c47SMarc Zyngier // PSTATE.SSBS is set to SCTLR_ELx.DSSBS upon any exception to AArch64
156bb666c47SMarc Zyngier // See ARM DDI 0487E.a, page D13-3258
157bb666c47SMarc Zyngier if (sctlr & SCTLR_ELx_DSSBS)
158bb666c47SMarc Zyngier new |= PSR_SSBS_BIT;
159bb666c47SMarc Zyngier
160bb666c47SMarc Zyngier // PSTATE.BTYPE is set to zero upon any exception to AArch64
161bb666c47SMarc Zyngier // See ARM DDI 0487E.a, pages D1-2293 to D1-2294.
162bb666c47SMarc Zyngier
163bb666c47SMarc Zyngier new |= PSR_D_BIT;
164bb666c47SMarc Zyngier new |= PSR_A_BIT;
165bb666c47SMarc Zyngier new |= PSR_I_BIT;
166bb666c47SMarc Zyngier new |= PSR_F_BIT;
167bb666c47SMarc Zyngier
168bb666c47SMarc Zyngier new |= target_mode;
169bb666c47SMarc Zyngier
170bb666c47SMarc Zyngier *vcpu_cpsr(vcpu) = new;
171*47f3a2fcSJintack Lim __vcpu_write_spsr(vcpu, target_mode, old);
172bb666c47SMarc Zyngier }
173e650b64fSMarc Zyngier
17441613b51SMarc Zyngier /*
17541613b51SMarc Zyngier * When an exception is taken, most CPSR fields are left unchanged in the
17641613b51SMarc Zyngier * handler. However, some are explicitly overridden (e.g. M[4:0]).
17741613b51SMarc Zyngier *
17841613b51SMarc Zyngier * The SPSR/SPSR_ELx layouts differ, and the below is intended to work with
17941613b51SMarc Zyngier * either format. Note: SPSR.J bit doesn't exist in SPSR_ELx, but this bit was
18041613b51SMarc Zyngier * obsoleted by the ARMv7 virtualization extensions and is RES0.
18141613b51SMarc Zyngier *
18241613b51SMarc Zyngier * For the SPSR layout seen from AArch32, see:
18341613b51SMarc Zyngier * - ARM DDI 0406C.d, page B1-1148
18441613b51SMarc Zyngier * - ARM DDI 0487E.a, page G8-6264
18541613b51SMarc Zyngier *
18641613b51SMarc Zyngier * For the SPSR_ELx layout for AArch32 seen from AArch64, see:
18741613b51SMarc Zyngier * - ARM DDI 0487E.a, page C5-426
18841613b51SMarc Zyngier *
18941613b51SMarc Zyngier * Here we manipulate the fields in order of the AArch32 SPSR_ELx layout, from
19041613b51SMarc Zyngier * MSB to LSB.
19141613b51SMarc Zyngier */
get_except32_cpsr(struct kvm_vcpu * vcpu,u32 mode)19241613b51SMarc Zyngier static unsigned long get_except32_cpsr(struct kvm_vcpu *vcpu, u32 mode)
19341613b51SMarc Zyngier {
19441613b51SMarc Zyngier u32 sctlr = __vcpu_read_sys_reg(vcpu, SCTLR_EL1);
19541613b51SMarc Zyngier unsigned long old, new;
19641613b51SMarc Zyngier
19741613b51SMarc Zyngier old = *vcpu_cpsr(vcpu);
19841613b51SMarc Zyngier new = 0;
19941613b51SMarc Zyngier
20041613b51SMarc Zyngier new |= (old & PSR_AA32_N_BIT);
20141613b51SMarc Zyngier new |= (old & PSR_AA32_Z_BIT);
20241613b51SMarc Zyngier new |= (old & PSR_AA32_C_BIT);
20341613b51SMarc Zyngier new |= (old & PSR_AA32_V_BIT);
20441613b51SMarc Zyngier new |= (old & PSR_AA32_Q_BIT);
20541613b51SMarc Zyngier
20641613b51SMarc Zyngier // CPSR.IT[7:0] are set to zero upon any exception
20741613b51SMarc Zyngier // See ARM DDI 0487E.a, section G1.12.3
20841613b51SMarc Zyngier // See ARM DDI 0406C.d, section B1.8.3
20941613b51SMarc Zyngier
21041613b51SMarc Zyngier new |= (old & PSR_AA32_DIT_BIT);
21141613b51SMarc Zyngier
21241613b51SMarc Zyngier // CPSR.SSBS is set to SCTLR.DSSBS upon any exception
21341613b51SMarc Zyngier // See ARM DDI 0487E.a, page G8-6244
21441613b51SMarc Zyngier if (sctlr & BIT(31))
21541613b51SMarc Zyngier new |= PSR_AA32_SSBS_BIT;
21641613b51SMarc Zyngier
21741613b51SMarc Zyngier // CPSR.PAN is unchanged unless SCTLR.SPAN == 0b0
21841613b51SMarc Zyngier // SCTLR.SPAN is RES1 when ARMv8.1-PAN is not implemented
21941613b51SMarc Zyngier // See ARM DDI 0487E.a, page G8-6246
22041613b51SMarc Zyngier new |= (old & PSR_AA32_PAN_BIT);
22141613b51SMarc Zyngier if (!(sctlr & BIT(23)))
22241613b51SMarc Zyngier new |= PSR_AA32_PAN_BIT;
22341613b51SMarc Zyngier
22441613b51SMarc Zyngier // SS does not exist in AArch32, so ignore
22541613b51SMarc Zyngier
22641613b51SMarc Zyngier // CPSR.IL is set to zero upon any exception
22741613b51SMarc Zyngier // See ARM DDI 0487E.a, page G1-5527
22841613b51SMarc Zyngier
22941613b51SMarc Zyngier new |= (old & PSR_AA32_GE_MASK);
23041613b51SMarc Zyngier
23141613b51SMarc Zyngier // CPSR.IT[7:0] are set to zero upon any exception
23241613b51SMarc Zyngier // See prior comment above
23341613b51SMarc Zyngier
23441613b51SMarc Zyngier // CPSR.E is set to SCTLR.EE upon any exception
23541613b51SMarc Zyngier // See ARM DDI 0487E.a, page G8-6245
23641613b51SMarc Zyngier // See ARM DDI 0406C.d, page B4-1701
23741613b51SMarc Zyngier if (sctlr & BIT(25))
23841613b51SMarc Zyngier new |= PSR_AA32_E_BIT;
23941613b51SMarc Zyngier
24041613b51SMarc Zyngier // CPSR.A is unchanged upon an exception to Undefined, Supervisor
24141613b51SMarc Zyngier // CPSR.A is set upon an exception to other modes
24241613b51SMarc Zyngier // See ARM DDI 0487E.a, pages G1-5515 to G1-5516
24341613b51SMarc Zyngier // See ARM DDI 0406C.d, page B1-1182
24441613b51SMarc Zyngier new |= (old & PSR_AA32_A_BIT);
24541613b51SMarc Zyngier if (mode != PSR_AA32_MODE_UND && mode != PSR_AA32_MODE_SVC)
24641613b51SMarc Zyngier new |= PSR_AA32_A_BIT;
24741613b51SMarc Zyngier
24841613b51SMarc Zyngier // CPSR.I is set upon any exception
24941613b51SMarc Zyngier // See ARM DDI 0487E.a, pages G1-5515 to G1-5516
25041613b51SMarc Zyngier // See ARM DDI 0406C.d, page B1-1182
25141613b51SMarc Zyngier new |= PSR_AA32_I_BIT;
25241613b51SMarc Zyngier
25341613b51SMarc Zyngier // CPSR.F is set upon an exception to FIQ
25441613b51SMarc Zyngier // CPSR.F is unchanged upon an exception to other modes
25541613b51SMarc Zyngier // See ARM DDI 0487E.a, pages G1-5515 to G1-5516
25641613b51SMarc Zyngier // See ARM DDI 0406C.d, page B1-1182
25741613b51SMarc Zyngier new |= (old & PSR_AA32_F_BIT);
25841613b51SMarc Zyngier if (mode == PSR_AA32_MODE_FIQ)
25941613b51SMarc Zyngier new |= PSR_AA32_F_BIT;
26041613b51SMarc Zyngier
26141613b51SMarc Zyngier // CPSR.T is set to SCTLR.TE upon any exception
26241613b51SMarc Zyngier // See ARM DDI 0487E.a, page G8-5514
26341613b51SMarc Zyngier // See ARM DDI 0406C.d, page B1-1181
26441613b51SMarc Zyngier if (sctlr & BIT(30))
26541613b51SMarc Zyngier new |= PSR_AA32_T_BIT;
26641613b51SMarc Zyngier
26741613b51SMarc Zyngier new |= mode;
26841613b51SMarc Zyngier
26941613b51SMarc Zyngier return new;
27041613b51SMarc Zyngier }
27141613b51SMarc Zyngier
27241613b51SMarc Zyngier /*
27341613b51SMarc Zyngier * Table taken from ARMv8 ARM DDI0487B-B, table G1-10.
27441613b51SMarc Zyngier */
27541613b51SMarc Zyngier static const u8 return_offsets[8][2] = {
27641613b51SMarc Zyngier [0] = { 0, 0 }, /* Reset, unused */
27741613b51SMarc Zyngier [1] = { 4, 2 }, /* Undefined */
27841613b51SMarc Zyngier [2] = { 0, 0 }, /* SVC, unused */
27941613b51SMarc Zyngier [3] = { 4, 4 }, /* Prefetch abort */
28041613b51SMarc Zyngier [4] = { 8, 8 }, /* Data abort */
28141613b51SMarc Zyngier [5] = { 0, 0 }, /* HVC, unused */
28241613b51SMarc Zyngier [6] = { 4, 4 }, /* IRQ, unused */
28341613b51SMarc Zyngier [7] = { 4, 4 }, /* FIQ, unused */
28441613b51SMarc Zyngier };
28541613b51SMarc Zyngier
enter_exception32(struct kvm_vcpu * vcpu,u32 mode,u32 vect_offset)28641613b51SMarc Zyngier static void enter_exception32(struct kvm_vcpu *vcpu, u32 mode, u32 vect_offset)
28741613b51SMarc Zyngier {
28841613b51SMarc Zyngier unsigned long spsr = *vcpu_cpsr(vcpu);
28941613b51SMarc Zyngier bool is_thumb = (spsr & PSR_AA32_T_BIT);
29041613b51SMarc Zyngier u32 sctlr = __vcpu_read_sys_reg(vcpu, SCTLR_EL1);
29141613b51SMarc Zyngier u32 return_address;
29241613b51SMarc Zyngier
29341613b51SMarc Zyngier *vcpu_cpsr(vcpu) = get_except32_cpsr(vcpu, mode);
29441613b51SMarc Zyngier return_address = *vcpu_pc(vcpu);
29541613b51SMarc Zyngier return_address += return_offsets[vect_offset >> 2][is_thumb];
29641613b51SMarc Zyngier
29741613b51SMarc Zyngier /* KVM only enters the ABT and UND modes, so only deal with those */
29841613b51SMarc Zyngier switch(mode) {
29941613b51SMarc Zyngier case PSR_AA32_MODE_ABT:
30041613b51SMarc Zyngier __vcpu_write_spsr_abt(vcpu, host_spsr_to_spsr32(spsr));
30141613b51SMarc Zyngier vcpu_gp_regs(vcpu)->compat_lr_abt = return_address;
30241613b51SMarc Zyngier break;
30341613b51SMarc Zyngier
30441613b51SMarc Zyngier case PSR_AA32_MODE_UND:
30541613b51SMarc Zyngier __vcpu_write_spsr_und(vcpu, host_spsr_to_spsr32(spsr));
30641613b51SMarc Zyngier vcpu_gp_regs(vcpu)->compat_lr_und = return_address;
30741613b51SMarc Zyngier break;
30841613b51SMarc Zyngier }
30941613b51SMarc Zyngier
31041613b51SMarc Zyngier /* Branch to exception vector */
31141613b51SMarc Zyngier if (sctlr & (1 << 13))
31241613b51SMarc Zyngier vect_offset += 0xffff0000;
31341613b51SMarc Zyngier else /* always have security exceptions */
31441613b51SMarc Zyngier vect_offset += __vcpu_read_sys_reg(vcpu, VBAR_EL1);
31541613b51SMarc Zyngier
31641613b51SMarc Zyngier *vcpu_pc(vcpu) = vect_offset;
31741613b51SMarc Zyngier }
31841613b51SMarc Zyngier
kvm_inject_exception(struct kvm_vcpu * vcpu)319f5e30680SMarc Zyngier static void kvm_inject_exception(struct kvm_vcpu *vcpu)
320e650b64fSMarc Zyngier {
32141613b51SMarc Zyngier if (vcpu_el1_is_32bit(vcpu)) {
322699bb2e0SMarc Zyngier switch (vcpu_get_flag(vcpu, EXCEPT_MASK)) {
323699bb2e0SMarc Zyngier case unpack_vcpu_flag(EXCEPT_AA32_UND):
32441613b51SMarc Zyngier enter_exception32(vcpu, PSR_AA32_MODE_UND, 4);
32541613b51SMarc Zyngier break;
326699bb2e0SMarc Zyngier case unpack_vcpu_flag(EXCEPT_AA32_IABT):
32741613b51SMarc Zyngier enter_exception32(vcpu, PSR_AA32_MODE_ABT, 12);
32841613b51SMarc Zyngier break;
329699bb2e0SMarc Zyngier case unpack_vcpu_flag(EXCEPT_AA32_DABT):
33041613b51SMarc Zyngier enter_exception32(vcpu, PSR_AA32_MODE_ABT, 16);
33141613b51SMarc Zyngier break;
33241613b51SMarc Zyngier default:
33341613b51SMarc Zyngier /* Err... */
33441613b51SMarc Zyngier break;
33541613b51SMarc Zyngier }
33641613b51SMarc Zyngier } else {
337699bb2e0SMarc Zyngier switch (vcpu_get_flag(vcpu, EXCEPT_MASK)) {
338699bb2e0SMarc Zyngier case unpack_vcpu_flag(EXCEPT_AA64_EL1_SYNC):
339bb666c47SMarc Zyngier enter_exception64(vcpu, PSR_MODE_EL1h, except_type_sync);
340bb666c47SMarc Zyngier break;
341*47f3a2fcSJintack Lim
342*47f3a2fcSJintack Lim case unpack_vcpu_flag(EXCEPT_AA64_EL2_SYNC):
343*47f3a2fcSJintack Lim enter_exception64(vcpu, PSR_MODE_EL2h, except_type_sync);
344*47f3a2fcSJintack Lim break;
345*47f3a2fcSJintack Lim
346*47f3a2fcSJintack Lim case unpack_vcpu_flag(EXCEPT_AA64_EL2_IRQ):
347*47f3a2fcSJintack Lim enter_exception64(vcpu, PSR_MODE_EL2h, except_type_irq);
348*47f3a2fcSJintack Lim break;
349*47f3a2fcSJintack Lim
350bb666c47SMarc Zyngier default:
351bb666c47SMarc Zyngier /*
352*47f3a2fcSJintack Lim * Only EL1_SYNC and EL2_{SYNC,IRQ} makes
353*47f3a2fcSJintack Lim * sense so far. Everything else gets silently
354*47f3a2fcSJintack Lim * ignored.
355bb666c47SMarc Zyngier */
356bb666c47SMarc Zyngier break;
357bb666c47SMarc Zyngier }
358e650b64fSMarc Zyngier }
35941613b51SMarc Zyngier }
360f5e30680SMarc Zyngier
361f5e30680SMarc Zyngier /*
36226778aaaSMarc Zyngier * Adjust the guest PC (and potentially exception state) depending on
36326778aaaSMarc Zyngier * flags provided by the emulation code.
364f5e30680SMarc Zyngier */
__kvm_adjust_pc(struct kvm_vcpu * vcpu)365f5e30680SMarc Zyngier void __kvm_adjust_pc(struct kvm_vcpu *vcpu)
366f5e30680SMarc Zyngier {
367699bb2e0SMarc Zyngier if (vcpu_get_flag(vcpu, PENDING_EXCEPTION)) {
368f5e30680SMarc Zyngier kvm_inject_exception(vcpu);
369699bb2e0SMarc Zyngier vcpu_clear_flag(vcpu, PENDING_EXCEPTION);
370699bb2e0SMarc Zyngier vcpu_clear_flag(vcpu, EXCEPT_MASK);
371699bb2e0SMarc Zyngier } else if (vcpu_get_flag(vcpu, INCREMENT_PC)) {
372f5e30680SMarc Zyngier kvm_skip_instr(vcpu);
373699bb2e0SMarc Zyngier vcpu_clear_flag(vcpu, INCREMENT_PC);
374f5e30680SMarc Zyngier }
375f5e30680SMarc Zyngier }
376