xref: /openbmc/linux/arch/arm64/kernel/mte.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1637ec831SVincenzo Frascino // SPDX-License-Identifier: GPL-2.0-only
2637ec831SVincenzo Frascino /*
3637ec831SVincenzo Frascino  * Copyright (C) 2020 ARM Ltd.
4637ec831SVincenzo Frascino  */
5637ec831SVincenzo Frascino 
634bfeea4SCatalin Marinas #include <linux/bitops.h>
7dd061616SPeter Collingbourne #include <linux/cpu.h>
818ddbaa0SCatalin Marinas #include <linux/kernel.h>
934bfeea4SCatalin Marinas #include <linux/mm.h>
101c101da8SCatalin Marinas #include <linux/prctl.h>
111c101da8SCatalin Marinas #include <linux/sched.h>
1218ddbaa0SCatalin Marinas #include <linux/sched/mm.h>
134d1a8a2dSCatalin Marinas #include <linux/string.h>
1436943abaSSteven Price #include <linux/swap.h>
1536943abaSSteven Price #include <linux/swapops.h>
16637ec831SVincenzo Frascino #include <linux/thread_info.h>
1785f49caeSVincenzo Frascino #include <linux/types.h>
18f3ba50a7SCatalin Marinas #include <linux/uaccess.h>
1918ddbaa0SCatalin Marinas #include <linux/uio.h>
20637ec831SVincenzo Frascino 
2185f49caeSVincenzo Frascino #include <asm/barrier.h>
22637ec831SVincenzo Frascino #include <asm/cpufeature.h>
23637ec831SVincenzo Frascino #include <asm/mte.h>
2418ddbaa0SCatalin Marinas #include <asm/ptrace.h>
25637ec831SVincenzo Frascino #include <asm/sysreg.h>
26637ec831SVincenzo Frascino 
27dd061616SPeter Collingbourne static DEFINE_PER_CPU_READ_MOSTLY(u64, mte_tcf_preferred);
28dd061616SPeter Collingbourne 
29d8969752SVincenzo Frascino #ifdef CONFIG_KASAN_HW_TAGS
30ec028836SVincenzo Frascino /*
31ec028836SVincenzo Frascino  * The asynchronous and asymmetric MTE modes have the same behavior for
32ec028836SVincenzo Frascino  * store operations. This flag is set when either of these modes is enabled.
33ec028836SVincenzo Frascino  */
34ec028836SVincenzo Frascino DEFINE_STATIC_KEY_FALSE(mte_async_or_asymm_mode);
35ec028836SVincenzo Frascino EXPORT_SYMBOL_GPL(mte_async_or_asymm_mode);
36d8969752SVincenzo Frascino #endif
37e60beb95SVincenzo Frascino 
mte_sync_tags(pte_t pte)38*332c151cSPeter Collingbourne void mte_sync_tags(pte_t pte)
3936943abaSSteven Price {
40*332c151cSPeter Collingbourne 	struct page *page = pte_page(pte);
41*332c151cSPeter Collingbourne 	long i, nr_pages = compound_nr(page);
4236943abaSSteven Price 
43*332c151cSPeter Collingbourne 	/* if PG_mte_tagged is set, tags have already been initialised */
44*332c151cSPeter Collingbourne 	for (i = 0; i < nr_pages; i++, page++) {
45d77e59a8SCatalin Marinas 		if (try_page_mte_tagging(page)) {
4636943abaSSteven Price 			mte_clear_page_tags(page_address(page));
47e059853dSCatalin Marinas 			set_page_mte_tagged(page);
48e059853dSCatalin Marinas 		}
4936943abaSSteven Price 	}
5036943abaSSteven Price 
511d0cb4c8SCatalin Marinas 	/* ensure the tags are visible before the PTE is set */
521d0cb4c8SCatalin Marinas 	smp_wmb();
5334bfeea4SCatalin Marinas }
5434bfeea4SCatalin Marinas 
memcmp_pages(struct page * page1,struct page * page2)554d1a8a2dSCatalin Marinas int memcmp_pages(struct page *page1, struct page *page2)
564d1a8a2dSCatalin Marinas {
574d1a8a2dSCatalin Marinas 	char *addr1, *addr2;
584d1a8a2dSCatalin Marinas 	int ret;
594d1a8a2dSCatalin Marinas 
604d1a8a2dSCatalin Marinas 	addr1 = page_address(page1);
614d1a8a2dSCatalin Marinas 	addr2 = page_address(page2);
624d1a8a2dSCatalin Marinas 	ret = memcmp(addr1, addr2, PAGE_SIZE);
634d1a8a2dSCatalin Marinas 
644d1a8a2dSCatalin Marinas 	if (!system_supports_mte() || ret)
654d1a8a2dSCatalin Marinas 		return ret;
664d1a8a2dSCatalin Marinas 
674d1a8a2dSCatalin Marinas 	/*
684d1a8a2dSCatalin Marinas 	 * If the page content is identical but at least one of the pages is
694d1a8a2dSCatalin Marinas 	 * tagged, return non-zero to avoid KSM merging. If only one of the
704d1a8a2dSCatalin Marinas 	 * pages is tagged, set_pte_at() may zero or change the tags of the
714d1a8a2dSCatalin Marinas 	 * other page via mte_sync_tags().
724d1a8a2dSCatalin Marinas 	 */
73e059853dSCatalin Marinas 	if (page_mte_tagged(page1) || page_mte_tagged(page2))
744d1a8a2dSCatalin Marinas 		return addr1 != addr2;
754d1a8a2dSCatalin Marinas 
764d1a8a2dSCatalin Marinas 	return ret;
774d1a8a2dSCatalin Marinas }
784d1a8a2dSCatalin Marinas 
__mte_enable_kernel(const char * mode,unsigned long tcf)79f3b7deefSVincenzo Frascino static inline void __mte_enable_kernel(const char *mode, unsigned long tcf)
80bfc62c59SVincenzo Frascino {
81bfc62c59SVincenzo Frascino 	/* Enable MTE Sync Mode for EL1. */
82bc249e37SMark Brown 	sysreg_clear_set(sctlr_el1, SCTLR_EL1_TCF_MASK,
83bc249e37SMark Brown 			 SYS_FIELD_PREP(SCTLR_EL1, TCF, tcf));
84bfc62c59SVincenzo Frascino 	isb();
85f3b7deefSVincenzo Frascino 
86f3b7deefSVincenzo Frascino 	pr_info_once("MTE: enabled in %s mode at EL1\n", mode);
87f3b7deefSVincenzo Frascino }
88f3b7deefSVincenzo Frascino 
89d8969752SVincenzo Frascino #ifdef CONFIG_KASAN_HW_TAGS
mte_enable_kernel_sync(void)90f3b7deefSVincenzo Frascino void mte_enable_kernel_sync(void)
91f3b7deefSVincenzo Frascino {
92e60beb95SVincenzo Frascino 	/*
93e60beb95SVincenzo Frascino 	 * Make sure we enter this function when no PE has set
94e60beb95SVincenzo Frascino 	 * async mode previously.
95e60beb95SVincenzo Frascino 	 */
96ec028836SVincenzo Frascino 	WARN_ONCE(system_uses_mte_async_or_asymm_mode(),
97e60beb95SVincenzo Frascino 			"MTE async mode enabled system wide!");
98e60beb95SVincenzo Frascino 
99bc249e37SMark Brown 	__mte_enable_kernel("synchronous", SCTLR_EL1_TCF_SYNC);
100f3b7deefSVincenzo Frascino }
101f3b7deefSVincenzo Frascino 
mte_enable_kernel_async(void)102f3b7deefSVincenzo Frascino void mte_enable_kernel_async(void)
103f3b7deefSVincenzo Frascino {
104bc249e37SMark Brown 	__mte_enable_kernel("asynchronous", SCTLR_EL1_TCF_ASYNC);
105e60beb95SVincenzo Frascino 
106e60beb95SVincenzo Frascino 	/*
107e60beb95SVincenzo Frascino 	 * MTE async mode is set system wide by the first PE that
108e60beb95SVincenzo Frascino 	 * executes this function.
109e60beb95SVincenzo Frascino 	 *
110e60beb95SVincenzo Frascino 	 * Note: If in future KASAN acquires a runtime switching
111e60beb95SVincenzo Frascino 	 * mode in between sync and async, this strategy needs
112e60beb95SVincenzo Frascino 	 * to be reviewed.
113e60beb95SVincenzo Frascino 	 */
114ec028836SVincenzo Frascino 	if (!system_uses_mte_async_or_asymm_mode())
115ec028836SVincenzo Frascino 		static_branch_enable(&mte_async_or_asymm_mode);
116ec028836SVincenzo Frascino }
117ec028836SVincenzo Frascino 
mte_enable_kernel_asymm(void)118ec028836SVincenzo Frascino void mte_enable_kernel_asymm(void)
119ec028836SVincenzo Frascino {
120ec028836SVincenzo Frascino 	if (cpus_have_cap(ARM64_MTE_ASYMM)) {
121bc249e37SMark Brown 		__mte_enable_kernel("asymmetric", SCTLR_EL1_TCF_ASYMM);
122ec028836SVincenzo Frascino 
123ec028836SVincenzo Frascino 		/*
124ec028836SVincenzo Frascino 		 * MTE asymm mode behaves as async mode for store
125ec028836SVincenzo Frascino 		 * operations. The mode is set system wide by the
126ec028836SVincenzo Frascino 		 * first PE that executes this function.
127ec028836SVincenzo Frascino 		 *
128ec028836SVincenzo Frascino 		 * Note: If in future KASAN acquires a runtime switching
129ec028836SVincenzo Frascino 		 * mode in between sync and async, this strategy needs
130ec028836SVincenzo Frascino 		 * to be reviewed.
131ec028836SVincenzo Frascino 		 */
132ec028836SVincenzo Frascino 		if (!system_uses_mte_async_or_asymm_mode())
133ec028836SVincenzo Frascino 			static_branch_enable(&mte_async_or_asymm_mode);
134ec028836SVincenzo Frascino 	} else {
135ec028836SVincenzo Frascino 		/*
136ec028836SVincenzo Frascino 		 * If the CPU does not support MTE asymmetric mode the
137ec028836SVincenzo Frascino 		 * kernel falls back on synchronous mode which is the
138ec028836SVincenzo Frascino 		 * default for kasan=on.
139ec028836SVincenzo Frascino 		 */
140ec028836SVincenzo Frascino 		mte_enable_kernel_sync();
141ec028836SVincenzo Frascino 	}
142bfc62c59SVincenzo Frascino }
143d8969752SVincenzo Frascino #endif
144bfc62c59SVincenzo Frascino 
14565812c69SVincenzo Frascino #ifdef CONFIG_KASAN_HW_TAGS
mte_check_tfsr_el1(void)14665812c69SVincenzo Frascino void mte_check_tfsr_el1(void)
14765812c69SVincenzo Frascino {
1488c8a3b5bSPeter Collingbourne 	u64 tfsr_el1 = read_sysreg_s(SYS_TFSR_EL1);
14965812c69SVincenzo Frascino 
15065812c69SVincenzo Frascino 	if (unlikely(tfsr_el1 & SYS_TFSR_EL1_TF1)) {
15165812c69SVincenzo Frascino 		/*
15265812c69SVincenzo Frascino 		 * Note: isb() is not required after this direct write
15365812c69SVincenzo Frascino 		 * because there is no indirect read subsequent to it
15465812c69SVincenzo Frascino 		 * (per ARM DDI 0487F.c table D13-1).
15565812c69SVincenzo Frascino 		 */
15665812c69SVincenzo Frascino 		write_sysreg_s(0, SYS_TFSR_EL1);
15765812c69SVincenzo Frascino 
15865812c69SVincenzo Frascino 		kasan_report_async();
15965812c69SVincenzo Frascino 	}
16065812c69SVincenzo Frascino }
16165812c69SVincenzo Frascino #endif
16265812c69SVincenzo Frascino 
163cb627397SMark Brown /*
164cb627397SMark Brown  * This is where we actually resolve the system and process MTE mode
165cb627397SMark Brown  * configuration into an actual value in SCTLR_EL1 that affects
166cb627397SMark Brown  * userspace.
167cb627397SMark Brown  */
mte_update_sctlr_user(struct task_struct * task)168433c38f4SPeter Collingbourne static void mte_update_sctlr_user(struct task_struct *task)
169af5ce952SCatalin Marinas {
170dd061616SPeter Collingbourne 	/*
171dd061616SPeter Collingbourne 	 * This must be called with preemption disabled and can only be called
172dd061616SPeter Collingbourne 	 * on the current or next task since the CPU must match where the thread
173dd061616SPeter Collingbourne 	 * is going to run. The caller is responsible for calling
174dd061616SPeter Collingbourne 	 * update_sctlr_el1() later in the same preemption disabled block.
175dd061616SPeter Collingbourne 	 */
176433c38f4SPeter Collingbourne 	unsigned long sctlr = task->thread.sctlr_user;
177433c38f4SPeter Collingbourne 	unsigned long mte_ctrl = task->thread.mte_ctrl;
178dd061616SPeter Collingbourne 	unsigned long pref, resolved_mte_tcf;
179bad1e1c6SVincenzo Frascino 
180dd061616SPeter Collingbourne 	pref = __this_cpu_read(mte_tcf_preferred);
181cb627397SMark Brown 	/*
182cb627397SMark Brown 	 * If there is no overlap between the system preferred and
183cb627397SMark Brown 	 * program requested values go with what was requested.
184cb627397SMark Brown 	 */
185dd061616SPeter Collingbourne 	resolved_mte_tcf = (mte_ctrl & pref) ? pref : mte_ctrl;
186433c38f4SPeter Collingbourne 	sctlr &= ~SCTLR_EL1_TCF0_MASK;
187cb627397SMark Brown 	/*
188cb627397SMark Brown 	 * Pick an actual setting. The order in which we check for
189cb627397SMark Brown 	 * set bits and map into register values determines our
190cb627397SMark Brown 	 * default order.
191cb627397SMark Brown 	 */
192766121baSMark Brown 	if (resolved_mte_tcf & MTE_CTRL_TCF_ASYMM)
19396f101a9SMark Brown 		sctlr |= SYS_FIELD_PREP_ENUM(SCTLR_EL1, TCF0, ASYMM);
194766121baSMark Brown 	else if (resolved_mte_tcf & MTE_CTRL_TCF_ASYNC)
19596f101a9SMark Brown 		sctlr |= SYS_FIELD_PREP_ENUM(SCTLR_EL1, TCF0, ASYNC);
196433c38f4SPeter Collingbourne 	else if (resolved_mte_tcf & MTE_CTRL_TCF_SYNC)
19796f101a9SMark Brown 		sctlr |= SYS_FIELD_PREP_ENUM(SCTLR_EL1, TCF0, SYNC);
198433c38f4SPeter Collingbourne 	task->thread.sctlr_user = sctlr;
199af5ce952SCatalin Marinas }
200af5ce952SCatalin Marinas 
mte_update_gcr_excl(struct task_struct * task)201e5af50a5SPeter Collingbourne static void mte_update_gcr_excl(struct task_struct *task)
202e5af50a5SPeter Collingbourne {
203e5af50a5SPeter Collingbourne 	/*
204e5af50a5SPeter Collingbourne 	 * SYS_GCR_EL1 will be set to current->thread.mte_ctrl value by
205e5af50a5SPeter Collingbourne 	 * mte_set_user_gcr() in kernel_exit, but only if KASAN is enabled.
206e5af50a5SPeter Collingbourne 	 */
207e5af50a5SPeter Collingbourne 	if (kasan_hw_tags_enabled())
208e5af50a5SPeter Collingbourne 		return;
209e5af50a5SPeter Collingbourne 
210e5af50a5SPeter Collingbourne 	write_sysreg_s(
211e5af50a5SPeter Collingbourne 		((task->thread.mte_ctrl >> MTE_CTRL_GCR_USER_EXCL_SHIFT) &
212e5af50a5SPeter Collingbourne 		 SYS_GCR_EL1_EXCL_MASK) | SYS_GCR_EL1_RRND,
213e5af50a5SPeter Collingbourne 		SYS_GCR_EL1);
214e5af50a5SPeter Collingbourne }
215e5af50a5SPeter Collingbourne 
21678cdaf3fSCatalin Marinas #ifdef CONFIG_KASAN_HW_TAGS
21778cdaf3fSCatalin Marinas /* Only called from assembly, silence sparse */
21878cdaf3fSCatalin Marinas void __init kasan_hw_tags_enable(struct alt_instr *alt, __le32 *origptr,
21978cdaf3fSCatalin Marinas 				 __le32 *updptr, int nr_inst);
22078cdaf3fSCatalin Marinas 
kasan_hw_tags_enable(struct alt_instr * alt,__le32 * origptr,__le32 * updptr,int nr_inst)221e5af50a5SPeter Collingbourne void __init kasan_hw_tags_enable(struct alt_instr *alt, __le32 *origptr,
222e5af50a5SPeter Collingbourne 				 __le32 *updptr, int nr_inst)
223e5af50a5SPeter Collingbourne {
224e5af50a5SPeter Collingbourne 	BUG_ON(nr_inst != 1); /* Branch -> NOP */
225e5af50a5SPeter Collingbourne 
226e5af50a5SPeter Collingbourne 	if (kasan_hw_tags_enabled())
227e5af50a5SPeter Collingbourne 		*updptr = cpu_to_le32(aarch64_insn_gen_nop());
228e5af50a5SPeter Collingbourne }
22978cdaf3fSCatalin Marinas #endif
230e5af50a5SPeter Collingbourne 
mte_thread_init_user(void)23120169862SPeter Collingbourne void mte_thread_init_user(void)
232637ec831SVincenzo Frascino {
233637ec831SVincenzo Frascino 	if (!system_supports_mte())
234637ec831SVincenzo Frascino 		return;
235637ec831SVincenzo Frascino 
236637ec831SVincenzo Frascino 	/* clear any pending asynchronous tag fault */
237637ec831SVincenzo Frascino 	dsb(ish);
238637ec831SVincenzo Frascino 	write_sysreg_s(0, SYS_TFSRE0_EL1);
239637ec831SVincenzo Frascino 	clear_thread_flag(TIF_MTE_ASYNC_FAULT);
240433c38f4SPeter Collingbourne 	/* disable tag checking and reset tag generation mask */
241d2e0d8f9SPeter Collingbourne 	set_mte_ctrl(current, 0);
2421c101da8SCatalin Marinas }
2431c101da8SCatalin Marinas 
mte_thread_switch(struct task_struct * next)2441c101da8SCatalin Marinas void mte_thread_switch(struct task_struct *next)
2451c101da8SCatalin Marinas {
2468c8a3b5bSPeter Collingbourne 	if (!system_supports_mte())
2478c8a3b5bSPeter Collingbourne 		return;
2488c8a3b5bSPeter Collingbourne 
249433c38f4SPeter Collingbourne 	mte_update_sctlr_user(next);
250e5af50a5SPeter Collingbourne 	mte_update_gcr_excl(next);
251433c38f4SPeter Collingbourne 
25238ddf7daSPeter Collingbourne 	/* TCO may not have been disabled on exception entry for the current task. */
25338ddf7daSPeter Collingbourne 	mte_disable_tco_entry(next);
25438ddf7daSPeter Collingbourne 
25565812c69SVincenzo Frascino 	/*
25665812c69SVincenzo Frascino 	 * Check if an async tag exception occurred at EL1.
25765812c69SVincenzo Frascino 	 *
25865812c69SVincenzo Frascino 	 * Note: On the context switch path we rely on the dsb() present
25965812c69SVincenzo Frascino 	 * in __switch_to() to guarantee that the indirect writes to TFSR_EL1
26065812c69SVincenzo Frascino 	 * are synchronized before this point.
26165812c69SVincenzo Frascino 	 */
2622f79d2fcSPeter Collingbourne 	isb();
26365812c69SVincenzo Frascino 	mte_check_tfsr_el1();
2641c101da8SCatalin Marinas }
2651c101da8SCatalin Marinas 
mte_cpu_setup(void)266973b9e37SPeter Collingbourne void mte_cpu_setup(void)
267973b9e37SPeter Collingbourne {
268973b9e37SPeter Collingbourne 	u64 rgsr;
269973b9e37SPeter Collingbourne 
270973b9e37SPeter Collingbourne 	/*
271973b9e37SPeter Collingbourne 	 * CnP must be enabled only after the MAIR_EL1 register has been set
272973b9e37SPeter Collingbourne 	 * up. Inconsistent MAIR_EL1 between CPUs sharing the same TLB may
273973b9e37SPeter Collingbourne 	 * lead to the wrong memory type being used for a brief window during
274973b9e37SPeter Collingbourne 	 * CPU power-up.
275973b9e37SPeter Collingbourne 	 *
276973b9e37SPeter Collingbourne 	 * CnP is not a boot feature so MTE gets enabled before CnP, but let's
277973b9e37SPeter Collingbourne 	 * make sure that is the case.
278973b9e37SPeter Collingbourne 	 */
279973b9e37SPeter Collingbourne 	BUG_ON(read_sysreg(ttbr0_el1) & TTBR_CNP_BIT);
280973b9e37SPeter Collingbourne 	BUG_ON(read_sysreg(ttbr1_el1) & TTBR_CNP_BIT);
281973b9e37SPeter Collingbourne 
282973b9e37SPeter Collingbourne 	/* Normal Tagged memory type at the corresponding MAIR index */
283973b9e37SPeter Collingbourne 	sysreg_clear_set(mair_el1,
284973b9e37SPeter Collingbourne 			 MAIR_ATTRIDX(MAIR_ATTR_MASK, MT_NORMAL_TAGGED),
285973b9e37SPeter Collingbourne 			 MAIR_ATTRIDX(MAIR_ATTR_NORMAL_TAGGED,
286973b9e37SPeter Collingbourne 				      MT_NORMAL_TAGGED));
287973b9e37SPeter Collingbourne 
288973b9e37SPeter Collingbourne 	write_sysreg_s(KERNEL_GCR_EL1, SYS_GCR_EL1);
289973b9e37SPeter Collingbourne 
290973b9e37SPeter Collingbourne 	/*
291973b9e37SPeter Collingbourne 	 * If GCR_EL1.RRND=1 is implemented the same way as RRND=0, then
292973b9e37SPeter Collingbourne 	 * RGSR_EL1.SEED must be non-zero for IRG to produce
293973b9e37SPeter Collingbourne 	 * pseudorandom numbers. As RGSR_EL1 is UNKNOWN out of reset, we
294973b9e37SPeter Collingbourne 	 * must initialize it.
295973b9e37SPeter Collingbourne 	 */
296973b9e37SPeter Collingbourne 	rgsr = (read_sysreg(CNTVCT_EL0) & SYS_RGSR_EL1_SEED_MASK) <<
297973b9e37SPeter Collingbourne 	       SYS_RGSR_EL1_SEED_SHIFT;
298973b9e37SPeter Collingbourne 	if (rgsr == 0)
299973b9e37SPeter Collingbourne 		rgsr = 1 << SYS_RGSR_EL1_SEED_SHIFT;
300973b9e37SPeter Collingbourne 	write_sysreg_s(rgsr, SYS_RGSR_EL1);
301973b9e37SPeter Collingbourne 
302973b9e37SPeter Collingbourne 	/* clear any pending tag check faults in TFSR*_EL1 */
303973b9e37SPeter Collingbourne 	write_sysreg_s(0, SYS_TFSR_EL1);
304973b9e37SPeter Collingbourne 	write_sysreg_s(0, SYS_TFSRE0_EL1);
305973b9e37SPeter Collingbourne 
306973b9e37SPeter Collingbourne 	local_flush_tlb_all();
307973b9e37SPeter Collingbourne }
308973b9e37SPeter Collingbourne 
mte_suspend_enter(void)309eab0e6e1SVincenzo Frascino void mte_suspend_enter(void)
310eab0e6e1SVincenzo Frascino {
311eab0e6e1SVincenzo Frascino 	if (!system_supports_mte())
312eab0e6e1SVincenzo Frascino 		return;
313eab0e6e1SVincenzo Frascino 
314eab0e6e1SVincenzo Frascino 	/*
315eab0e6e1SVincenzo Frascino 	 * The barriers are required to guarantee that the indirect writes
316eab0e6e1SVincenzo Frascino 	 * to TFSR_EL1 are synchronized before we report the state.
317eab0e6e1SVincenzo Frascino 	 */
318eab0e6e1SVincenzo Frascino 	dsb(nsh);
319eab0e6e1SVincenzo Frascino 	isb();
320eab0e6e1SVincenzo Frascino 
321eab0e6e1SVincenzo Frascino 	/* Report SYS_TFSR_EL1 before suspend entry */
322eab0e6e1SVincenzo Frascino 	mte_check_tfsr_el1();
323eab0e6e1SVincenzo Frascino }
324eab0e6e1SVincenzo Frascino 
mte_suspend_exit(void)325973b9e37SPeter Collingbourne void mte_suspend_exit(void)
326973b9e37SPeter Collingbourne {
327973b9e37SPeter Collingbourne 	if (!system_supports_mte())
328973b9e37SPeter Collingbourne 		return;
329973b9e37SPeter Collingbourne 
330973b9e37SPeter Collingbourne 	mte_cpu_setup();
331973b9e37SPeter Collingbourne }
332973b9e37SPeter Collingbourne 
set_mte_ctrl(struct task_struct * task,unsigned long arg)33393f067f6SCatalin Marinas long set_mte_ctrl(struct task_struct *task, unsigned long arg)
3341c101da8SCatalin Marinas {
335638982a0SPeter Collingbourne 	u64 mte_ctrl = (~((arg & PR_MTE_TAG_MASK) >> PR_MTE_TAG_SHIFT) &
336638982a0SPeter Collingbourne 			SYS_GCR_EL1_EXCL_MASK) << MTE_CTRL_GCR_USER_EXCL_SHIFT;
3371c101da8SCatalin Marinas 
3381c101da8SCatalin Marinas 	if (!system_supports_mte())
3391c101da8SCatalin Marinas 		return 0;
3401c101da8SCatalin Marinas 
341433c38f4SPeter Collingbourne 	if (arg & PR_MTE_TCF_ASYNC)
342433c38f4SPeter Collingbourne 		mte_ctrl |= MTE_CTRL_TCF_ASYNC;
343433c38f4SPeter Collingbourne 	if (arg & PR_MTE_TCF_SYNC)
344433c38f4SPeter Collingbourne 		mte_ctrl |= MTE_CTRL_TCF_SYNC;
345cf220ad6SMark Brown 
346cf220ad6SMark Brown 	/*
347cf220ad6SMark Brown 	 * If the system supports it and both sync and async modes are
348cf220ad6SMark Brown 	 * specified then implicitly enable asymmetric mode.
349cf220ad6SMark Brown 	 * Userspace could see a mix of both sync and async anyway due
350cf220ad6SMark Brown 	 * to differing or changing defaults on CPUs.
351cf220ad6SMark Brown 	 */
352cf220ad6SMark Brown 	if (cpus_have_cap(ARM64_MTE_ASYMM) &&
353cf220ad6SMark Brown 	    (arg & PR_MTE_TCF_ASYNC) &&
354cf220ad6SMark Brown 	    (arg & PR_MTE_TCF_SYNC))
355766121baSMark Brown 		mte_ctrl |= MTE_CTRL_TCF_ASYMM;
3561c101da8SCatalin Marinas 
357638982a0SPeter Collingbourne 	task->thread.mte_ctrl = mte_ctrl;
358433c38f4SPeter Collingbourne 	if (task == current) {
359d2e0d8f9SPeter Collingbourne 		preempt_disable();
360433c38f4SPeter Collingbourne 		mte_update_sctlr_user(task);
361e5af50a5SPeter Collingbourne 		mte_update_gcr_excl(task);
362d2e0d8f9SPeter Collingbourne 		update_sctlr_el1(task->thread.sctlr_user);
363d2e0d8f9SPeter Collingbourne 		preempt_enable();
36493f067f6SCatalin Marinas 	}
3651c101da8SCatalin Marinas 
3661c101da8SCatalin Marinas 	return 0;
3671c101da8SCatalin Marinas }
3681c101da8SCatalin Marinas 
get_mte_ctrl(struct task_struct * task)36993f067f6SCatalin Marinas long get_mte_ctrl(struct task_struct *task)
3701c101da8SCatalin Marinas {
371af5ce952SCatalin Marinas 	unsigned long ret;
372638982a0SPeter Collingbourne 	u64 mte_ctrl = task->thread.mte_ctrl;
373638982a0SPeter Collingbourne 	u64 incl = (~mte_ctrl >> MTE_CTRL_GCR_USER_EXCL_SHIFT) &
374638982a0SPeter Collingbourne 		   SYS_GCR_EL1_EXCL_MASK;
375af5ce952SCatalin Marinas 
3761c101da8SCatalin Marinas 	if (!system_supports_mte())
3771c101da8SCatalin Marinas 		return 0;
3781c101da8SCatalin Marinas 
379620954a6SVincenzo Frascino 	ret = incl << PR_MTE_TAG_SHIFT;
380433c38f4SPeter Collingbourne 	if (mte_ctrl & MTE_CTRL_TCF_ASYNC)
381af5ce952SCatalin Marinas 		ret |= PR_MTE_TCF_ASYNC;
382433c38f4SPeter Collingbourne 	if (mte_ctrl & MTE_CTRL_TCF_SYNC)
383433c38f4SPeter Collingbourne 		ret |= PR_MTE_TCF_SYNC;
3841c101da8SCatalin Marinas 
385af5ce952SCatalin Marinas 	return ret;
386637ec831SVincenzo Frascino }
38718ddbaa0SCatalin Marinas 
38818ddbaa0SCatalin Marinas /*
38918ddbaa0SCatalin Marinas  * Access MTE tags in another process' address space as given in mm. Update
39018ddbaa0SCatalin Marinas  * the number of tags copied. Return 0 if any tags copied, error otherwise.
39118ddbaa0SCatalin Marinas  * Inspired by __access_remote_vm().
39218ddbaa0SCatalin Marinas  */
__access_remote_tags(struct mm_struct * mm,unsigned long addr,struct iovec * kiov,unsigned int gup_flags)39318ddbaa0SCatalin Marinas static int __access_remote_tags(struct mm_struct *mm, unsigned long addr,
39418ddbaa0SCatalin Marinas 				struct iovec *kiov, unsigned int gup_flags)
39518ddbaa0SCatalin Marinas {
39618ddbaa0SCatalin Marinas 	void __user *buf = kiov->iov_base;
39718ddbaa0SCatalin Marinas 	size_t len = kiov->iov_len;
398ca5e8632SLorenzo Stoakes 	int err = 0;
39918ddbaa0SCatalin Marinas 	int write = gup_flags & FOLL_WRITE;
40018ddbaa0SCatalin Marinas 
40118ddbaa0SCatalin Marinas 	if (!access_ok(buf, len))
40218ddbaa0SCatalin Marinas 		return -EFAULT;
40318ddbaa0SCatalin Marinas 
40418ddbaa0SCatalin Marinas 	if (mmap_read_lock_killable(mm))
40518ddbaa0SCatalin Marinas 		return -EIO;
40618ddbaa0SCatalin Marinas 
40718ddbaa0SCatalin Marinas 	while (len) {
408ca5e8632SLorenzo Stoakes 		struct vm_area_struct *vma;
40918ddbaa0SCatalin Marinas 		unsigned long tags, offset;
41018ddbaa0SCatalin Marinas 		void *maddr;
411ca5e8632SLorenzo Stoakes 		struct page *page = get_user_page_vma_remote(mm, addr,
412ca5e8632SLorenzo Stoakes 							     gup_flags, &vma);
41318ddbaa0SCatalin Marinas 
414ca5e8632SLorenzo Stoakes 		if (IS_ERR_OR_NULL(page)) {
415ca5e8632SLorenzo Stoakes 			err = page == NULL ? -EIO : PTR_ERR(page);
41618ddbaa0SCatalin Marinas 			break;
417ca5e8632SLorenzo Stoakes 		}
41818ddbaa0SCatalin Marinas 
41918ddbaa0SCatalin Marinas 		/*
42018ddbaa0SCatalin Marinas 		 * Only copy tags if the page has been mapped as PROT_MTE
42118ddbaa0SCatalin Marinas 		 * (PG_mte_tagged set). Otherwise the tags are not valid and
42218ddbaa0SCatalin Marinas 		 * not accessible to user. Moreover, an mprotect(PROT_MTE)
42318ddbaa0SCatalin Marinas 		 * would cause the existing tags to be cleared if the page
42418ddbaa0SCatalin Marinas 		 * was never mapped with PROT_MTE.
42518ddbaa0SCatalin Marinas 		 */
42668d54ceeSCatalin Marinas 		if (!(vma->vm_flags & VM_MTE)) {
427ca5e8632SLorenzo Stoakes 			err = -EOPNOTSUPP;
42818ddbaa0SCatalin Marinas 			put_page(page);
42918ddbaa0SCatalin Marinas 			break;
43018ddbaa0SCatalin Marinas 		}
431e059853dSCatalin Marinas 		WARN_ON_ONCE(!page_mte_tagged(page));
43218ddbaa0SCatalin Marinas 
43318ddbaa0SCatalin Marinas 		/* limit access to the end of the page */
43418ddbaa0SCatalin Marinas 		offset = offset_in_page(addr);
43518ddbaa0SCatalin Marinas 		tags = min(len, (PAGE_SIZE - offset) / MTE_GRANULE_SIZE);
43618ddbaa0SCatalin Marinas 
43718ddbaa0SCatalin Marinas 		maddr = page_address(page);
43818ddbaa0SCatalin Marinas 		if (write) {
43918ddbaa0SCatalin Marinas 			tags = mte_copy_tags_from_user(maddr + offset, buf, tags);
44018ddbaa0SCatalin Marinas 			set_page_dirty_lock(page);
44118ddbaa0SCatalin Marinas 		} else {
44218ddbaa0SCatalin Marinas 			tags = mte_copy_tags_to_user(buf, maddr + offset, tags);
44318ddbaa0SCatalin Marinas 		}
44418ddbaa0SCatalin Marinas 		put_page(page);
44518ddbaa0SCatalin Marinas 
44618ddbaa0SCatalin Marinas 		/* error accessing the tracer's buffer */
44718ddbaa0SCatalin Marinas 		if (!tags)
44818ddbaa0SCatalin Marinas 			break;
44918ddbaa0SCatalin Marinas 
45018ddbaa0SCatalin Marinas 		len -= tags;
45118ddbaa0SCatalin Marinas 		buf += tags;
45218ddbaa0SCatalin Marinas 		addr += tags * MTE_GRANULE_SIZE;
45318ddbaa0SCatalin Marinas 	}
45418ddbaa0SCatalin Marinas 	mmap_read_unlock(mm);
45518ddbaa0SCatalin Marinas 
45618ddbaa0SCatalin Marinas 	/* return an error if no tags copied */
45718ddbaa0SCatalin Marinas 	kiov->iov_len = buf - kiov->iov_base;
45818ddbaa0SCatalin Marinas 	if (!kiov->iov_len) {
45918ddbaa0SCatalin Marinas 		/* check for error accessing the tracee's address space */
460ca5e8632SLorenzo Stoakes 		if (err)
46118ddbaa0SCatalin Marinas 			return -EIO;
46218ddbaa0SCatalin Marinas 		else
46318ddbaa0SCatalin Marinas 			return -EFAULT;
46418ddbaa0SCatalin Marinas 	}
46518ddbaa0SCatalin Marinas 
46618ddbaa0SCatalin Marinas 	return 0;
46718ddbaa0SCatalin Marinas }
46818ddbaa0SCatalin Marinas 
46918ddbaa0SCatalin Marinas /*
47018ddbaa0SCatalin Marinas  * Copy MTE tags in another process' address space at 'addr' to/from tracer's
47118ddbaa0SCatalin Marinas  * iovec buffer. Return 0 on success. Inspired by ptrace_access_vm().
47218ddbaa0SCatalin Marinas  */
access_remote_tags(struct task_struct * tsk,unsigned long addr,struct iovec * kiov,unsigned int gup_flags)47318ddbaa0SCatalin Marinas static int access_remote_tags(struct task_struct *tsk, unsigned long addr,
47418ddbaa0SCatalin Marinas 			      struct iovec *kiov, unsigned int gup_flags)
47518ddbaa0SCatalin Marinas {
47618ddbaa0SCatalin Marinas 	struct mm_struct *mm;
47718ddbaa0SCatalin Marinas 	int ret;
47818ddbaa0SCatalin Marinas 
47918ddbaa0SCatalin Marinas 	mm = get_task_mm(tsk);
48018ddbaa0SCatalin Marinas 	if (!mm)
48118ddbaa0SCatalin Marinas 		return -EPERM;
48218ddbaa0SCatalin Marinas 
48318ddbaa0SCatalin Marinas 	if (!tsk->ptrace || (current != tsk->parent) ||
48418ddbaa0SCatalin Marinas 	    ((get_dumpable(mm) != SUID_DUMP_USER) &&
48518ddbaa0SCatalin Marinas 	     !ptracer_capable(tsk, mm->user_ns))) {
48618ddbaa0SCatalin Marinas 		mmput(mm);
48718ddbaa0SCatalin Marinas 		return -EPERM;
48818ddbaa0SCatalin Marinas 	}
48918ddbaa0SCatalin Marinas 
49018ddbaa0SCatalin Marinas 	ret = __access_remote_tags(mm, addr, kiov, gup_flags);
49118ddbaa0SCatalin Marinas 	mmput(mm);
49218ddbaa0SCatalin Marinas 
49318ddbaa0SCatalin Marinas 	return ret;
49418ddbaa0SCatalin Marinas }
49518ddbaa0SCatalin Marinas 
mte_ptrace_copy_tags(struct task_struct * child,long request,unsigned long addr,unsigned long data)49618ddbaa0SCatalin Marinas int mte_ptrace_copy_tags(struct task_struct *child, long request,
49718ddbaa0SCatalin Marinas 			 unsigned long addr, unsigned long data)
49818ddbaa0SCatalin Marinas {
49918ddbaa0SCatalin Marinas 	int ret;
50018ddbaa0SCatalin Marinas 	struct iovec kiov;
50118ddbaa0SCatalin Marinas 	struct iovec __user *uiov = (void __user *)data;
50218ddbaa0SCatalin Marinas 	unsigned int gup_flags = FOLL_FORCE;
50318ddbaa0SCatalin Marinas 
50418ddbaa0SCatalin Marinas 	if (!system_supports_mte())
50518ddbaa0SCatalin Marinas 		return -EIO;
50618ddbaa0SCatalin Marinas 
50718ddbaa0SCatalin Marinas 	if (get_user(kiov.iov_base, &uiov->iov_base) ||
50818ddbaa0SCatalin Marinas 	    get_user(kiov.iov_len, &uiov->iov_len))
50918ddbaa0SCatalin Marinas 		return -EFAULT;
51018ddbaa0SCatalin Marinas 
51118ddbaa0SCatalin Marinas 	if (request == PTRACE_POKEMTETAGS)
51218ddbaa0SCatalin Marinas 		gup_flags |= FOLL_WRITE;
51318ddbaa0SCatalin Marinas 
51418ddbaa0SCatalin Marinas 	/* align addr to the MTE tag granule */
51518ddbaa0SCatalin Marinas 	addr &= MTE_GRANULE_MASK;
51618ddbaa0SCatalin Marinas 
51718ddbaa0SCatalin Marinas 	ret = access_remote_tags(child, addr, &kiov, gup_flags);
51818ddbaa0SCatalin Marinas 	if (!ret)
51918ddbaa0SCatalin Marinas 		ret = put_user(kiov.iov_len, &uiov->iov_len);
52018ddbaa0SCatalin Marinas 
52118ddbaa0SCatalin Marinas 	return ret;
52218ddbaa0SCatalin Marinas }
523dd061616SPeter Collingbourne 
mte_tcf_preferred_show(struct device * dev,struct device_attribute * attr,char * buf)524dd061616SPeter Collingbourne static ssize_t mte_tcf_preferred_show(struct device *dev,
525dd061616SPeter Collingbourne 				      struct device_attribute *attr, char *buf)
526dd061616SPeter Collingbourne {
527dd061616SPeter Collingbourne 	switch (per_cpu(mte_tcf_preferred, dev->id)) {
528dd061616SPeter Collingbourne 	case MTE_CTRL_TCF_ASYNC:
529dd061616SPeter Collingbourne 		return sysfs_emit(buf, "async\n");
530dd061616SPeter Collingbourne 	case MTE_CTRL_TCF_SYNC:
531dd061616SPeter Collingbourne 		return sysfs_emit(buf, "sync\n");
532766121baSMark Brown 	case MTE_CTRL_TCF_ASYMM:
533766121baSMark Brown 		return sysfs_emit(buf, "asymm\n");
534dd061616SPeter Collingbourne 	default:
535dd061616SPeter Collingbourne 		return sysfs_emit(buf, "???\n");
536dd061616SPeter Collingbourne 	}
537dd061616SPeter Collingbourne }
538dd061616SPeter Collingbourne 
mte_tcf_preferred_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)539dd061616SPeter Collingbourne static ssize_t mte_tcf_preferred_store(struct device *dev,
540dd061616SPeter Collingbourne 				       struct device_attribute *attr,
541dd061616SPeter Collingbourne 				       const char *buf, size_t count)
542dd061616SPeter Collingbourne {
543dd061616SPeter Collingbourne 	u64 tcf;
544dd061616SPeter Collingbourne 
545dd061616SPeter Collingbourne 	if (sysfs_streq(buf, "async"))
546dd061616SPeter Collingbourne 		tcf = MTE_CTRL_TCF_ASYNC;
547dd061616SPeter Collingbourne 	else if (sysfs_streq(buf, "sync"))
548dd061616SPeter Collingbourne 		tcf = MTE_CTRL_TCF_SYNC;
549766121baSMark Brown 	else if (cpus_have_cap(ARM64_MTE_ASYMM) && sysfs_streq(buf, "asymm"))
550766121baSMark Brown 		tcf = MTE_CTRL_TCF_ASYMM;
551dd061616SPeter Collingbourne 	else
552dd061616SPeter Collingbourne 		return -EINVAL;
553dd061616SPeter Collingbourne 
554dd061616SPeter Collingbourne 	device_lock(dev);
555dd061616SPeter Collingbourne 	per_cpu(mte_tcf_preferred, dev->id) = tcf;
556dd061616SPeter Collingbourne 	device_unlock(dev);
557dd061616SPeter Collingbourne 
558dd061616SPeter Collingbourne 	return count;
559dd061616SPeter Collingbourne }
560dd061616SPeter Collingbourne static DEVICE_ATTR_RW(mte_tcf_preferred);
561dd061616SPeter Collingbourne 
register_mte_tcf_preferred_sysctl(void)562dd061616SPeter Collingbourne static int register_mte_tcf_preferred_sysctl(void)
563dd061616SPeter Collingbourne {
564dd061616SPeter Collingbourne 	unsigned int cpu;
565dd061616SPeter Collingbourne 
566dd061616SPeter Collingbourne 	if (!system_supports_mte())
567dd061616SPeter Collingbourne 		return 0;
568dd061616SPeter Collingbourne 
569dd061616SPeter Collingbourne 	for_each_possible_cpu(cpu) {
570dd061616SPeter Collingbourne 		per_cpu(mte_tcf_preferred, cpu) = MTE_CTRL_TCF_ASYNC;
571dd061616SPeter Collingbourne 		device_create_file(get_cpu_device(cpu),
572dd061616SPeter Collingbourne 				   &dev_attr_mte_tcf_preferred);
573dd061616SPeter Collingbourne 	}
574dd061616SPeter Collingbourne 
575dd061616SPeter Collingbourne 	return 0;
576dd061616SPeter Collingbourne }
577dd061616SPeter Collingbourne subsys_initcall(register_mte_tcf_preferred_sysctl);
578f3ba50a7SCatalin Marinas 
579f3ba50a7SCatalin Marinas /*
580f3ba50a7SCatalin Marinas  * Return 0 on success, the number of bytes not probed otherwise.
581f3ba50a7SCatalin Marinas  */
mte_probe_user_range(const char __user * uaddr,size_t size)582f3ba50a7SCatalin Marinas size_t mte_probe_user_range(const char __user *uaddr, size_t size)
583f3ba50a7SCatalin Marinas {
584f3ba50a7SCatalin Marinas 	const char __user *end = uaddr + size;
585f3ba50a7SCatalin Marinas 	int err = 0;
586f3ba50a7SCatalin Marinas 	char val;
587f3ba50a7SCatalin Marinas 
588f3ba50a7SCatalin Marinas 	__raw_get_user(val, uaddr, err);
589f3ba50a7SCatalin Marinas 	if (err)
590f3ba50a7SCatalin Marinas 		return size;
591f3ba50a7SCatalin Marinas 
592f3ba50a7SCatalin Marinas 	uaddr = PTR_ALIGN(uaddr, MTE_GRANULE_SIZE);
593f3ba50a7SCatalin Marinas 	while (uaddr < end) {
594f3ba50a7SCatalin Marinas 		/*
595f3ba50a7SCatalin Marinas 		 * A read is sufficient for mte, the caller should have probed
596f3ba50a7SCatalin Marinas 		 * for the pte write permission if required.
597f3ba50a7SCatalin Marinas 		 */
598f3ba50a7SCatalin Marinas 		__raw_get_user(val, uaddr, err);
599f3ba50a7SCatalin Marinas 		if (err)
600f3ba50a7SCatalin Marinas 			return end - uaddr;
601f3ba50a7SCatalin Marinas 		uaddr += MTE_GRANULE_SIZE;
602f3ba50a7SCatalin Marinas 	}
603f3ba50a7SCatalin Marinas 	(void)val;
604f3ba50a7SCatalin Marinas 
605f3ba50a7SCatalin Marinas 	return 0;
606f3ba50a7SCatalin Marinas }
607