1257cb251SWill Deacon /* 2257cb251SWill Deacon * AArch64 loadable module support. 3257cb251SWill Deacon * 4257cb251SWill Deacon * Copyright (C) 2012 ARM Limited 5257cb251SWill Deacon * 6257cb251SWill Deacon * This program is free software; you can redistribute it and/or modify 7257cb251SWill Deacon * it under the terms of the GNU General Public License version 2 as 8257cb251SWill Deacon * published by the Free Software Foundation. 9257cb251SWill Deacon * 10257cb251SWill Deacon * This program is distributed in the hope that it will be useful, 11257cb251SWill Deacon * but WITHOUT ANY WARRANTY; without even the implied warranty of 12257cb251SWill Deacon * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13257cb251SWill Deacon * GNU General Public License for more details. 14257cb251SWill Deacon * 15257cb251SWill Deacon * You should have received a copy of the GNU General Public License 16257cb251SWill Deacon * along with this program. If not, see <http://www.gnu.org/licenses/>. 17257cb251SWill Deacon * 18257cb251SWill Deacon * Author: Will Deacon <will.deacon@arm.com> 19257cb251SWill Deacon */ 20257cb251SWill Deacon 21257cb251SWill Deacon #include <linux/bitops.h> 22257cb251SWill Deacon #include <linux/elf.h> 23257cb251SWill Deacon #include <linux/gfp.h> 2439d114ddSAndrey Ryabinin #include <linux/kasan.h> 25257cb251SWill Deacon #include <linux/kernel.h> 26257cb251SWill Deacon #include <linux/mm.h> 27257cb251SWill Deacon #include <linux/moduleloader.h> 28257cb251SWill Deacon #include <linux/vmalloc.h> 292c2b282dSPaul Walmsley #include <asm/alternative.h> 30c84fced8SJiang Liu #include <asm/insn.h> 31932ded4bSAndre Przywara #include <asm/sections.h> 32c84fced8SJiang Liu 33257cb251SWill Deacon void *module_alloc(unsigned long size) 34257cb251SWill Deacon { 3539d114ddSAndrey Ryabinin void *p; 3639d114ddSAndrey Ryabinin 37*f80fb3a3SArd Biesheuvel p = __vmalloc_node_range(size, MODULE_ALIGN, module_alloc_base, 38*f80fb3a3SArd Biesheuvel module_alloc_base + MODULES_VSIZE, 39cb9e3c29SAndrey Ryabinin GFP_KERNEL, PAGE_KERNEL_EXEC, 0, 40cb9e3c29SAndrey Ryabinin NUMA_NO_NODE, __builtin_return_address(0)); 4139d114ddSAndrey Ryabinin 42fd045f6cSArd Biesheuvel if (!p && IS_ENABLED(CONFIG_ARM64_MODULE_PLTS) && 43fd045f6cSArd Biesheuvel !IS_ENABLED(CONFIG_KASAN)) 44fd045f6cSArd Biesheuvel /* 45fd045f6cSArd Biesheuvel * KASAN can only deal with module allocations being served 46fd045f6cSArd Biesheuvel * from the reserved module region, since the remainder of 47fd045f6cSArd Biesheuvel * the vmalloc region is already backed by zero shadow pages, 48fd045f6cSArd Biesheuvel * and punching holes into it is non-trivial. Since the module 49fd045f6cSArd Biesheuvel * region is not randomized when KASAN is enabled, it is even 50fd045f6cSArd Biesheuvel * less likely that the module region gets exhausted, so we 51fd045f6cSArd Biesheuvel * can simply omit this fallback in that case. 52fd045f6cSArd Biesheuvel */ 53fd045f6cSArd Biesheuvel p = __vmalloc_node_range(size, MODULE_ALIGN, VMALLOC_START, 54fd045f6cSArd Biesheuvel VMALLOC_END, GFP_KERNEL, PAGE_KERNEL_EXEC, 0, 55fd045f6cSArd Biesheuvel NUMA_NO_NODE, __builtin_return_address(0)); 56fd045f6cSArd Biesheuvel 5739d114ddSAndrey Ryabinin if (p && (kasan_module_alloc(p, size) < 0)) { 5839d114ddSAndrey Ryabinin vfree(p); 5939d114ddSAndrey Ryabinin return NULL; 6039d114ddSAndrey Ryabinin } 6139d114ddSAndrey Ryabinin 6239d114ddSAndrey Ryabinin return p; 63257cb251SWill Deacon } 64257cb251SWill Deacon 65257cb251SWill Deacon enum aarch64_reloc_op { 66257cb251SWill Deacon RELOC_OP_NONE, 67257cb251SWill Deacon RELOC_OP_ABS, 68257cb251SWill Deacon RELOC_OP_PREL, 69257cb251SWill Deacon RELOC_OP_PAGE, 70257cb251SWill Deacon }; 71257cb251SWill Deacon 72257cb251SWill Deacon static u64 do_reloc(enum aarch64_reloc_op reloc_op, void *place, u64 val) 73257cb251SWill Deacon { 74257cb251SWill Deacon switch (reloc_op) { 75257cb251SWill Deacon case RELOC_OP_ABS: 76257cb251SWill Deacon return val; 77257cb251SWill Deacon case RELOC_OP_PREL: 78257cb251SWill Deacon return val - (u64)place; 79257cb251SWill Deacon case RELOC_OP_PAGE: 80257cb251SWill Deacon return (val & ~0xfff) - ((u64)place & ~0xfff); 81257cb251SWill Deacon case RELOC_OP_NONE: 82257cb251SWill Deacon return 0; 83257cb251SWill Deacon } 84257cb251SWill Deacon 85257cb251SWill Deacon pr_err("do_reloc: unknown relocation operation %d\n", reloc_op); 86257cb251SWill Deacon return 0; 87257cb251SWill Deacon } 88257cb251SWill Deacon 89257cb251SWill Deacon static int reloc_data(enum aarch64_reloc_op op, void *place, u64 val, int len) 90257cb251SWill Deacon { 91257cb251SWill Deacon s64 sval = do_reloc(op, place, val); 92257cb251SWill Deacon 93257cb251SWill Deacon switch (len) { 94257cb251SWill Deacon case 16: 95257cb251SWill Deacon *(s16 *)place = sval; 96f9308969SArd Biesheuvel if (sval < S16_MIN || sval > U16_MAX) 97f9308969SArd Biesheuvel return -ERANGE; 98257cb251SWill Deacon break; 99257cb251SWill Deacon case 32: 100257cb251SWill Deacon *(s32 *)place = sval; 101f9308969SArd Biesheuvel if (sval < S32_MIN || sval > U32_MAX) 102f9308969SArd Biesheuvel return -ERANGE; 103257cb251SWill Deacon break; 104257cb251SWill Deacon case 64: 105257cb251SWill Deacon *(s64 *)place = sval; 106257cb251SWill Deacon break; 107257cb251SWill Deacon default: 108257cb251SWill Deacon pr_err("Invalid length (%d) for data relocation\n", len); 109257cb251SWill Deacon return 0; 110257cb251SWill Deacon } 111257cb251SWill Deacon return 0; 112257cb251SWill Deacon } 113257cb251SWill Deacon 114b24a5575SArd Biesheuvel enum aarch64_insn_movw_imm_type { 115b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVNZ, 116b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ, 117b24a5575SArd Biesheuvel }; 118b24a5575SArd Biesheuvel 119c84fced8SJiang Liu static int reloc_insn_movw(enum aarch64_reloc_op op, void *place, u64 val, 120b24a5575SArd Biesheuvel int lsb, enum aarch64_insn_movw_imm_type imm_type) 121257cb251SWill Deacon { 122b24a5575SArd Biesheuvel u64 imm; 123c84fced8SJiang Liu s64 sval; 124c84fced8SJiang Liu u32 insn = le32_to_cpu(*(u32 *)place); 125257cb251SWill Deacon 126c84fced8SJiang Liu sval = do_reloc(op, place, val); 127b24a5575SArd Biesheuvel imm = sval >> lsb; 128122e2fa0SWill Deacon 129c84fced8SJiang Liu if (imm_type == AARCH64_INSN_IMM_MOVNZ) { 130257cb251SWill Deacon /* 131257cb251SWill Deacon * For signed MOVW relocations, we have to manipulate the 132257cb251SWill Deacon * instruction encoding depending on whether or not the 133257cb251SWill Deacon * immediate is less than zero. 134257cb251SWill Deacon */ 135257cb251SWill Deacon insn &= ~(3 << 29); 136b24a5575SArd Biesheuvel if (sval >= 0) { 137257cb251SWill Deacon /* >=0: Set the instruction to MOVZ (opcode 10b). */ 138257cb251SWill Deacon insn |= 2 << 29; 139257cb251SWill Deacon } else { 140257cb251SWill Deacon /* 141257cb251SWill Deacon * <0: Set the instruction to MOVN (opcode 00b). 142257cb251SWill Deacon * Since we've masked the opcode already, we 143257cb251SWill Deacon * don't need to do anything other than 144257cb251SWill Deacon * inverting the new immediate field. 145257cb251SWill Deacon */ 146257cb251SWill Deacon imm = ~imm; 147257cb251SWill Deacon } 148257cb251SWill Deacon } 149257cb251SWill Deacon 150257cb251SWill Deacon /* Update the instruction with the new encoding. */ 151b24a5575SArd Biesheuvel insn = aarch64_insn_encode_immediate(AARCH64_INSN_IMM_16, insn, imm); 152c84fced8SJiang Liu *(u32 *)place = cpu_to_le32(insn); 153257cb251SWill Deacon 154b24a5575SArd Biesheuvel if (imm > U16_MAX) 155257cb251SWill Deacon return -ERANGE; 156257cb251SWill Deacon 157257cb251SWill Deacon return 0; 158257cb251SWill Deacon } 159257cb251SWill Deacon 160257cb251SWill Deacon static int reloc_insn_imm(enum aarch64_reloc_op op, void *place, u64 val, 161c84fced8SJiang Liu int lsb, int len, enum aarch64_insn_imm_type imm_type) 162257cb251SWill Deacon { 163257cb251SWill Deacon u64 imm, imm_mask; 164257cb251SWill Deacon s64 sval; 165c84fced8SJiang Liu u32 insn = le32_to_cpu(*(u32 *)place); 166257cb251SWill Deacon 167257cb251SWill Deacon /* Calculate the relocation value. */ 168257cb251SWill Deacon sval = do_reloc(op, place, val); 169257cb251SWill Deacon sval >>= lsb; 170257cb251SWill Deacon 171257cb251SWill Deacon /* Extract the value bits and shift them to bit 0. */ 172257cb251SWill Deacon imm_mask = (BIT(lsb + len) - 1) >> lsb; 173257cb251SWill Deacon imm = sval & imm_mask; 174257cb251SWill Deacon 175257cb251SWill Deacon /* Update the instruction's immediate field. */ 176c84fced8SJiang Liu insn = aarch64_insn_encode_immediate(imm_type, insn, imm); 177c84fced8SJiang Liu *(u32 *)place = cpu_to_le32(insn); 178257cb251SWill Deacon 179257cb251SWill Deacon /* 180257cb251SWill Deacon * Extract the upper value bits (including the sign bit) and 181257cb251SWill Deacon * shift them to bit 0. 182257cb251SWill Deacon */ 183257cb251SWill Deacon sval = (s64)(sval & ~(imm_mask >> 1)) >> (len - 1); 184257cb251SWill Deacon 185257cb251SWill Deacon /* 186257cb251SWill Deacon * Overflow has occurred if the upper bits are not all equal to 187257cb251SWill Deacon * the sign bit of the value. 188257cb251SWill Deacon */ 189257cb251SWill Deacon if ((u64)(sval + 1) >= 2) 190257cb251SWill Deacon return -ERANGE; 191257cb251SWill Deacon 192257cb251SWill Deacon return 0; 193257cb251SWill Deacon } 194257cb251SWill Deacon 195257cb251SWill Deacon int apply_relocate_add(Elf64_Shdr *sechdrs, 196257cb251SWill Deacon const char *strtab, 197257cb251SWill Deacon unsigned int symindex, 198257cb251SWill Deacon unsigned int relsec, 199257cb251SWill Deacon struct module *me) 200257cb251SWill Deacon { 201257cb251SWill Deacon unsigned int i; 202257cb251SWill Deacon int ovf; 203257cb251SWill Deacon bool overflow_check; 204257cb251SWill Deacon Elf64_Sym *sym; 205257cb251SWill Deacon void *loc; 206257cb251SWill Deacon u64 val; 207257cb251SWill Deacon Elf64_Rela *rel = (void *)sechdrs[relsec].sh_addr; 208257cb251SWill Deacon 209257cb251SWill Deacon for (i = 0; i < sechdrs[relsec].sh_size / sizeof(*rel); i++) { 210257cb251SWill Deacon /* loc corresponds to P in the AArch64 ELF document. */ 211257cb251SWill Deacon loc = (void *)sechdrs[sechdrs[relsec].sh_info].sh_addr 212257cb251SWill Deacon + rel[i].r_offset; 213257cb251SWill Deacon 214257cb251SWill Deacon /* sym is the ELF symbol we're referring to. */ 215257cb251SWill Deacon sym = (Elf64_Sym *)sechdrs[symindex].sh_addr 216257cb251SWill Deacon + ELF64_R_SYM(rel[i].r_info); 217257cb251SWill Deacon 218257cb251SWill Deacon /* val corresponds to (S + A) in the AArch64 ELF document. */ 219257cb251SWill Deacon val = sym->st_value + rel[i].r_addend; 220257cb251SWill Deacon 221257cb251SWill Deacon /* Check for overflow by default. */ 222257cb251SWill Deacon overflow_check = true; 223257cb251SWill Deacon 224257cb251SWill Deacon /* Perform the static relocation. */ 225257cb251SWill Deacon switch (ELF64_R_TYPE(rel[i].r_info)) { 226257cb251SWill Deacon /* Null relocations. */ 227257cb251SWill Deacon case R_ARM_NONE: 228257cb251SWill Deacon case R_AARCH64_NONE: 229257cb251SWill Deacon ovf = 0; 230257cb251SWill Deacon break; 231257cb251SWill Deacon 232257cb251SWill Deacon /* Data relocations. */ 233257cb251SWill Deacon case R_AARCH64_ABS64: 234257cb251SWill Deacon overflow_check = false; 235257cb251SWill Deacon ovf = reloc_data(RELOC_OP_ABS, loc, val, 64); 236257cb251SWill Deacon break; 237257cb251SWill Deacon case R_AARCH64_ABS32: 238257cb251SWill Deacon ovf = reloc_data(RELOC_OP_ABS, loc, val, 32); 239257cb251SWill Deacon break; 240257cb251SWill Deacon case R_AARCH64_ABS16: 241257cb251SWill Deacon ovf = reloc_data(RELOC_OP_ABS, loc, val, 16); 242257cb251SWill Deacon break; 243257cb251SWill Deacon case R_AARCH64_PREL64: 244257cb251SWill Deacon overflow_check = false; 245257cb251SWill Deacon ovf = reloc_data(RELOC_OP_PREL, loc, val, 64); 246257cb251SWill Deacon break; 247257cb251SWill Deacon case R_AARCH64_PREL32: 248257cb251SWill Deacon ovf = reloc_data(RELOC_OP_PREL, loc, val, 32); 249257cb251SWill Deacon break; 250257cb251SWill Deacon case R_AARCH64_PREL16: 251257cb251SWill Deacon ovf = reloc_data(RELOC_OP_PREL, loc, val, 16); 252257cb251SWill Deacon break; 253257cb251SWill Deacon 254257cb251SWill Deacon /* MOVW instruction relocations. */ 255257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G0_NC: 256257cb251SWill Deacon overflow_check = false; 257257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G0: 258257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 0, 259b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 260257cb251SWill Deacon break; 261257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G1_NC: 262257cb251SWill Deacon overflow_check = false; 263257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G1: 264257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 16, 265b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 266257cb251SWill Deacon break; 267257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G2_NC: 268257cb251SWill Deacon overflow_check = false; 269257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G2: 270257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 32, 271b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 272257cb251SWill Deacon break; 273257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G3: 274257cb251SWill Deacon /* We're using the top bits so we can't overflow. */ 275257cb251SWill Deacon overflow_check = false; 276257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 48, 277b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 278257cb251SWill Deacon break; 279257cb251SWill Deacon case R_AARCH64_MOVW_SABS_G0: 280257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 0, 281c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 282257cb251SWill Deacon break; 283257cb251SWill Deacon case R_AARCH64_MOVW_SABS_G1: 284257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 16, 285c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 286257cb251SWill Deacon break; 287257cb251SWill Deacon case R_AARCH64_MOVW_SABS_G2: 288257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 32, 289c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 290257cb251SWill Deacon break; 291257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G0_NC: 292257cb251SWill Deacon overflow_check = false; 293257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 0, 294b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 295257cb251SWill Deacon break; 296257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G0: 297257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 0, 298c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 299257cb251SWill Deacon break; 300257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G1_NC: 301257cb251SWill Deacon overflow_check = false; 302257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 16, 303b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 304257cb251SWill Deacon break; 305257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G1: 306257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 16, 307c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 308257cb251SWill Deacon break; 309257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G2_NC: 310257cb251SWill Deacon overflow_check = false; 311257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 32, 312b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 313257cb251SWill Deacon break; 314257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G2: 315257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 32, 316c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 317257cb251SWill Deacon break; 318257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G3: 319257cb251SWill Deacon /* We're using the top bits so we can't overflow. */ 320257cb251SWill Deacon overflow_check = false; 321257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 48, 322c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 323257cb251SWill Deacon break; 324257cb251SWill Deacon 325257cb251SWill Deacon /* Immediate instruction relocations. */ 326257cb251SWill Deacon case R_AARCH64_LD_PREL_LO19: 327257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 19, 328c84fced8SJiang Liu AARCH64_INSN_IMM_19); 329257cb251SWill Deacon break; 330257cb251SWill Deacon case R_AARCH64_ADR_PREL_LO21: 331257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 0, 21, 332c84fced8SJiang Liu AARCH64_INSN_IMM_ADR); 333257cb251SWill Deacon break; 334df057cc7SWill Deacon #ifndef CONFIG_ARM64_ERRATUM_843419 335257cb251SWill Deacon case R_AARCH64_ADR_PREL_PG_HI21_NC: 336257cb251SWill Deacon overflow_check = false; 337257cb251SWill Deacon case R_AARCH64_ADR_PREL_PG_HI21: 338257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PAGE, loc, val, 12, 21, 339c84fced8SJiang Liu AARCH64_INSN_IMM_ADR); 340257cb251SWill Deacon break; 341df057cc7SWill Deacon #endif 342257cb251SWill Deacon case R_AARCH64_ADD_ABS_LO12_NC: 343257cb251SWill Deacon case R_AARCH64_LDST8_ABS_LO12_NC: 344257cb251SWill Deacon overflow_check = false; 345257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 0, 12, 346c84fced8SJiang Liu AARCH64_INSN_IMM_12); 347257cb251SWill Deacon break; 348257cb251SWill Deacon case R_AARCH64_LDST16_ABS_LO12_NC: 349257cb251SWill Deacon overflow_check = false; 350257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 1, 11, 351c84fced8SJiang Liu AARCH64_INSN_IMM_12); 352257cb251SWill Deacon break; 353257cb251SWill Deacon case R_AARCH64_LDST32_ABS_LO12_NC: 354257cb251SWill Deacon overflow_check = false; 355257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 2, 10, 356c84fced8SJiang Liu AARCH64_INSN_IMM_12); 357257cb251SWill Deacon break; 358257cb251SWill Deacon case R_AARCH64_LDST64_ABS_LO12_NC: 359257cb251SWill Deacon overflow_check = false; 360257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 3, 9, 361c84fced8SJiang Liu AARCH64_INSN_IMM_12); 362257cb251SWill Deacon break; 363257cb251SWill Deacon case R_AARCH64_LDST128_ABS_LO12_NC: 364257cb251SWill Deacon overflow_check = false; 365257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 4, 8, 366c84fced8SJiang Liu AARCH64_INSN_IMM_12); 367257cb251SWill Deacon break; 368257cb251SWill Deacon case R_AARCH64_TSTBR14: 369257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 14, 370c84fced8SJiang Liu AARCH64_INSN_IMM_14); 371257cb251SWill Deacon break; 372257cb251SWill Deacon case R_AARCH64_CONDBR19: 373257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 19, 374c84fced8SJiang Liu AARCH64_INSN_IMM_19); 375257cb251SWill Deacon break; 376257cb251SWill Deacon case R_AARCH64_JUMP26: 377257cb251SWill Deacon case R_AARCH64_CALL26: 378257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 26, 379c84fced8SJiang Liu AARCH64_INSN_IMM_26); 380fd045f6cSArd Biesheuvel 381fd045f6cSArd Biesheuvel if (IS_ENABLED(CONFIG_ARM64_MODULE_PLTS) && 382fd045f6cSArd Biesheuvel ovf == -ERANGE) { 383fd045f6cSArd Biesheuvel val = module_emit_plt_entry(me, &rel[i], sym); 384fd045f6cSArd Biesheuvel ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 385fd045f6cSArd Biesheuvel 26, AARCH64_INSN_IMM_26); 386fd045f6cSArd Biesheuvel } 387257cb251SWill Deacon break; 388257cb251SWill Deacon 389257cb251SWill Deacon default: 390257cb251SWill Deacon pr_err("module %s: unsupported RELA relocation: %llu\n", 391257cb251SWill Deacon me->name, ELF64_R_TYPE(rel[i].r_info)); 392257cb251SWill Deacon return -ENOEXEC; 393257cb251SWill Deacon } 394257cb251SWill Deacon 395257cb251SWill Deacon if (overflow_check && ovf == -ERANGE) 396257cb251SWill Deacon goto overflow; 397257cb251SWill Deacon 398257cb251SWill Deacon } 399257cb251SWill Deacon 400257cb251SWill Deacon return 0; 401257cb251SWill Deacon 402257cb251SWill Deacon overflow: 403257cb251SWill Deacon pr_err("module %s: overflow in relocation type %d val %Lx\n", 404257cb251SWill Deacon me->name, (int)ELF64_R_TYPE(rel[i].r_info), val); 405257cb251SWill Deacon return -ENOEXEC; 406257cb251SWill Deacon } 407932ded4bSAndre Przywara 408932ded4bSAndre Przywara int module_finalize(const Elf_Ehdr *hdr, 409932ded4bSAndre Przywara const Elf_Shdr *sechdrs, 410932ded4bSAndre Przywara struct module *me) 411932ded4bSAndre Przywara { 412932ded4bSAndre Przywara const Elf_Shdr *s, *se; 413932ded4bSAndre Przywara const char *secstrs = (void *)hdr + sechdrs[hdr->e_shstrndx].sh_offset; 414932ded4bSAndre Przywara 415932ded4bSAndre Przywara for (s = sechdrs, se = sechdrs + hdr->e_shnum; s < se; s++) { 416932ded4bSAndre Przywara if (strcmp(".altinstructions", secstrs + s->sh_name) == 0) { 417932ded4bSAndre Przywara apply_alternatives((void *)s->sh_addr, s->sh_size); 418932ded4bSAndre Przywara return 0; 419932ded4bSAndre Przywara } 420932ded4bSAndre Przywara } 421932ded4bSAndre Przywara 422932ded4bSAndre Przywara return 0; 423932ded4bSAndre Przywara } 424