xref: /openbmc/linux/arch/arm64/kernel/module.c (revision f2b9ba871beb92fd6884b957acb14621b15fbe2b)
1257cb251SWill Deacon /*
2257cb251SWill Deacon  * AArch64 loadable module support.
3257cb251SWill Deacon  *
4257cb251SWill Deacon  * Copyright (C) 2012 ARM Limited
5257cb251SWill Deacon  *
6257cb251SWill Deacon  * This program is free software; you can redistribute it and/or modify
7257cb251SWill Deacon  * it under the terms of the GNU General Public License version 2 as
8257cb251SWill Deacon  * published by the Free Software Foundation.
9257cb251SWill Deacon  *
10257cb251SWill Deacon  * This program is distributed in the hope that it will be useful,
11257cb251SWill Deacon  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12257cb251SWill Deacon  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13257cb251SWill Deacon  * GNU General Public License for more details.
14257cb251SWill Deacon  *
15257cb251SWill Deacon  * You should have received a copy of the GNU General Public License
16257cb251SWill Deacon  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
17257cb251SWill Deacon  *
18257cb251SWill Deacon  * Author: Will Deacon <will.deacon@arm.com>
19257cb251SWill Deacon  */
20257cb251SWill Deacon 
21257cb251SWill Deacon #include <linux/bitops.h>
22257cb251SWill Deacon #include <linux/elf.h>
23257cb251SWill Deacon #include <linux/gfp.h>
2439d114ddSAndrey Ryabinin #include <linux/kasan.h>
25257cb251SWill Deacon #include <linux/kernel.h>
26257cb251SWill Deacon #include <linux/mm.h>
27257cb251SWill Deacon #include <linux/moduleloader.h>
28257cb251SWill Deacon #include <linux/vmalloc.h>
292c2b282dSPaul Walmsley #include <asm/alternative.h>
30c84fced8SJiang Liu #include <asm/insn.h>
31932ded4bSAndre Przywara #include <asm/sections.h>
32c84fced8SJiang Liu 
33257cb251SWill Deacon void *module_alloc(unsigned long size)
34257cb251SWill Deacon {
350c2cf6d9SFlorian Fainelli 	gfp_t gfp_mask = GFP_KERNEL;
3639d114ddSAndrey Ryabinin 	void *p;
3739d114ddSAndrey Ryabinin 
380c2cf6d9SFlorian Fainelli 	/* Silence the initial allocation */
390c2cf6d9SFlorian Fainelli 	if (IS_ENABLED(CONFIG_ARM64_MODULE_PLTS))
400c2cf6d9SFlorian Fainelli 		gfp_mask |= __GFP_NOWARN;
410c2cf6d9SFlorian Fainelli 
42f80fb3a3SArd Biesheuvel 	p = __vmalloc_node_range(size, MODULE_ALIGN, module_alloc_base,
43f80fb3a3SArd Biesheuvel 				module_alloc_base + MODULES_VSIZE,
440c2cf6d9SFlorian Fainelli 				gfp_mask, PAGE_KERNEL_EXEC, 0,
45cb9e3c29SAndrey Ryabinin 				NUMA_NO_NODE, __builtin_return_address(0));
4639d114ddSAndrey Ryabinin 
47fd045f6cSArd Biesheuvel 	if (!p && IS_ENABLED(CONFIG_ARM64_MODULE_PLTS) &&
48fd045f6cSArd Biesheuvel 	    !IS_ENABLED(CONFIG_KASAN))
49fd045f6cSArd Biesheuvel 		/*
50fd045f6cSArd Biesheuvel 		 * KASAN can only deal with module allocations being served
51fd045f6cSArd Biesheuvel 		 * from the reserved module region, since the remainder of
52fd045f6cSArd Biesheuvel 		 * the vmalloc region is already backed by zero shadow pages,
53fd045f6cSArd Biesheuvel 		 * and punching holes into it is non-trivial. Since the module
54fd045f6cSArd Biesheuvel 		 * region is not randomized when KASAN is enabled, it is even
55fd045f6cSArd Biesheuvel 		 * less likely that the module region gets exhausted, so we
56fd045f6cSArd Biesheuvel 		 * can simply omit this fallback in that case.
57fd045f6cSArd Biesheuvel 		 */
58*f2b9ba87SArd Biesheuvel 		p = __vmalloc_node_range(size, MODULE_ALIGN, module_alloc_base,
59*f2b9ba87SArd Biesheuvel 				module_alloc_base + SZ_4G, GFP_KERNEL,
60*f2b9ba87SArd Biesheuvel 				PAGE_KERNEL_EXEC, 0, NUMA_NO_NODE,
61*f2b9ba87SArd Biesheuvel 				__builtin_return_address(0));
62fd045f6cSArd Biesheuvel 
6339d114ddSAndrey Ryabinin 	if (p && (kasan_module_alloc(p, size) < 0)) {
6439d114ddSAndrey Ryabinin 		vfree(p);
6539d114ddSAndrey Ryabinin 		return NULL;
6639d114ddSAndrey Ryabinin 	}
6739d114ddSAndrey Ryabinin 
6839d114ddSAndrey Ryabinin 	return p;
69257cb251SWill Deacon }
70257cb251SWill Deacon 
71257cb251SWill Deacon enum aarch64_reloc_op {
72257cb251SWill Deacon 	RELOC_OP_NONE,
73257cb251SWill Deacon 	RELOC_OP_ABS,
74257cb251SWill Deacon 	RELOC_OP_PREL,
75257cb251SWill Deacon 	RELOC_OP_PAGE,
76257cb251SWill Deacon };
77257cb251SWill Deacon 
7802129ae5SLuc Van Oostenryck static u64 do_reloc(enum aarch64_reloc_op reloc_op, __le32 *place, u64 val)
79257cb251SWill Deacon {
80257cb251SWill Deacon 	switch (reloc_op) {
81257cb251SWill Deacon 	case RELOC_OP_ABS:
82257cb251SWill Deacon 		return val;
83257cb251SWill Deacon 	case RELOC_OP_PREL:
84257cb251SWill Deacon 		return val - (u64)place;
85257cb251SWill Deacon 	case RELOC_OP_PAGE:
86257cb251SWill Deacon 		return (val & ~0xfff) - ((u64)place & ~0xfff);
87257cb251SWill Deacon 	case RELOC_OP_NONE:
88257cb251SWill Deacon 		return 0;
89257cb251SWill Deacon 	}
90257cb251SWill Deacon 
91257cb251SWill Deacon 	pr_err("do_reloc: unknown relocation operation %d\n", reloc_op);
92257cb251SWill Deacon 	return 0;
93257cb251SWill Deacon }
94257cb251SWill Deacon 
95257cb251SWill Deacon static int reloc_data(enum aarch64_reloc_op op, void *place, u64 val, int len)
96257cb251SWill Deacon {
97257cb251SWill Deacon 	s64 sval = do_reloc(op, place, val);
98257cb251SWill Deacon 
99257cb251SWill Deacon 	switch (len) {
100257cb251SWill Deacon 	case 16:
101257cb251SWill Deacon 		*(s16 *)place = sval;
102f9308969SArd Biesheuvel 		if (sval < S16_MIN || sval > U16_MAX)
103f9308969SArd Biesheuvel 			return -ERANGE;
104257cb251SWill Deacon 		break;
105257cb251SWill Deacon 	case 32:
106257cb251SWill Deacon 		*(s32 *)place = sval;
107f9308969SArd Biesheuvel 		if (sval < S32_MIN || sval > U32_MAX)
108f9308969SArd Biesheuvel 			return -ERANGE;
109257cb251SWill Deacon 		break;
110257cb251SWill Deacon 	case 64:
111257cb251SWill Deacon 		*(s64 *)place = sval;
112257cb251SWill Deacon 		break;
113257cb251SWill Deacon 	default:
114257cb251SWill Deacon 		pr_err("Invalid length (%d) for data relocation\n", len);
115257cb251SWill Deacon 		return 0;
116257cb251SWill Deacon 	}
117257cb251SWill Deacon 	return 0;
118257cb251SWill Deacon }
119257cb251SWill Deacon 
120b24a5575SArd Biesheuvel enum aarch64_insn_movw_imm_type {
121b24a5575SArd Biesheuvel 	AARCH64_INSN_IMM_MOVNZ,
122b24a5575SArd Biesheuvel 	AARCH64_INSN_IMM_MOVKZ,
123b24a5575SArd Biesheuvel };
124b24a5575SArd Biesheuvel 
12502129ae5SLuc Van Oostenryck static int reloc_insn_movw(enum aarch64_reloc_op op, __le32 *place, u64 val,
126b24a5575SArd Biesheuvel 			   int lsb, enum aarch64_insn_movw_imm_type imm_type)
127257cb251SWill Deacon {
128b24a5575SArd Biesheuvel 	u64 imm;
129c84fced8SJiang Liu 	s64 sval;
13002129ae5SLuc Van Oostenryck 	u32 insn = le32_to_cpu(*place);
131257cb251SWill Deacon 
132c84fced8SJiang Liu 	sval = do_reloc(op, place, val);
133b24a5575SArd Biesheuvel 	imm = sval >> lsb;
134122e2fa0SWill Deacon 
135c84fced8SJiang Liu 	if (imm_type == AARCH64_INSN_IMM_MOVNZ) {
136257cb251SWill Deacon 		/*
137257cb251SWill Deacon 		 * For signed MOVW relocations, we have to manipulate the
138257cb251SWill Deacon 		 * instruction encoding depending on whether or not the
139257cb251SWill Deacon 		 * immediate is less than zero.
140257cb251SWill Deacon 		 */
141257cb251SWill Deacon 		insn &= ~(3 << 29);
142b24a5575SArd Biesheuvel 		if (sval >= 0) {
143257cb251SWill Deacon 			/* >=0: Set the instruction to MOVZ (opcode 10b). */
144257cb251SWill Deacon 			insn |= 2 << 29;
145257cb251SWill Deacon 		} else {
146257cb251SWill Deacon 			/*
147257cb251SWill Deacon 			 * <0: Set the instruction to MOVN (opcode 00b).
148257cb251SWill Deacon 			 *     Since we've masked the opcode already, we
149257cb251SWill Deacon 			 *     don't need to do anything other than
150257cb251SWill Deacon 			 *     inverting the new immediate field.
151257cb251SWill Deacon 			 */
152257cb251SWill Deacon 			imm = ~imm;
153257cb251SWill Deacon 		}
154257cb251SWill Deacon 	}
155257cb251SWill Deacon 
156257cb251SWill Deacon 	/* Update the instruction with the new encoding. */
157b24a5575SArd Biesheuvel 	insn = aarch64_insn_encode_immediate(AARCH64_INSN_IMM_16, insn, imm);
15802129ae5SLuc Van Oostenryck 	*place = cpu_to_le32(insn);
159257cb251SWill Deacon 
160b24a5575SArd Biesheuvel 	if (imm > U16_MAX)
161257cb251SWill Deacon 		return -ERANGE;
162257cb251SWill Deacon 
163257cb251SWill Deacon 	return 0;
164257cb251SWill Deacon }
165257cb251SWill Deacon 
16602129ae5SLuc Van Oostenryck static int reloc_insn_imm(enum aarch64_reloc_op op, __le32 *place, u64 val,
167c84fced8SJiang Liu 			  int lsb, int len, enum aarch64_insn_imm_type imm_type)
168257cb251SWill Deacon {
169257cb251SWill Deacon 	u64 imm, imm_mask;
170257cb251SWill Deacon 	s64 sval;
17102129ae5SLuc Van Oostenryck 	u32 insn = le32_to_cpu(*place);
172257cb251SWill Deacon 
173257cb251SWill Deacon 	/* Calculate the relocation value. */
174257cb251SWill Deacon 	sval = do_reloc(op, place, val);
175257cb251SWill Deacon 	sval >>= lsb;
176257cb251SWill Deacon 
177257cb251SWill Deacon 	/* Extract the value bits and shift them to bit 0. */
178257cb251SWill Deacon 	imm_mask = (BIT(lsb + len) - 1) >> lsb;
179257cb251SWill Deacon 	imm = sval & imm_mask;
180257cb251SWill Deacon 
181257cb251SWill Deacon 	/* Update the instruction's immediate field. */
182c84fced8SJiang Liu 	insn = aarch64_insn_encode_immediate(imm_type, insn, imm);
18302129ae5SLuc Van Oostenryck 	*place = cpu_to_le32(insn);
184257cb251SWill Deacon 
185257cb251SWill Deacon 	/*
186257cb251SWill Deacon 	 * Extract the upper value bits (including the sign bit) and
187257cb251SWill Deacon 	 * shift them to bit 0.
188257cb251SWill Deacon 	 */
189257cb251SWill Deacon 	sval = (s64)(sval & ~(imm_mask >> 1)) >> (len - 1);
190257cb251SWill Deacon 
191257cb251SWill Deacon 	/*
192257cb251SWill Deacon 	 * Overflow has occurred if the upper bits are not all equal to
193257cb251SWill Deacon 	 * the sign bit of the value.
194257cb251SWill Deacon 	 */
195257cb251SWill Deacon 	if ((u64)(sval + 1) >= 2)
196257cb251SWill Deacon 		return -ERANGE;
197257cb251SWill Deacon 
198257cb251SWill Deacon 	return 0;
199257cb251SWill Deacon }
200257cb251SWill Deacon 
201257cb251SWill Deacon int apply_relocate_add(Elf64_Shdr *sechdrs,
202257cb251SWill Deacon 		       const char *strtab,
203257cb251SWill Deacon 		       unsigned int symindex,
204257cb251SWill Deacon 		       unsigned int relsec,
205257cb251SWill Deacon 		       struct module *me)
206257cb251SWill Deacon {
207257cb251SWill Deacon 	unsigned int i;
208257cb251SWill Deacon 	int ovf;
209257cb251SWill Deacon 	bool overflow_check;
210257cb251SWill Deacon 	Elf64_Sym *sym;
211257cb251SWill Deacon 	void *loc;
212257cb251SWill Deacon 	u64 val;
213257cb251SWill Deacon 	Elf64_Rela *rel = (void *)sechdrs[relsec].sh_addr;
214257cb251SWill Deacon 
215257cb251SWill Deacon 	for (i = 0; i < sechdrs[relsec].sh_size / sizeof(*rel); i++) {
216257cb251SWill Deacon 		/* loc corresponds to P in the AArch64 ELF document. */
217257cb251SWill Deacon 		loc = (void *)sechdrs[sechdrs[relsec].sh_info].sh_addr
218257cb251SWill Deacon 			+ rel[i].r_offset;
219257cb251SWill Deacon 
220257cb251SWill Deacon 		/* sym is the ELF symbol we're referring to. */
221257cb251SWill Deacon 		sym = (Elf64_Sym *)sechdrs[symindex].sh_addr
222257cb251SWill Deacon 			+ ELF64_R_SYM(rel[i].r_info);
223257cb251SWill Deacon 
224257cb251SWill Deacon 		/* val corresponds to (S + A) in the AArch64 ELF document. */
225257cb251SWill Deacon 		val = sym->st_value + rel[i].r_addend;
226257cb251SWill Deacon 
227257cb251SWill Deacon 		/* Check for overflow by default. */
228257cb251SWill Deacon 		overflow_check = true;
229257cb251SWill Deacon 
230257cb251SWill Deacon 		/* Perform the static relocation. */
231257cb251SWill Deacon 		switch (ELF64_R_TYPE(rel[i].r_info)) {
232257cb251SWill Deacon 		/* Null relocations. */
233257cb251SWill Deacon 		case R_ARM_NONE:
234257cb251SWill Deacon 		case R_AARCH64_NONE:
235257cb251SWill Deacon 			ovf = 0;
236257cb251SWill Deacon 			break;
237257cb251SWill Deacon 
238257cb251SWill Deacon 		/* Data relocations. */
239257cb251SWill Deacon 		case R_AARCH64_ABS64:
240257cb251SWill Deacon 			overflow_check = false;
241257cb251SWill Deacon 			ovf = reloc_data(RELOC_OP_ABS, loc, val, 64);
242257cb251SWill Deacon 			break;
243257cb251SWill Deacon 		case R_AARCH64_ABS32:
244257cb251SWill Deacon 			ovf = reloc_data(RELOC_OP_ABS, loc, val, 32);
245257cb251SWill Deacon 			break;
246257cb251SWill Deacon 		case R_AARCH64_ABS16:
247257cb251SWill Deacon 			ovf = reloc_data(RELOC_OP_ABS, loc, val, 16);
248257cb251SWill Deacon 			break;
249257cb251SWill Deacon 		case R_AARCH64_PREL64:
250257cb251SWill Deacon 			overflow_check = false;
251257cb251SWill Deacon 			ovf = reloc_data(RELOC_OP_PREL, loc, val, 64);
252257cb251SWill Deacon 			break;
253257cb251SWill Deacon 		case R_AARCH64_PREL32:
254257cb251SWill Deacon 			ovf = reloc_data(RELOC_OP_PREL, loc, val, 32);
255257cb251SWill Deacon 			break;
256257cb251SWill Deacon 		case R_AARCH64_PREL16:
257257cb251SWill Deacon 			ovf = reloc_data(RELOC_OP_PREL, loc, val, 16);
258257cb251SWill Deacon 			break;
259257cb251SWill Deacon 
260257cb251SWill Deacon 		/* MOVW instruction relocations. */
261257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G0_NC:
262257cb251SWill Deacon 			overflow_check = false;
263257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G0:
264257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 0,
265b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
266257cb251SWill Deacon 			break;
267257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G1_NC:
268257cb251SWill Deacon 			overflow_check = false;
269257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G1:
270257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 16,
271b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
272257cb251SWill Deacon 			break;
273257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G2_NC:
274257cb251SWill Deacon 			overflow_check = false;
275257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G2:
276257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 32,
277b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
278257cb251SWill Deacon 			break;
279257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G3:
280257cb251SWill Deacon 			/* We're using the top bits so we can't overflow. */
281257cb251SWill Deacon 			overflow_check = false;
282257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 48,
283b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
284257cb251SWill Deacon 			break;
285257cb251SWill Deacon 		case R_AARCH64_MOVW_SABS_G0:
286257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 0,
287c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
288257cb251SWill Deacon 			break;
289257cb251SWill Deacon 		case R_AARCH64_MOVW_SABS_G1:
290257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 16,
291c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
292257cb251SWill Deacon 			break;
293257cb251SWill Deacon 		case R_AARCH64_MOVW_SABS_G2:
294257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 32,
295c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
296257cb251SWill Deacon 			break;
297257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G0_NC:
298257cb251SWill Deacon 			overflow_check = false;
299257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 0,
300b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
301257cb251SWill Deacon 			break;
302257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G0:
303257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 0,
304c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
305257cb251SWill Deacon 			break;
306257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G1_NC:
307257cb251SWill Deacon 			overflow_check = false;
308257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 16,
309b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
310257cb251SWill Deacon 			break;
311257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G1:
312257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 16,
313c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
314257cb251SWill Deacon 			break;
315257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G2_NC:
316257cb251SWill Deacon 			overflow_check = false;
317257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 32,
318b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
319257cb251SWill Deacon 			break;
320257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G2:
321257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 32,
322c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
323257cb251SWill Deacon 			break;
324257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G3:
325257cb251SWill Deacon 			/* We're using the top bits so we can't overflow. */
326257cb251SWill Deacon 			overflow_check = false;
327257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 48,
328c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
329257cb251SWill Deacon 			break;
330257cb251SWill Deacon 
331257cb251SWill Deacon 		/* Immediate instruction relocations. */
332257cb251SWill Deacon 		case R_AARCH64_LD_PREL_LO19:
333257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 19,
334c84fced8SJiang Liu 					     AARCH64_INSN_IMM_19);
335257cb251SWill Deacon 			break;
336257cb251SWill Deacon 		case R_AARCH64_ADR_PREL_LO21:
337257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 0, 21,
338c84fced8SJiang Liu 					     AARCH64_INSN_IMM_ADR);
339257cb251SWill Deacon 			break;
340df057cc7SWill Deacon #ifndef CONFIG_ARM64_ERRATUM_843419
341257cb251SWill Deacon 		case R_AARCH64_ADR_PREL_PG_HI21_NC:
342257cb251SWill Deacon 			overflow_check = false;
343257cb251SWill Deacon 		case R_AARCH64_ADR_PREL_PG_HI21:
344257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_PAGE, loc, val, 12, 21,
345c84fced8SJiang Liu 					     AARCH64_INSN_IMM_ADR);
346257cb251SWill Deacon 			break;
347df057cc7SWill Deacon #endif
348257cb251SWill Deacon 		case R_AARCH64_ADD_ABS_LO12_NC:
349257cb251SWill Deacon 		case R_AARCH64_LDST8_ABS_LO12_NC:
350257cb251SWill Deacon 			overflow_check = false;
351257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 0, 12,
352c84fced8SJiang Liu 					     AARCH64_INSN_IMM_12);
353257cb251SWill Deacon 			break;
354257cb251SWill Deacon 		case R_AARCH64_LDST16_ABS_LO12_NC:
355257cb251SWill Deacon 			overflow_check = false;
356257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 1, 11,
357c84fced8SJiang Liu 					     AARCH64_INSN_IMM_12);
358257cb251SWill Deacon 			break;
359257cb251SWill Deacon 		case R_AARCH64_LDST32_ABS_LO12_NC:
360257cb251SWill Deacon 			overflow_check = false;
361257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 2, 10,
362c84fced8SJiang Liu 					     AARCH64_INSN_IMM_12);
363257cb251SWill Deacon 			break;
364257cb251SWill Deacon 		case R_AARCH64_LDST64_ABS_LO12_NC:
365257cb251SWill Deacon 			overflow_check = false;
366257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 3, 9,
367c84fced8SJiang Liu 					     AARCH64_INSN_IMM_12);
368257cb251SWill Deacon 			break;
369257cb251SWill Deacon 		case R_AARCH64_LDST128_ABS_LO12_NC:
370257cb251SWill Deacon 			overflow_check = false;
371257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 4, 8,
372c84fced8SJiang Liu 					     AARCH64_INSN_IMM_12);
373257cb251SWill Deacon 			break;
374257cb251SWill Deacon 		case R_AARCH64_TSTBR14:
375257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 14,
376c84fced8SJiang Liu 					     AARCH64_INSN_IMM_14);
377257cb251SWill Deacon 			break;
378257cb251SWill Deacon 		case R_AARCH64_CONDBR19:
379257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 19,
380c84fced8SJiang Liu 					     AARCH64_INSN_IMM_19);
381257cb251SWill Deacon 			break;
382257cb251SWill Deacon 		case R_AARCH64_JUMP26:
383257cb251SWill Deacon 		case R_AARCH64_CALL26:
384257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 26,
385c84fced8SJiang Liu 					     AARCH64_INSN_IMM_26);
386fd045f6cSArd Biesheuvel 
387fd045f6cSArd Biesheuvel 			if (IS_ENABLED(CONFIG_ARM64_MODULE_PLTS) &&
388fd045f6cSArd Biesheuvel 			    ovf == -ERANGE) {
38924af6c4eSArd Biesheuvel 				val = module_emit_plt_entry(me, loc, &rel[i], sym);
3905e8307b9SArd Biesheuvel 				if (!val)
3915e8307b9SArd Biesheuvel 					return -ENOEXEC;
392fd045f6cSArd Biesheuvel 				ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2,
393fd045f6cSArd Biesheuvel 						     26, AARCH64_INSN_IMM_26);
394fd045f6cSArd Biesheuvel 			}
395257cb251SWill Deacon 			break;
396257cb251SWill Deacon 
397257cb251SWill Deacon 		default:
398257cb251SWill Deacon 			pr_err("module %s: unsupported RELA relocation: %llu\n",
399257cb251SWill Deacon 			       me->name, ELF64_R_TYPE(rel[i].r_info));
400257cb251SWill Deacon 			return -ENOEXEC;
401257cb251SWill Deacon 		}
402257cb251SWill Deacon 
403257cb251SWill Deacon 		if (overflow_check && ovf == -ERANGE)
404257cb251SWill Deacon 			goto overflow;
405257cb251SWill Deacon 
406257cb251SWill Deacon 	}
407257cb251SWill Deacon 
408257cb251SWill Deacon 	return 0;
409257cb251SWill Deacon 
410257cb251SWill Deacon overflow:
411257cb251SWill Deacon 	pr_err("module %s: overflow in relocation type %d val %Lx\n",
412257cb251SWill Deacon 	       me->name, (int)ELF64_R_TYPE(rel[i].r_info), val);
413257cb251SWill Deacon 	return -ENOEXEC;
414257cb251SWill Deacon }
415932ded4bSAndre Przywara 
416932ded4bSAndre Przywara int module_finalize(const Elf_Ehdr *hdr,
417932ded4bSAndre Przywara 		    const Elf_Shdr *sechdrs,
418932ded4bSAndre Przywara 		    struct module *me)
419932ded4bSAndre Przywara {
420932ded4bSAndre Przywara 	const Elf_Shdr *s, *se;
421932ded4bSAndre Przywara 	const char *secstrs = (void *)hdr + sechdrs[hdr->e_shstrndx].sh_offset;
422932ded4bSAndre Przywara 
423932ded4bSAndre Przywara 	for (s = sechdrs, se = sechdrs + hdr->e_shnum; s < se; s++) {
424932ded4bSAndre Przywara 		if (strcmp(".altinstructions", secstrs + s->sh_name) == 0) {
425932ded4bSAndre Przywara 			apply_alternatives((void *)s->sh_addr, s->sh_size);
426932ded4bSAndre Przywara 		}
427e71a4e1bSArd Biesheuvel #ifdef CONFIG_ARM64_MODULE_PLTS
428e71a4e1bSArd Biesheuvel 		if (IS_ENABLED(CONFIG_DYNAMIC_FTRACE) &&
429e71a4e1bSArd Biesheuvel 		    !strcmp(".text.ftrace_trampoline", secstrs + s->sh_name))
430e71a4e1bSArd Biesheuvel 			me->arch.ftrace_trampoline = (void *)s->sh_addr;
431e71a4e1bSArd Biesheuvel #endif
432932ded4bSAndre Przywara 	}
433932ded4bSAndre Przywara 
434932ded4bSAndre Przywara 	return 0;
435932ded4bSAndre Przywara }
436