1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2257cb251SWill Deacon /* 3257cb251SWill Deacon * AArch64 loadable module support. 4257cb251SWill Deacon * 5257cb251SWill Deacon * Copyright (C) 2012 ARM Limited 6257cb251SWill Deacon * 7257cb251SWill Deacon * Author: Will Deacon <will.deacon@arm.com> 8257cb251SWill Deacon */ 9257cb251SWill Deacon 10257cb251SWill Deacon #include <linux/bitops.h> 11257cb251SWill Deacon #include <linux/elf.h> 12257cb251SWill Deacon #include <linux/gfp.h> 1339d114ddSAndrey Ryabinin #include <linux/kasan.h> 14257cb251SWill Deacon #include <linux/kernel.h> 15257cb251SWill Deacon #include <linux/mm.h> 16257cb251SWill Deacon #include <linux/moduleloader.h> 17257cb251SWill Deacon #include <linux/vmalloc.h> 182c2b282dSPaul Walmsley #include <asm/alternative.h> 19c84fced8SJiang Liu #include <asm/insn.h> 20932ded4bSAndre Przywara #include <asm/sections.h> 21c84fced8SJiang Liu 22257cb251SWill Deacon void *module_alloc(unsigned long size) 23257cb251SWill Deacon { 246f496a55SArd Biesheuvel u64 module_alloc_end = module_alloc_base + MODULES_VSIZE; 250c2cf6d9SFlorian Fainelli gfp_t gfp_mask = GFP_KERNEL; 2639d114ddSAndrey Ryabinin void *p; 2739d114ddSAndrey Ryabinin 280c2cf6d9SFlorian Fainelli /* Silence the initial allocation */ 290c2cf6d9SFlorian Fainelli if (IS_ENABLED(CONFIG_ARM64_MODULE_PLTS)) 300c2cf6d9SFlorian Fainelli gfp_mask |= __GFP_NOWARN; 310c2cf6d9SFlorian Fainelli 326f496a55SArd Biesheuvel if (IS_ENABLED(CONFIG_KASAN)) 336f496a55SArd Biesheuvel /* don't exceed the static module region - see below */ 346f496a55SArd Biesheuvel module_alloc_end = MODULES_END; 356f496a55SArd Biesheuvel 36f80fb3a3SArd Biesheuvel p = __vmalloc_node_range(size, MODULE_ALIGN, module_alloc_base, 37dfd437a2SLinus Torvalds module_alloc_end, gfp_mask, PAGE_KERNEL, 0, 38cb9e3c29SAndrey Ryabinin NUMA_NO_NODE, __builtin_return_address(0)); 3939d114ddSAndrey Ryabinin 40fd045f6cSArd Biesheuvel if (!p && IS_ENABLED(CONFIG_ARM64_MODULE_PLTS) && 41fd045f6cSArd Biesheuvel !IS_ENABLED(CONFIG_KASAN)) 42fd045f6cSArd Biesheuvel /* 43fd045f6cSArd Biesheuvel * KASAN can only deal with module allocations being served 44fd045f6cSArd Biesheuvel * from the reserved module region, since the remainder of 45fd045f6cSArd Biesheuvel * the vmalloc region is already backed by zero shadow pages, 46fd045f6cSArd Biesheuvel * and punching holes into it is non-trivial. Since the module 47fd045f6cSArd Biesheuvel * region is not randomized when KASAN is enabled, it is even 48fd045f6cSArd Biesheuvel * less likely that the module region gets exhausted, so we 49fd045f6cSArd Biesheuvel * can simply omit this fallback in that case. 50fd045f6cSArd Biesheuvel */ 51f2b9ba87SArd Biesheuvel p = __vmalloc_node_range(size, MODULE_ALIGN, module_alloc_base, 52b2eed9b5SArd Biesheuvel module_alloc_base + SZ_2G, GFP_KERNEL, 537dfac3c5SArd Biesheuvel PAGE_KERNEL, 0, NUMA_NO_NODE, 54f2b9ba87SArd Biesheuvel __builtin_return_address(0)); 55fd045f6cSArd Biesheuvel 5639d114ddSAndrey Ryabinin if (p && (kasan_module_alloc(p, size) < 0)) { 5739d114ddSAndrey Ryabinin vfree(p); 5839d114ddSAndrey Ryabinin return NULL; 5939d114ddSAndrey Ryabinin } 6039d114ddSAndrey Ryabinin 6139d114ddSAndrey Ryabinin return p; 62257cb251SWill Deacon } 63257cb251SWill Deacon 64257cb251SWill Deacon enum aarch64_reloc_op { 65257cb251SWill Deacon RELOC_OP_NONE, 66257cb251SWill Deacon RELOC_OP_ABS, 67257cb251SWill Deacon RELOC_OP_PREL, 68257cb251SWill Deacon RELOC_OP_PAGE, 69257cb251SWill Deacon }; 70257cb251SWill Deacon 7102129ae5SLuc Van Oostenryck static u64 do_reloc(enum aarch64_reloc_op reloc_op, __le32 *place, u64 val) 72257cb251SWill Deacon { 73257cb251SWill Deacon switch (reloc_op) { 74257cb251SWill Deacon case RELOC_OP_ABS: 75257cb251SWill Deacon return val; 76257cb251SWill Deacon case RELOC_OP_PREL: 77257cb251SWill Deacon return val - (u64)place; 78257cb251SWill Deacon case RELOC_OP_PAGE: 79257cb251SWill Deacon return (val & ~0xfff) - ((u64)place & ~0xfff); 80257cb251SWill Deacon case RELOC_OP_NONE: 81257cb251SWill Deacon return 0; 82257cb251SWill Deacon } 83257cb251SWill Deacon 84257cb251SWill Deacon pr_err("do_reloc: unknown relocation operation %d\n", reloc_op); 85257cb251SWill Deacon return 0; 86257cb251SWill Deacon } 87257cb251SWill Deacon 88257cb251SWill Deacon static int reloc_data(enum aarch64_reloc_op op, void *place, u64 val, int len) 89257cb251SWill Deacon { 90257cb251SWill Deacon s64 sval = do_reloc(op, place, val); 91257cb251SWill Deacon 921cf24a2cSArd Biesheuvel /* 931cf24a2cSArd Biesheuvel * The ELF psABI for AArch64 documents the 16-bit and 32-bit place 943fd00bebSArd Biesheuvel * relative and absolute relocations as having a range of [-2^15, 2^16) 953fd00bebSArd Biesheuvel * or [-2^31, 2^32), respectively. However, in order to be able to 963fd00bebSArd Biesheuvel * detect overflows reliably, we have to choose whether we interpret 973fd00bebSArd Biesheuvel * such quantities as signed or as unsigned, and stick with it. 981cf24a2cSArd Biesheuvel * The way we organize our address space requires a signed 991cf24a2cSArd Biesheuvel * interpretation of 32-bit relative references, so let's use that 1001cf24a2cSArd Biesheuvel * for all R_AARCH64_PRELxx relocations. This means our upper 1011cf24a2cSArd Biesheuvel * bound for overflow detection should be Sxx_MAX rather than Uxx_MAX. 1021cf24a2cSArd Biesheuvel */ 1031cf24a2cSArd Biesheuvel 104257cb251SWill Deacon switch (len) { 105257cb251SWill Deacon case 16: 106257cb251SWill Deacon *(s16 *)place = sval; 1073fd00bebSArd Biesheuvel switch (op) { 1083fd00bebSArd Biesheuvel case RELOC_OP_ABS: 1093fd00bebSArd Biesheuvel if (sval < 0 || sval > U16_MAX) 1103fd00bebSArd Biesheuvel return -ERANGE; 1113fd00bebSArd Biesheuvel break; 1123fd00bebSArd Biesheuvel case RELOC_OP_PREL: 1131cf24a2cSArd Biesheuvel if (sval < S16_MIN || sval > S16_MAX) 114f9308969SArd Biesheuvel return -ERANGE; 115257cb251SWill Deacon break; 1163fd00bebSArd Biesheuvel default: 1173fd00bebSArd Biesheuvel pr_err("Invalid 16-bit data relocation (%d)\n", op); 1183fd00bebSArd Biesheuvel return 0; 1193fd00bebSArd Biesheuvel } 1203fd00bebSArd Biesheuvel break; 121257cb251SWill Deacon case 32: 122257cb251SWill Deacon *(s32 *)place = sval; 1233fd00bebSArd Biesheuvel switch (op) { 1243fd00bebSArd Biesheuvel case RELOC_OP_ABS: 1253fd00bebSArd Biesheuvel if (sval < 0 || sval > U32_MAX) 1263fd00bebSArd Biesheuvel return -ERANGE; 1273fd00bebSArd Biesheuvel break; 1283fd00bebSArd Biesheuvel case RELOC_OP_PREL: 1291cf24a2cSArd Biesheuvel if (sval < S32_MIN || sval > S32_MAX) 130f9308969SArd Biesheuvel return -ERANGE; 131257cb251SWill Deacon break; 1323fd00bebSArd Biesheuvel default: 1333fd00bebSArd Biesheuvel pr_err("Invalid 32-bit data relocation (%d)\n", op); 1343fd00bebSArd Biesheuvel return 0; 1353fd00bebSArd Biesheuvel } 1363fd00bebSArd Biesheuvel break; 137257cb251SWill Deacon case 64: 138257cb251SWill Deacon *(s64 *)place = sval; 139257cb251SWill Deacon break; 140257cb251SWill Deacon default: 141257cb251SWill Deacon pr_err("Invalid length (%d) for data relocation\n", len); 142257cb251SWill Deacon return 0; 143257cb251SWill Deacon } 144257cb251SWill Deacon return 0; 145257cb251SWill Deacon } 146257cb251SWill Deacon 147b24a5575SArd Biesheuvel enum aarch64_insn_movw_imm_type { 148b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVNZ, 149b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ, 150b24a5575SArd Biesheuvel }; 151b24a5575SArd Biesheuvel 15202129ae5SLuc Van Oostenryck static int reloc_insn_movw(enum aarch64_reloc_op op, __le32 *place, u64 val, 153b24a5575SArd Biesheuvel int lsb, enum aarch64_insn_movw_imm_type imm_type) 154257cb251SWill Deacon { 155b24a5575SArd Biesheuvel u64 imm; 156c84fced8SJiang Liu s64 sval; 15702129ae5SLuc Van Oostenryck u32 insn = le32_to_cpu(*place); 158257cb251SWill Deacon 159c84fced8SJiang Liu sval = do_reloc(op, place, val); 160b24a5575SArd Biesheuvel imm = sval >> lsb; 161122e2fa0SWill Deacon 162c84fced8SJiang Liu if (imm_type == AARCH64_INSN_IMM_MOVNZ) { 163257cb251SWill Deacon /* 164257cb251SWill Deacon * For signed MOVW relocations, we have to manipulate the 165257cb251SWill Deacon * instruction encoding depending on whether or not the 166257cb251SWill Deacon * immediate is less than zero. 167257cb251SWill Deacon */ 168257cb251SWill Deacon insn &= ~(3 << 29); 169b24a5575SArd Biesheuvel if (sval >= 0) { 170257cb251SWill Deacon /* >=0: Set the instruction to MOVZ (opcode 10b). */ 171257cb251SWill Deacon insn |= 2 << 29; 172257cb251SWill Deacon } else { 173257cb251SWill Deacon /* 174257cb251SWill Deacon * <0: Set the instruction to MOVN (opcode 00b). 175257cb251SWill Deacon * Since we've masked the opcode already, we 176257cb251SWill Deacon * don't need to do anything other than 177257cb251SWill Deacon * inverting the new immediate field. 178257cb251SWill Deacon */ 179257cb251SWill Deacon imm = ~imm; 180257cb251SWill Deacon } 181257cb251SWill Deacon } 182257cb251SWill Deacon 183257cb251SWill Deacon /* Update the instruction with the new encoding. */ 184b24a5575SArd Biesheuvel insn = aarch64_insn_encode_immediate(AARCH64_INSN_IMM_16, insn, imm); 18502129ae5SLuc Van Oostenryck *place = cpu_to_le32(insn); 186257cb251SWill Deacon 187b24a5575SArd Biesheuvel if (imm > U16_MAX) 188257cb251SWill Deacon return -ERANGE; 189257cb251SWill Deacon 190257cb251SWill Deacon return 0; 191257cb251SWill Deacon } 192257cb251SWill Deacon 19302129ae5SLuc Van Oostenryck static int reloc_insn_imm(enum aarch64_reloc_op op, __le32 *place, u64 val, 194c84fced8SJiang Liu int lsb, int len, enum aarch64_insn_imm_type imm_type) 195257cb251SWill Deacon { 196257cb251SWill Deacon u64 imm, imm_mask; 197257cb251SWill Deacon s64 sval; 19802129ae5SLuc Van Oostenryck u32 insn = le32_to_cpu(*place); 199257cb251SWill Deacon 200257cb251SWill Deacon /* Calculate the relocation value. */ 201257cb251SWill Deacon sval = do_reloc(op, place, val); 202257cb251SWill Deacon sval >>= lsb; 203257cb251SWill Deacon 204257cb251SWill Deacon /* Extract the value bits and shift them to bit 0. */ 205257cb251SWill Deacon imm_mask = (BIT(lsb + len) - 1) >> lsb; 206257cb251SWill Deacon imm = sval & imm_mask; 207257cb251SWill Deacon 208257cb251SWill Deacon /* Update the instruction's immediate field. */ 209c84fced8SJiang Liu insn = aarch64_insn_encode_immediate(imm_type, insn, imm); 21002129ae5SLuc Van Oostenryck *place = cpu_to_le32(insn); 211257cb251SWill Deacon 212257cb251SWill Deacon /* 213257cb251SWill Deacon * Extract the upper value bits (including the sign bit) and 214257cb251SWill Deacon * shift them to bit 0. 215257cb251SWill Deacon */ 216257cb251SWill Deacon sval = (s64)(sval & ~(imm_mask >> 1)) >> (len - 1); 217257cb251SWill Deacon 218257cb251SWill Deacon /* 219257cb251SWill Deacon * Overflow has occurred if the upper bits are not all equal to 220257cb251SWill Deacon * the sign bit of the value. 221257cb251SWill Deacon */ 222257cb251SWill Deacon if ((u64)(sval + 1) >= 2) 223257cb251SWill Deacon return -ERANGE; 224257cb251SWill Deacon 225257cb251SWill Deacon return 0; 226257cb251SWill Deacon } 227257cb251SWill Deacon 228c8ebf64eSJessica Yu static int reloc_insn_adrp(struct module *mod, Elf64_Shdr *sechdrs, 229c8ebf64eSJessica Yu __le32 *place, u64 val) 230a257e025SArd Biesheuvel { 231a257e025SArd Biesheuvel u32 insn; 232a257e025SArd Biesheuvel 233bdb85cd1SArd Biesheuvel if (!is_forbidden_offset_for_adrp(place)) 234a257e025SArd Biesheuvel return reloc_insn_imm(RELOC_OP_PAGE, place, val, 12, 21, 235a257e025SArd Biesheuvel AARCH64_INSN_IMM_ADR); 236a257e025SArd Biesheuvel 237a257e025SArd Biesheuvel /* patch ADRP to ADR if it is in range */ 238a257e025SArd Biesheuvel if (!reloc_insn_imm(RELOC_OP_PREL, place, val & ~0xfff, 0, 21, 239a257e025SArd Biesheuvel AARCH64_INSN_IMM_ADR)) { 240a257e025SArd Biesheuvel insn = le32_to_cpu(*place); 241a257e025SArd Biesheuvel insn &= ~BIT(31); 242a257e025SArd Biesheuvel } else { 243a257e025SArd Biesheuvel /* out of range for ADR -> emit a veneer */ 244c8ebf64eSJessica Yu val = module_emit_veneer_for_adrp(mod, sechdrs, place, val & ~0xfff); 245a257e025SArd Biesheuvel if (!val) 246a257e025SArd Biesheuvel return -ENOEXEC; 247a257e025SArd Biesheuvel insn = aarch64_insn_gen_branch_imm((u64)place, val, 248a257e025SArd Biesheuvel AARCH64_INSN_BRANCH_NOLINK); 249a257e025SArd Biesheuvel } 250a257e025SArd Biesheuvel 251a257e025SArd Biesheuvel *place = cpu_to_le32(insn); 252a257e025SArd Biesheuvel return 0; 253a257e025SArd Biesheuvel } 254a257e025SArd Biesheuvel 255257cb251SWill Deacon int apply_relocate_add(Elf64_Shdr *sechdrs, 256257cb251SWill Deacon const char *strtab, 257257cb251SWill Deacon unsigned int symindex, 258257cb251SWill Deacon unsigned int relsec, 259257cb251SWill Deacon struct module *me) 260257cb251SWill Deacon { 261257cb251SWill Deacon unsigned int i; 262257cb251SWill Deacon int ovf; 263257cb251SWill Deacon bool overflow_check; 264257cb251SWill Deacon Elf64_Sym *sym; 265257cb251SWill Deacon void *loc; 266257cb251SWill Deacon u64 val; 267257cb251SWill Deacon Elf64_Rela *rel = (void *)sechdrs[relsec].sh_addr; 268257cb251SWill Deacon 269257cb251SWill Deacon for (i = 0; i < sechdrs[relsec].sh_size / sizeof(*rel); i++) { 270257cb251SWill Deacon /* loc corresponds to P in the AArch64 ELF document. */ 271257cb251SWill Deacon loc = (void *)sechdrs[sechdrs[relsec].sh_info].sh_addr 272257cb251SWill Deacon + rel[i].r_offset; 273257cb251SWill Deacon 274257cb251SWill Deacon /* sym is the ELF symbol we're referring to. */ 275257cb251SWill Deacon sym = (Elf64_Sym *)sechdrs[symindex].sh_addr 276257cb251SWill Deacon + ELF64_R_SYM(rel[i].r_info); 277257cb251SWill Deacon 278257cb251SWill Deacon /* val corresponds to (S + A) in the AArch64 ELF document. */ 279257cb251SWill Deacon val = sym->st_value + rel[i].r_addend; 280257cb251SWill Deacon 281257cb251SWill Deacon /* Check for overflow by default. */ 282257cb251SWill Deacon overflow_check = true; 283257cb251SWill Deacon 284257cb251SWill Deacon /* Perform the static relocation. */ 285257cb251SWill Deacon switch (ELF64_R_TYPE(rel[i].r_info)) { 286257cb251SWill Deacon /* Null relocations. */ 287257cb251SWill Deacon case R_ARM_NONE: 288257cb251SWill Deacon case R_AARCH64_NONE: 289257cb251SWill Deacon ovf = 0; 290257cb251SWill Deacon break; 291257cb251SWill Deacon 292257cb251SWill Deacon /* Data relocations. */ 293257cb251SWill Deacon case R_AARCH64_ABS64: 294257cb251SWill Deacon overflow_check = false; 295257cb251SWill Deacon ovf = reloc_data(RELOC_OP_ABS, loc, val, 64); 296257cb251SWill Deacon break; 297257cb251SWill Deacon case R_AARCH64_ABS32: 298257cb251SWill Deacon ovf = reloc_data(RELOC_OP_ABS, loc, val, 32); 299257cb251SWill Deacon break; 300257cb251SWill Deacon case R_AARCH64_ABS16: 301257cb251SWill Deacon ovf = reloc_data(RELOC_OP_ABS, loc, val, 16); 302257cb251SWill Deacon break; 303257cb251SWill Deacon case R_AARCH64_PREL64: 304257cb251SWill Deacon overflow_check = false; 305257cb251SWill Deacon ovf = reloc_data(RELOC_OP_PREL, loc, val, 64); 306257cb251SWill Deacon break; 307257cb251SWill Deacon case R_AARCH64_PREL32: 308257cb251SWill Deacon ovf = reloc_data(RELOC_OP_PREL, loc, val, 32); 309257cb251SWill Deacon break; 310257cb251SWill Deacon case R_AARCH64_PREL16: 311257cb251SWill Deacon ovf = reloc_data(RELOC_OP_PREL, loc, val, 16); 312257cb251SWill Deacon break; 313257cb251SWill Deacon 314257cb251SWill Deacon /* MOVW instruction relocations. */ 315257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G0_NC: 316257cb251SWill Deacon overflow_check = false; 317eca92a53SAnders Roxell /* Fall through */ 318257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G0: 319257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 0, 320b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 321257cb251SWill Deacon break; 322257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G1_NC: 323257cb251SWill Deacon overflow_check = false; 324eca92a53SAnders Roxell /* Fall through */ 325257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G1: 326257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 16, 327b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 328257cb251SWill Deacon break; 329257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G2_NC: 330257cb251SWill Deacon overflow_check = false; 331eca92a53SAnders Roxell /* Fall through */ 332257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G2: 333257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 32, 334b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 335257cb251SWill Deacon break; 336257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G3: 337257cb251SWill Deacon /* We're using the top bits so we can't overflow. */ 338257cb251SWill Deacon overflow_check = false; 339257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 48, 340b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 341257cb251SWill Deacon break; 342257cb251SWill Deacon case R_AARCH64_MOVW_SABS_G0: 343257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 0, 344c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 345257cb251SWill Deacon break; 346257cb251SWill Deacon case R_AARCH64_MOVW_SABS_G1: 347257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 16, 348c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 349257cb251SWill Deacon break; 350257cb251SWill Deacon case R_AARCH64_MOVW_SABS_G2: 351257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 32, 352c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 353257cb251SWill Deacon break; 354257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G0_NC: 355257cb251SWill Deacon overflow_check = false; 356257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 0, 357b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 358257cb251SWill Deacon break; 359257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G0: 360257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 0, 361c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 362257cb251SWill Deacon break; 363257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G1_NC: 364257cb251SWill Deacon overflow_check = false; 365257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 16, 366b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 367257cb251SWill Deacon break; 368257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G1: 369257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 16, 370c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 371257cb251SWill Deacon break; 372257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G2_NC: 373257cb251SWill Deacon overflow_check = false; 374257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 32, 375b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 376257cb251SWill Deacon break; 377257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G2: 378257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 32, 379c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 380257cb251SWill Deacon break; 381257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G3: 382257cb251SWill Deacon /* We're using the top bits so we can't overflow. */ 383257cb251SWill Deacon overflow_check = false; 384257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 48, 385c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 386257cb251SWill Deacon break; 387257cb251SWill Deacon 388257cb251SWill Deacon /* Immediate instruction relocations. */ 389257cb251SWill Deacon case R_AARCH64_LD_PREL_LO19: 390257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 19, 391c84fced8SJiang Liu AARCH64_INSN_IMM_19); 392257cb251SWill Deacon break; 393257cb251SWill Deacon case R_AARCH64_ADR_PREL_LO21: 394257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 0, 21, 395c84fced8SJiang Liu AARCH64_INSN_IMM_ADR); 396257cb251SWill Deacon break; 397257cb251SWill Deacon case R_AARCH64_ADR_PREL_PG_HI21_NC: 398257cb251SWill Deacon overflow_check = false; 399eca92a53SAnders Roxell /* Fall through */ 400257cb251SWill Deacon case R_AARCH64_ADR_PREL_PG_HI21: 401c8ebf64eSJessica Yu ovf = reloc_insn_adrp(me, sechdrs, loc, val); 402a257e025SArd Biesheuvel if (ovf && ovf != -ERANGE) 403a257e025SArd Biesheuvel return ovf; 404257cb251SWill Deacon break; 405257cb251SWill Deacon case R_AARCH64_ADD_ABS_LO12_NC: 406257cb251SWill Deacon case R_AARCH64_LDST8_ABS_LO12_NC: 407257cb251SWill Deacon overflow_check = false; 408257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 0, 12, 409c84fced8SJiang Liu AARCH64_INSN_IMM_12); 410257cb251SWill Deacon break; 411257cb251SWill Deacon case R_AARCH64_LDST16_ABS_LO12_NC: 412257cb251SWill Deacon overflow_check = false; 413257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 1, 11, 414c84fced8SJiang Liu AARCH64_INSN_IMM_12); 415257cb251SWill Deacon break; 416257cb251SWill Deacon case R_AARCH64_LDST32_ABS_LO12_NC: 417257cb251SWill Deacon overflow_check = false; 418257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 2, 10, 419c84fced8SJiang Liu AARCH64_INSN_IMM_12); 420257cb251SWill Deacon break; 421257cb251SWill Deacon case R_AARCH64_LDST64_ABS_LO12_NC: 422257cb251SWill Deacon overflow_check = false; 423257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 3, 9, 424c84fced8SJiang Liu AARCH64_INSN_IMM_12); 425257cb251SWill Deacon break; 426257cb251SWill Deacon case R_AARCH64_LDST128_ABS_LO12_NC: 427257cb251SWill Deacon overflow_check = false; 428257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 4, 8, 429c84fced8SJiang Liu AARCH64_INSN_IMM_12); 430257cb251SWill Deacon break; 431257cb251SWill Deacon case R_AARCH64_TSTBR14: 432257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 14, 433c84fced8SJiang Liu AARCH64_INSN_IMM_14); 434257cb251SWill Deacon break; 435257cb251SWill Deacon case R_AARCH64_CONDBR19: 436257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 19, 437c84fced8SJiang Liu AARCH64_INSN_IMM_19); 438257cb251SWill Deacon break; 439257cb251SWill Deacon case R_AARCH64_JUMP26: 440257cb251SWill Deacon case R_AARCH64_CALL26: 441257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 26, 442c84fced8SJiang Liu AARCH64_INSN_IMM_26); 443fd045f6cSArd Biesheuvel 444fd045f6cSArd Biesheuvel if (IS_ENABLED(CONFIG_ARM64_MODULE_PLTS) && 445fd045f6cSArd Biesheuvel ovf == -ERANGE) { 446c8ebf64eSJessica Yu val = module_emit_plt_entry(me, sechdrs, loc, &rel[i], sym); 4475e8307b9SArd Biesheuvel if (!val) 4485e8307b9SArd Biesheuvel return -ENOEXEC; 449fd045f6cSArd Biesheuvel ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 450fd045f6cSArd Biesheuvel 26, AARCH64_INSN_IMM_26); 451fd045f6cSArd Biesheuvel } 452257cb251SWill Deacon break; 453257cb251SWill Deacon 454257cb251SWill Deacon default: 455257cb251SWill Deacon pr_err("module %s: unsupported RELA relocation: %llu\n", 456257cb251SWill Deacon me->name, ELF64_R_TYPE(rel[i].r_info)); 457257cb251SWill Deacon return -ENOEXEC; 458257cb251SWill Deacon } 459257cb251SWill Deacon 460257cb251SWill Deacon if (overflow_check && ovf == -ERANGE) 461257cb251SWill Deacon goto overflow; 462257cb251SWill Deacon 463257cb251SWill Deacon } 464257cb251SWill Deacon 465257cb251SWill Deacon return 0; 466257cb251SWill Deacon 467257cb251SWill Deacon overflow: 468257cb251SWill Deacon pr_err("module %s: overflow in relocation type %d val %Lx\n", 469257cb251SWill Deacon me->name, (int)ELF64_R_TYPE(rel[i].r_info), val); 470257cb251SWill Deacon return -ENOEXEC; 471257cb251SWill Deacon } 472932ded4bSAndre Przywara 473*bd8b21d3SMark Rutland static const Elf_Shdr *find_section(const Elf_Ehdr *hdr, 474932ded4bSAndre Przywara const Elf_Shdr *sechdrs, 475*bd8b21d3SMark Rutland const char *name) 476932ded4bSAndre Przywara { 477932ded4bSAndre Przywara const Elf_Shdr *s, *se; 478932ded4bSAndre Przywara const char *secstrs = (void *)hdr + sechdrs[hdr->e_shstrndx].sh_offset; 479932ded4bSAndre Przywara 480932ded4bSAndre Przywara for (s = sechdrs, se = sechdrs + hdr->e_shnum; s < se; s++) { 481*bd8b21d3SMark Rutland if (strcmp(name, secstrs + s->sh_name) == 0) 482*bd8b21d3SMark Rutland return s; 483932ded4bSAndre Przywara } 484932ded4bSAndre Przywara 485*bd8b21d3SMark Rutland return NULL; 486*bd8b21d3SMark Rutland } 487*bd8b21d3SMark Rutland 488*bd8b21d3SMark Rutland int module_finalize(const Elf_Ehdr *hdr, 489*bd8b21d3SMark Rutland const Elf_Shdr *sechdrs, 490*bd8b21d3SMark Rutland struct module *me) 491*bd8b21d3SMark Rutland { 492*bd8b21d3SMark Rutland const Elf_Shdr *s; 493*bd8b21d3SMark Rutland 494*bd8b21d3SMark Rutland s = find_section(hdr, sechdrs, ".altinstructions"); 495*bd8b21d3SMark Rutland if (s) 496*bd8b21d3SMark Rutland apply_alternatives_module((void *)s->sh_addr, s->sh_size); 497*bd8b21d3SMark Rutland 498*bd8b21d3SMark Rutland #ifdef CONFIG_ARM64_MODULE_PLTS 499*bd8b21d3SMark Rutland if (IS_ENABLED(CONFIG_DYNAMIC_FTRACE)) { 500*bd8b21d3SMark Rutland s = find_section(hdr, sechdrs, ".text.ftrace_trampoline"); 501*bd8b21d3SMark Rutland if (!s) 502*bd8b21d3SMark Rutland return -ENOEXEC; 503*bd8b21d3SMark Rutland me->arch.ftrace_trampoline = (void *)s->sh_addr; 504*bd8b21d3SMark Rutland } 505*bd8b21d3SMark Rutland #endif 506*bd8b21d3SMark Rutland 507932ded4bSAndre Przywara return 0; 508932ded4bSAndre Przywara } 509