xref: /openbmc/linux/arch/arm64/kernel/module.c (revision 7dfac3c5f40eb92841147eccf1b96f428b10131f)
1257cb251SWill Deacon /*
2257cb251SWill Deacon  * AArch64 loadable module support.
3257cb251SWill Deacon  *
4257cb251SWill Deacon  * Copyright (C) 2012 ARM Limited
5257cb251SWill Deacon  *
6257cb251SWill Deacon  * This program is free software; you can redistribute it and/or modify
7257cb251SWill Deacon  * it under the terms of the GNU General Public License version 2 as
8257cb251SWill Deacon  * published by the Free Software Foundation.
9257cb251SWill Deacon  *
10257cb251SWill Deacon  * This program is distributed in the hope that it will be useful,
11257cb251SWill Deacon  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12257cb251SWill Deacon  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13257cb251SWill Deacon  * GNU General Public License for more details.
14257cb251SWill Deacon  *
15257cb251SWill Deacon  * You should have received a copy of the GNU General Public License
16257cb251SWill Deacon  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
17257cb251SWill Deacon  *
18257cb251SWill Deacon  * Author: Will Deacon <will.deacon@arm.com>
19257cb251SWill Deacon  */
20257cb251SWill Deacon 
21257cb251SWill Deacon #include <linux/bitops.h>
22257cb251SWill Deacon #include <linux/elf.h>
23257cb251SWill Deacon #include <linux/gfp.h>
2439d114ddSAndrey Ryabinin #include <linux/kasan.h>
25257cb251SWill Deacon #include <linux/kernel.h>
26257cb251SWill Deacon #include <linux/mm.h>
27257cb251SWill Deacon #include <linux/moduleloader.h>
28257cb251SWill Deacon #include <linux/vmalloc.h>
292c2b282dSPaul Walmsley #include <asm/alternative.h>
30c84fced8SJiang Liu #include <asm/insn.h>
31932ded4bSAndre Przywara #include <asm/sections.h>
32c84fced8SJiang Liu 
33257cb251SWill Deacon void *module_alloc(unsigned long size)
34257cb251SWill Deacon {
350c2cf6d9SFlorian Fainelli 	gfp_t gfp_mask = GFP_KERNEL;
3639d114ddSAndrey Ryabinin 	void *p;
3739d114ddSAndrey Ryabinin 
380c2cf6d9SFlorian Fainelli 	/* Silence the initial allocation */
390c2cf6d9SFlorian Fainelli 	if (IS_ENABLED(CONFIG_ARM64_MODULE_PLTS))
400c2cf6d9SFlorian Fainelli 		gfp_mask |= __GFP_NOWARN;
410c2cf6d9SFlorian Fainelli 
42f80fb3a3SArd Biesheuvel 	p = __vmalloc_node_range(size, MODULE_ALIGN, module_alloc_base,
43f80fb3a3SArd Biesheuvel 				module_alloc_base + MODULES_VSIZE,
44*7dfac3c5SArd Biesheuvel 				gfp_mask, PAGE_KERNEL, 0,
45cb9e3c29SAndrey Ryabinin 				NUMA_NO_NODE, __builtin_return_address(0));
4639d114ddSAndrey Ryabinin 
47fd045f6cSArd Biesheuvel 	if (!p && IS_ENABLED(CONFIG_ARM64_MODULE_PLTS) &&
48fd045f6cSArd Biesheuvel 	    !IS_ENABLED(CONFIG_KASAN))
49fd045f6cSArd Biesheuvel 		/*
50fd045f6cSArd Biesheuvel 		 * KASAN can only deal with module allocations being served
51fd045f6cSArd Biesheuvel 		 * from the reserved module region, since the remainder of
52fd045f6cSArd Biesheuvel 		 * the vmalloc region is already backed by zero shadow pages,
53fd045f6cSArd Biesheuvel 		 * and punching holes into it is non-trivial. Since the module
54fd045f6cSArd Biesheuvel 		 * region is not randomized when KASAN is enabled, it is even
55fd045f6cSArd Biesheuvel 		 * less likely that the module region gets exhausted, so we
56fd045f6cSArd Biesheuvel 		 * can simply omit this fallback in that case.
57fd045f6cSArd Biesheuvel 		 */
58f2b9ba87SArd Biesheuvel 		p = __vmalloc_node_range(size, MODULE_ALIGN, module_alloc_base,
59b2eed9b5SArd Biesheuvel 				module_alloc_base + SZ_2G, GFP_KERNEL,
60*7dfac3c5SArd Biesheuvel 				PAGE_KERNEL, 0, NUMA_NO_NODE,
61f2b9ba87SArd Biesheuvel 				__builtin_return_address(0));
62fd045f6cSArd Biesheuvel 
6339d114ddSAndrey Ryabinin 	if (p && (kasan_module_alloc(p, size) < 0)) {
6439d114ddSAndrey Ryabinin 		vfree(p);
6539d114ddSAndrey Ryabinin 		return NULL;
6639d114ddSAndrey Ryabinin 	}
6739d114ddSAndrey Ryabinin 
6839d114ddSAndrey Ryabinin 	return p;
69257cb251SWill Deacon }
70257cb251SWill Deacon 
71257cb251SWill Deacon enum aarch64_reloc_op {
72257cb251SWill Deacon 	RELOC_OP_NONE,
73257cb251SWill Deacon 	RELOC_OP_ABS,
74257cb251SWill Deacon 	RELOC_OP_PREL,
75257cb251SWill Deacon 	RELOC_OP_PAGE,
76257cb251SWill Deacon };
77257cb251SWill Deacon 
7802129ae5SLuc Van Oostenryck static u64 do_reloc(enum aarch64_reloc_op reloc_op, __le32 *place, u64 val)
79257cb251SWill Deacon {
80257cb251SWill Deacon 	switch (reloc_op) {
81257cb251SWill Deacon 	case RELOC_OP_ABS:
82257cb251SWill Deacon 		return val;
83257cb251SWill Deacon 	case RELOC_OP_PREL:
84257cb251SWill Deacon 		return val - (u64)place;
85257cb251SWill Deacon 	case RELOC_OP_PAGE:
86257cb251SWill Deacon 		return (val & ~0xfff) - ((u64)place & ~0xfff);
87257cb251SWill Deacon 	case RELOC_OP_NONE:
88257cb251SWill Deacon 		return 0;
89257cb251SWill Deacon 	}
90257cb251SWill Deacon 
91257cb251SWill Deacon 	pr_err("do_reloc: unknown relocation operation %d\n", reloc_op);
92257cb251SWill Deacon 	return 0;
93257cb251SWill Deacon }
94257cb251SWill Deacon 
95257cb251SWill Deacon static int reloc_data(enum aarch64_reloc_op op, void *place, u64 val, int len)
96257cb251SWill Deacon {
97257cb251SWill Deacon 	s64 sval = do_reloc(op, place, val);
98257cb251SWill Deacon 
991cf24a2cSArd Biesheuvel 	/*
1001cf24a2cSArd Biesheuvel 	 * The ELF psABI for AArch64 documents the 16-bit and 32-bit place
1013fd00bebSArd Biesheuvel 	 * relative and absolute relocations as having a range of [-2^15, 2^16)
1023fd00bebSArd Biesheuvel 	 * or [-2^31, 2^32), respectively. However, in order to be able to
1033fd00bebSArd Biesheuvel 	 * detect overflows reliably, we have to choose whether we interpret
1043fd00bebSArd Biesheuvel 	 * such quantities as signed or as unsigned, and stick with it.
1051cf24a2cSArd Biesheuvel 	 * The way we organize our address space requires a signed
1061cf24a2cSArd Biesheuvel 	 * interpretation of 32-bit relative references, so let's use that
1071cf24a2cSArd Biesheuvel 	 * for all R_AARCH64_PRELxx relocations. This means our upper
1081cf24a2cSArd Biesheuvel 	 * bound for overflow detection should be Sxx_MAX rather than Uxx_MAX.
1091cf24a2cSArd Biesheuvel 	 */
1101cf24a2cSArd Biesheuvel 
111257cb251SWill Deacon 	switch (len) {
112257cb251SWill Deacon 	case 16:
113257cb251SWill Deacon 		*(s16 *)place = sval;
1143fd00bebSArd Biesheuvel 		switch (op) {
1153fd00bebSArd Biesheuvel 		case RELOC_OP_ABS:
1163fd00bebSArd Biesheuvel 			if (sval < 0 || sval > U16_MAX)
1173fd00bebSArd Biesheuvel 				return -ERANGE;
1183fd00bebSArd Biesheuvel 			break;
1193fd00bebSArd Biesheuvel 		case RELOC_OP_PREL:
1201cf24a2cSArd Biesheuvel 			if (sval < S16_MIN || sval > S16_MAX)
121f9308969SArd Biesheuvel 				return -ERANGE;
122257cb251SWill Deacon 			break;
1233fd00bebSArd Biesheuvel 		default:
1243fd00bebSArd Biesheuvel 			pr_err("Invalid 16-bit data relocation (%d)\n", op);
1253fd00bebSArd Biesheuvel 			return 0;
1263fd00bebSArd Biesheuvel 		}
1273fd00bebSArd Biesheuvel 		break;
128257cb251SWill Deacon 	case 32:
129257cb251SWill Deacon 		*(s32 *)place = sval;
1303fd00bebSArd Biesheuvel 		switch (op) {
1313fd00bebSArd Biesheuvel 		case RELOC_OP_ABS:
1323fd00bebSArd Biesheuvel 			if (sval < 0 || sval > U32_MAX)
1333fd00bebSArd Biesheuvel 				return -ERANGE;
1343fd00bebSArd Biesheuvel 			break;
1353fd00bebSArd Biesheuvel 		case RELOC_OP_PREL:
1361cf24a2cSArd Biesheuvel 			if (sval < S32_MIN || sval > S32_MAX)
137f9308969SArd Biesheuvel 				return -ERANGE;
138257cb251SWill Deacon 			break;
1393fd00bebSArd Biesheuvel 		default:
1403fd00bebSArd Biesheuvel 			pr_err("Invalid 32-bit data relocation (%d)\n", op);
1413fd00bebSArd Biesheuvel 			return 0;
1423fd00bebSArd Biesheuvel 		}
1433fd00bebSArd Biesheuvel 		break;
144257cb251SWill Deacon 	case 64:
145257cb251SWill Deacon 		*(s64 *)place = sval;
146257cb251SWill Deacon 		break;
147257cb251SWill Deacon 	default:
148257cb251SWill Deacon 		pr_err("Invalid length (%d) for data relocation\n", len);
149257cb251SWill Deacon 		return 0;
150257cb251SWill Deacon 	}
151257cb251SWill Deacon 	return 0;
152257cb251SWill Deacon }
153257cb251SWill Deacon 
154b24a5575SArd Biesheuvel enum aarch64_insn_movw_imm_type {
155b24a5575SArd Biesheuvel 	AARCH64_INSN_IMM_MOVNZ,
156b24a5575SArd Biesheuvel 	AARCH64_INSN_IMM_MOVKZ,
157b24a5575SArd Biesheuvel };
158b24a5575SArd Biesheuvel 
15902129ae5SLuc Van Oostenryck static int reloc_insn_movw(enum aarch64_reloc_op op, __le32 *place, u64 val,
160b24a5575SArd Biesheuvel 			   int lsb, enum aarch64_insn_movw_imm_type imm_type)
161257cb251SWill Deacon {
162b24a5575SArd Biesheuvel 	u64 imm;
163c84fced8SJiang Liu 	s64 sval;
16402129ae5SLuc Van Oostenryck 	u32 insn = le32_to_cpu(*place);
165257cb251SWill Deacon 
166c84fced8SJiang Liu 	sval = do_reloc(op, place, val);
167b24a5575SArd Biesheuvel 	imm = sval >> lsb;
168122e2fa0SWill Deacon 
169c84fced8SJiang Liu 	if (imm_type == AARCH64_INSN_IMM_MOVNZ) {
170257cb251SWill Deacon 		/*
171257cb251SWill Deacon 		 * For signed MOVW relocations, we have to manipulate the
172257cb251SWill Deacon 		 * instruction encoding depending on whether or not the
173257cb251SWill Deacon 		 * immediate is less than zero.
174257cb251SWill Deacon 		 */
175257cb251SWill Deacon 		insn &= ~(3 << 29);
176b24a5575SArd Biesheuvel 		if (sval >= 0) {
177257cb251SWill Deacon 			/* >=0: Set the instruction to MOVZ (opcode 10b). */
178257cb251SWill Deacon 			insn |= 2 << 29;
179257cb251SWill Deacon 		} else {
180257cb251SWill Deacon 			/*
181257cb251SWill Deacon 			 * <0: Set the instruction to MOVN (opcode 00b).
182257cb251SWill Deacon 			 *     Since we've masked the opcode already, we
183257cb251SWill Deacon 			 *     don't need to do anything other than
184257cb251SWill Deacon 			 *     inverting the new immediate field.
185257cb251SWill Deacon 			 */
186257cb251SWill Deacon 			imm = ~imm;
187257cb251SWill Deacon 		}
188257cb251SWill Deacon 	}
189257cb251SWill Deacon 
190257cb251SWill Deacon 	/* Update the instruction with the new encoding. */
191b24a5575SArd Biesheuvel 	insn = aarch64_insn_encode_immediate(AARCH64_INSN_IMM_16, insn, imm);
19202129ae5SLuc Van Oostenryck 	*place = cpu_to_le32(insn);
193257cb251SWill Deacon 
194b24a5575SArd Biesheuvel 	if (imm > U16_MAX)
195257cb251SWill Deacon 		return -ERANGE;
196257cb251SWill Deacon 
197257cb251SWill Deacon 	return 0;
198257cb251SWill Deacon }
199257cb251SWill Deacon 
20002129ae5SLuc Van Oostenryck static int reloc_insn_imm(enum aarch64_reloc_op op, __le32 *place, u64 val,
201c84fced8SJiang Liu 			  int lsb, int len, enum aarch64_insn_imm_type imm_type)
202257cb251SWill Deacon {
203257cb251SWill Deacon 	u64 imm, imm_mask;
204257cb251SWill Deacon 	s64 sval;
20502129ae5SLuc Van Oostenryck 	u32 insn = le32_to_cpu(*place);
206257cb251SWill Deacon 
207257cb251SWill Deacon 	/* Calculate the relocation value. */
208257cb251SWill Deacon 	sval = do_reloc(op, place, val);
209257cb251SWill Deacon 	sval >>= lsb;
210257cb251SWill Deacon 
211257cb251SWill Deacon 	/* Extract the value bits and shift them to bit 0. */
212257cb251SWill Deacon 	imm_mask = (BIT(lsb + len) - 1) >> lsb;
213257cb251SWill Deacon 	imm = sval & imm_mask;
214257cb251SWill Deacon 
215257cb251SWill Deacon 	/* Update the instruction's immediate field. */
216c84fced8SJiang Liu 	insn = aarch64_insn_encode_immediate(imm_type, insn, imm);
21702129ae5SLuc Van Oostenryck 	*place = cpu_to_le32(insn);
218257cb251SWill Deacon 
219257cb251SWill Deacon 	/*
220257cb251SWill Deacon 	 * Extract the upper value bits (including the sign bit) and
221257cb251SWill Deacon 	 * shift them to bit 0.
222257cb251SWill Deacon 	 */
223257cb251SWill Deacon 	sval = (s64)(sval & ~(imm_mask >> 1)) >> (len - 1);
224257cb251SWill Deacon 
225257cb251SWill Deacon 	/*
226257cb251SWill Deacon 	 * Overflow has occurred if the upper bits are not all equal to
227257cb251SWill Deacon 	 * the sign bit of the value.
228257cb251SWill Deacon 	 */
229257cb251SWill Deacon 	if ((u64)(sval + 1) >= 2)
230257cb251SWill Deacon 		return -ERANGE;
231257cb251SWill Deacon 
232257cb251SWill Deacon 	return 0;
233257cb251SWill Deacon }
234257cb251SWill Deacon 
235c8ebf64eSJessica Yu static int reloc_insn_adrp(struct module *mod, Elf64_Shdr *sechdrs,
236c8ebf64eSJessica Yu 			   __le32 *place, u64 val)
237a257e025SArd Biesheuvel {
238a257e025SArd Biesheuvel 	u32 insn;
239a257e025SArd Biesheuvel 
240bdb85cd1SArd Biesheuvel 	if (!is_forbidden_offset_for_adrp(place))
241a257e025SArd Biesheuvel 		return reloc_insn_imm(RELOC_OP_PAGE, place, val, 12, 21,
242a257e025SArd Biesheuvel 				      AARCH64_INSN_IMM_ADR);
243a257e025SArd Biesheuvel 
244a257e025SArd Biesheuvel 	/* patch ADRP to ADR if it is in range */
245a257e025SArd Biesheuvel 	if (!reloc_insn_imm(RELOC_OP_PREL, place, val & ~0xfff, 0, 21,
246a257e025SArd Biesheuvel 			    AARCH64_INSN_IMM_ADR)) {
247a257e025SArd Biesheuvel 		insn = le32_to_cpu(*place);
248a257e025SArd Biesheuvel 		insn &= ~BIT(31);
249a257e025SArd Biesheuvel 	} else {
250a257e025SArd Biesheuvel 		/* out of range for ADR -> emit a veneer */
251c8ebf64eSJessica Yu 		val = module_emit_veneer_for_adrp(mod, sechdrs, place, val & ~0xfff);
252a257e025SArd Biesheuvel 		if (!val)
253a257e025SArd Biesheuvel 			return -ENOEXEC;
254a257e025SArd Biesheuvel 		insn = aarch64_insn_gen_branch_imm((u64)place, val,
255a257e025SArd Biesheuvel 						   AARCH64_INSN_BRANCH_NOLINK);
256a257e025SArd Biesheuvel 	}
257a257e025SArd Biesheuvel 
258a257e025SArd Biesheuvel 	*place = cpu_to_le32(insn);
259a257e025SArd Biesheuvel 	return 0;
260a257e025SArd Biesheuvel }
261a257e025SArd Biesheuvel 
262257cb251SWill Deacon int apply_relocate_add(Elf64_Shdr *sechdrs,
263257cb251SWill Deacon 		       const char *strtab,
264257cb251SWill Deacon 		       unsigned int symindex,
265257cb251SWill Deacon 		       unsigned int relsec,
266257cb251SWill Deacon 		       struct module *me)
267257cb251SWill Deacon {
268257cb251SWill Deacon 	unsigned int i;
269257cb251SWill Deacon 	int ovf;
270257cb251SWill Deacon 	bool overflow_check;
271257cb251SWill Deacon 	Elf64_Sym *sym;
272257cb251SWill Deacon 	void *loc;
273257cb251SWill Deacon 	u64 val;
274257cb251SWill Deacon 	Elf64_Rela *rel = (void *)sechdrs[relsec].sh_addr;
275257cb251SWill Deacon 
276257cb251SWill Deacon 	for (i = 0; i < sechdrs[relsec].sh_size / sizeof(*rel); i++) {
277257cb251SWill Deacon 		/* loc corresponds to P in the AArch64 ELF document. */
278257cb251SWill Deacon 		loc = (void *)sechdrs[sechdrs[relsec].sh_info].sh_addr
279257cb251SWill Deacon 			+ rel[i].r_offset;
280257cb251SWill Deacon 
281257cb251SWill Deacon 		/* sym is the ELF symbol we're referring to. */
282257cb251SWill Deacon 		sym = (Elf64_Sym *)sechdrs[symindex].sh_addr
283257cb251SWill Deacon 			+ ELF64_R_SYM(rel[i].r_info);
284257cb251SWill Deacon 
285257cb251SWill Deacon 		/* val corresponds to (S + A) in the AArch64 ELF document. */
286257cb251SWill Deacon 		val = sym->st_value + rel[i].r_addend;
287257cb251SWill Deacon 
288257cb251SWill Deacon 		/* Check for overflow by default. */
289257cb251SWill Deacon 		overflow_check = true;
290257cb251SWill Deacon 
291257cb251SWill Deacon 		/* Perform the static relocation. */
292257cb251SWill Deacon 		switch (ELF64_R_TYPE(rel[i].r_info)) {
293257cb251SWill Deacon 		/* Null relocations. */
294257cb251SWill Deacon 		case R_ARM_NONE:
295257cb251SWill Deacon 		case R_AARCH64_NONE:
296257cb251SWill Deacon 			ovf = 0;
297257cb251SWill Deacon 			break;
298257cb251SWill Deacon 
299257cb251SWill Deacon 		/* Data relocations. */
300257cb251SWill Deacon 		case R_AARCH64_ABS64:
301257cb251SWill Deacon 			overflow_check = false;
302257cb251SWill Deacon 			ovf = reloc_data(RELOC_OP_ABS, loc, val, 64);
303257cb251SWill Deacon 			break;
304257cb251SWill Deacon 		case R_AARCH64_ABS32:
305257cb251SWill Deacon 			ovf = reloc_data(RELOC_OP_ABS, loc, val, 32);
306257cb251SWill Deacon 			break;
307257cb251SWill Deacon 		case R_AARCH64_ABS16:
308257cb251SWill Deacon 			ovf = reloc_data(RELOC_OP_ABS, loc, val, 16);
309257cb251SWill Deacon 			break;
310257cb251SWill Deacon 		case R_AARCH64_PREL64:
311257cb251SWill Deacon 			overflow_check = false;
312257cb251SWill Deacon 			ovf = reloc_data(RELOC_OP_PREL, loc, val, 64);
313257cb251SWill Deacon 			break;
314257cb251SWill Deacon 		case R_AARCH64_PREL32:
315257cb251SWill Deacon 			ovf = reloc_data(RELOC_OP_PREL, loc, val, 32);
316257cb251SWill Deacon 			break;
317257cb251SWill Deacon 		case R_AARCH64_PREL16:
318257cb251SWill Deacon 			ovf = reloc_data(RELOC_OP_PREL, loc, val, 16);
319257cb251SWill Deacon 			break;
320257cb251SWill Deacon 
321257cb251SWill Deacon 		/* MOVW instruction relocations. */
322257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G0_NC:
323257cb251SWill Deacon 			overflow_check = false;
324257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G0:
325257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 0,
326b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
327257cb251SWill Deacon 			break;
328257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G1_NC:
329257cb251SWill Deacon 			overflow_check = false;
330257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G1:
331257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 16,
332b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
333257cb251SWill Deacon 			break;
334257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G2_NC:
335257cb251SWill Deacon 			overflow_check = false;
336257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G2:
337257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 32,
338b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
339257cb251SWill Deacon 			break;
340257cb251SWill Deacon 		case R_AARCH64_MOVW_UABS_G3:
341257cb251SWill Deacon 			/* We're using the top bits so we can't overflow. */
342257cb251SWill Deacon 			overflow_check = false;
343257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 48,
344b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
345257cb251SWill Deacon 			break;
346257cb251SWill Deacon 		case R_AARCH64_MOVW_SABS_G0:
347257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 0,
348c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
349257cb251SWill Deacon 			break;
350257cb251SWill Deacon 		case R_AARCH64_MOVW_SABS_G1:
351257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 16,
352c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
353257cb251SWill Deacon 			break;
354257cb251SWill Deacon 		case R_AARCH64_MOVW_SABS_G2:
355257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 32,
356c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
357257cb251SWill Deacon 			break;
358257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G0_NC:
359257cb251SWill Deacon 			overflow_check = false;
360257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 0,
361b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
362257cb251SWill Deacon 			break;
363257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G0:
364257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 0,
365c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
366257cb251SWill Deacon 			break;
367257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G1_NC:
368257cb251SWill Deacon 			overflow_check = false;
369257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 16,
370b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
371257cb251SWill Deacon 			break;
372257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G1:
373257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 16,
374c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
375257cb251SWill Deacon 			break;
376257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G2_NC:
377257cb251SWill Deacon 			overflow_check = false;
378257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 32,
379b24a5575SArd Biesheuvel 					      AARCH64_INSN_IMM_MOVKZ);
380257cb251SWill Deacon 			break;
381257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G2:
382257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 32,
383c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
384257cb251SWill Deacon 			break;
385257cb251SWill Deacon 		case R_AARCH64_MOVW_PREL_G3:
386257cb251SWill Deacon 			/* We're using the top bits so we can't overflow. */
387257cb251SWill Deacon 			overflow_check = false;
388257cb251SWill Deacon 			ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 48,
389c84fced8SJiang Liu 					      AARCH64_INSN_IMM_MOVNZ);
390257cb251SWill Deacon 			break;
391257cb251SWill Deacon 
392257cb251SWill Deacon 		/* Immediate instruction relocations. */
393257cb251SWill Deacon 		case R_AARCH64_LD_PREL_LO19:
394257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 19,
395c84fced8SJiang Liu 					     AARCH64_INSN_IMM_19);
396257cb251SWill Deacon 			break;
397257cb251SWill Deacon 		case R_AARCH64_ADR_PREL_LO21:
398257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 0, 21,
399c84fced8SJiang Liu 					     AARCH64_INSN_IMM_ADR);
400257cb251SWill Deacon 			break;
401257cb251SWill Deacon 		case R_AARCH64_ADR_PREL_PG_HI21_NC:
402257cb251SWill Deacon 			overflow_check = false;
403257cb251SWill Deacon 		case R_AARCH64_ADR_PREL_PG_HI21:
404c8ebf64eSJessica Yu 			ovf = reloc_insn_adrp(me, sechdrs, loc, val);
405a257e025SArd Biesheuvel 			if (ovf && ovf != -ERANGE)
406a257e025SArd Biesheuvel 				return ovf;
407257cb251SWill Deacon 			break;
408257cb251SWill Deacon 		case R_AARCH64_ADD_ABS_LO12_NC:
409257cb251SWill Deacon 		case R_AARCH64_LDST8_ABS_LO12_NC:
410257cb251SWill Deacon 			overflow_check = false;
411257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 0, 12,
412c84fced8SJiang Liu 					     AARCH64_INSN_IMM_12);
413257cb251SWill Deacon 			break;
414257cb251SWill Deacon 		case R_AARCH64_LDST16_ABS_LO12_NC:
415257cb251SWill Deacon 			overflow_check = false;
416257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 1, 11,
417c84fced8SJiang Liu 					     AARCH64_INSN_IMM_12);
418257cb251SWill Deacon 			break;
419257cb251SWill Deacon 		case R_AARCH64_LDST32_ABS_LO12_NC:
420257cb251SWill Deacon 			overflow_check = false;
421257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 2, 10,
422c84fced8SJiang Liu 					     AARCH64_INSN_IMM_12);
423257cb251SWill Deacon 			break;
424257cb251SWill Deacon 		case R_AARCH64_LDST64_ABS_LO12_NC:
425257cb251SWill Deacon 			overflow_check = false;
426257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 3, 9,
427c84fced8SJiang Liu 					     AARCH64_INSN_IMM_12);
428257cb251SWill Deacon 			break;
429257cb251SWill Deacon 		case R_AARCH64_LDST128_ABS_LO12_NC:
430257cb251SWill Deacon 			overflow_check = false;
431257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 4, 8,
432c84fced8SJiang Liu 					     AARCH64_INSN_IMM_12);
433257cb251SWill Deacon 			break;
434257cb251SWill Deacon 		case R_AARCH64_TSTBR14:
435257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 14,
436c84fced8SJiang Liu 					     AARCH64_INSN_IMM_14);
437257cb251SWill Deacon 			break;
438257cb251SWill Deacon 		case R_AARCH64_CONDBR19:
439257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 19,
440c84fced8SJiang Liu 					     AARCH64_INSN_IMM_19);
441257cb251SWill Deacon 			break;
442257cb251SWill Deacon 		case R_AARCH64_JUMP26:
443257cb251SWill Deacon 		case R_AARCH64_CALL26:
444257cb251SWill Deacon 			ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 26,
445c84fced8SJiang Liu 					     AARCH64_INSN_IMM_26);
446fd045f6cSArd Biesheuvel 
447fd045f6cSArd Biesheuvel 			if (IS_ENABLED(CONFIG_ARM64_MODULE_PLTS) &&
448fd045f6cSArd Biesheuvel 			    ovf == -ERANGE) {
449c8ebf64eSJessica Yu 				val = module_emit_plt_entry(me, sechdrs, loc, &rel[i], sym);
4505e8307b9SArd Biesheuvel 				if (!val)
4515e8307b9SArd Biesheuvel 					return -ENOEXEC;
452fd045f6cSArd Biesheuvel 				ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2,
453fd045f6cSArd Biesheuvel 						     26, AARCH64_INSN_IMM_26);
454fd045f6cSArd Biesheuvel 			}
455257cb251SWill Deacon 			break;
456257cb251SWill Deacon 
457257cb251SWill Deacon 		default:
458257cb251SWill Deacon 			pr_err("module %s: unsupported RELA relocation: %llu\n",
459257cb251SWill Deacon 			       me->name, ELF64_R_TYPE(rel[i].r_info));
460257cb251SWill Deacon 			return -ENOEXEC;
461257cb251SWill Deacon 		}
462257cb251SWill Deacon 
463257cb251SWill Deacon 		if (overflow_check && ovf == -ERANGE)
464257cb251SWill Deacon 			goto overflow;
465257cb251SWill Deacon 
466257cb251SWill Deacon 	}
467257cb251SWill Deacon 
468257cb251SWill Deacon 	return 0;
469257cb251SWill Deacon 
470257cb251SWill Deacon overflow:
471257cb251SWill Deacon 	pr_err("module %s: overflow in relocation type %d val %Lx\n",
472257cb251SWill Deacon 	       me->name, (int)ELF64_R_TYPE(rel[i].r_info), val);
473257cb251SWill Deacon 	return -ENOEXEC;
474257cb251SWill Deacon }
475932ded4bSAndre Przywara 
476932ded4bSAndre Przywara int module_finalize(const Elf_Ehdr *hdr,
477932ded4bSAndre Przywara 		    const Elf_Shdr *sechdrs,
478932ded4bSAndre Przywara 		    struct module *me)
479932ded4bSAndre Przywara {
480932ded4bSAndre Przywara 	const Elf_Shdr *s, *se;
481932ded4bSAndre Przywara 	const char *secstrs = (void *)hdr + sechdrs[hdr->e_shstrndx].sh_offset;
482932ded4bSAndre Przywara 
483932ded4bSAndre Przywara 	for (s = sechdrs, se = sechdrs + hdr->e_shnum; s < se; s++) {
48442938868SWill Deacon 		if (strcmp(".altinstructions", secstrs + s->sh_name) == 0)
48542938868SWill Deacon 			apply_alternatives_module((void *)s->sh_addr, s->sh_size);
486e71a4e1bSArd Biesheuvel #ifdef CONFIG_ARM64_MODULE_PLTS
487e71a4e1bSArd Biesheuvel 		if (IS_ENABLED(CONFIG_DYNAMIC_FTRACE) &&
488e71a4e1bSArd Biesheuvel 		    !strcmp(".text.ftrace_trampoline", secstrs + s->sh_name))
489e71a4e1bSArd Biesheuvel 			me->arch.ftrace_trampoline = (void *)s->sh_addr;
490e71a4e1bSArd Biesheuvel #endif
491932ded4bSAndre Przywara 	}
492932ded4bSAndre Przywara 
493932ded4bSAndre Przywara 	return 0;
494932ded4bSAndre Przywara }
495