1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2257cb251SWill Deacon /* 3257cb251SWill Deacon * AArch64 loadable module support. 4257cb251SWill Deacon * 5257cb251SWill Deacon * Copyright (C) 2012 ARM Limited 6257cb251SWill Deacon * 7257cb251SWill Deacon * Author: Will Deacon <will.deacon@arm.com> 8257cb251SWill Deacon */ 9257cb251SWill Deacon 10257cb251SWill Deacon #include <linux/bitops.h> 11257cb251SWill Deacon #include <linux/elf.h> 12f1a54ae9SMark Rutland #include <linux/ftrace.h> 13257cb251SWill Deacon #include <linux/gfp.h> 1439d114ddSAndrey Ryabinin #include <linux/kasan.h> 15257cb251SWill Deacon #include <linux/kernel.h> 16257cb251SWill Deacon #include <linux/mm.h> 17257cb251SWill Deacon #include <linux/moduleloader.h> 18257cb251SWill Deacon #include <linux/vmalloc.h> 192c2b282dSPaul Walmsley #include <asm/alternative.h> 20c84fced8SJiang Liu #include <asm/insn.h> 21932ded4bSAndre Przywara #include <asm/sections.h> 22c84fced8SJiang Liu 23257cb251SWill Deacon void *module_alloc(unsigned long size) 24257cb251SWill Deacon { 256f496a55SArd Biesheuvel u64 module_alloc_end = module_alloc_base + MODULES_VSIZE; 260c2cf6d9SFlorian Fainelli gfp_t gfp_mask = GFP_KERNEL; 2739d114ddSAndrey Ryabinin void *p; 2839d114ddSAndrey Ryabinin 290c2cf6d9SFlorian Fainelli /* Silence the initial allocation */ 300c2cf6d9SFlorian Fainelli if (IS_ENABLED(CONFIG_ARM64_MODULE_PLTS)) 310c2cf6d9SFlorian Fainelli gfp_mask |= __GFP_NOWARN; 320c2cf6d9SFlorian Fainelli 330fea6e9aSAndrey Konovalov if (IS_ENABLED(CONFIG_KASAN_GENERIC) || 340fea6e9aSAndrey Konovalov IS_ENABLED(CONFIG_KASAN_SW_TAGS)) 356f496a55SArd Biesheuvel /* don't exceed the static module region - see below */ 366f496a55SArd Biesheuvel module_alloc_end = MODULES_END; 376f496a55SArd Biesheuvel 38f80fb3a3SArd Biesheuvel p = __vmalloc_node_range(size, MODULE_ALIGN, module_alloc_base, 39dfd437a2SLinus Torvalds module_alloc_end, gfp_mask, PAGE_KERNEL, 0, 40cb9e3c29SAndrey Ryabinin NUMA_NO_NODE, __builtin_return_address(0)); 4139d114ddSAndrey Ryabinin 42fd045f6cSArd Biesheuvel if (!p && IS_ENABLED(CONFIG_ARM64_MODULE_PLTS) && 43*31d02e7aSLecopzer Chen (IS_ENABLED(CONFIG_KASAN_VMALLOC) || 44*31d02e7aSLecopzer Chen (!IS_ENABLED(CONFIG_KASAN_GENERIC) && 45*31d02e7aSLecopzer Chen !IS_ENABLED(CONFIG_KASAN_SW_TAGS)))) 46fd045f6cSArd Biesheuvel /* 47*31d02e7aSLecopzer Chen * KASAN without KASAN_VMALLOC can only deal with module 48*31d02e7aSLecopzer Chen * allocations being served from the reserved module region, 49*31d02e7aSLecopzer Chen * since the remainder of the vmalloc region is already 50*31d02e7aSLecopzer Chen * backed by zero shadow pages, and punching holes into it 51*31d02e7aSLecopzer Chen * is non-trivial. Since the module region is not randomized 52*31d02e7aSLecopzer Chen * when KASAN is enabled without KASAN_VMALLOC, it is even 53fd045f6cSArd Biesheuvel * less likely that the module region gets exhausted, so we 54fd045f6cSArd Biesheuvel * can simply omit this fallback in that case. 55fd045f6cSArd Biesheuvel */ 56f2b9ba87SArd Biesheuvel p = __vmalloc_node_range(size, MODULE_ALIGN, module_alloc_base, 57b2eed9b5SArd Biesheuvel module_alloc_base + SZ_2G, GFP_KERNEL, 587dfac3c5SArd Biesheuvel PAGE_KERNEL, 0, NUMA_NO_NODE, 59f2b9ba87SArd Biesheuvel __builtin_return_address(0)); 60fd045f6cSArd Biesheuvel 6139d114ddSAndrey Ryabinin if (p && (kasan_module_alloc(p, size) < 0)) { 6239d114ddSAndrey Ryabinin vfree(p); 6339d114ddSAndrey Ryabinin return NULL; 6439d114ddSAndrey Ryabinin } 6539d114ddSAndrey Ryabinin 6639d114ddSAndrey Ryabinin return p; 67257cb251SWill Deacon } 68257cb251SWill Deacon 69257cb251SWill Deacon enum aarch64_reloc_op { 70257cb251SWill Deacon RELOC_OP_NONE, 71257cb251SWill Deacon RELOC_OP_ABS, 72257cb251SWill Deacon RELOC_OP_PREL, 73257cb251SWill Deacon RELOC_OP_PAGE, 74257cb251SWill Deacon }; 75257cb251SWill Deacon 7602129ae5SLuc Van Oostenryck static u64 do_reloc(enum aarch64_reloc_op reloc_op, __le32 *place, u64 val) 77257cb251SWill Deacon { 78257cb251SWill Deacon switch (reloc_op) { 79257cb251SWill Deacon case RELOC_OP_ABS: 80257cb251SWill Deacon return val; 81257cb251SWill Deacon case RELOC_OP_PREL: 82257cb251SWill Deacon return val - (u64)place; 83257cb251SWill Deacon case RELOC_OP_PAGE: 84257cb251SWill Deacon return (val & ~0xfff) - ((u64)place & ~0xfff); 85257cb251SWill Deacon case RELOC_OP_NONE: 86257cb251SWill Deacon return 0; 87257cb251SWill Deacon } 88257cb251SWill Deacon 89257cb251SWill Deacon pr_err("do_reloc: unknown relocation operation %d\n", reloc_op); 90257cb251SWill Deacon return 0; 91257cb251SWill Deacon } 92257cb251SWill Deacon 93257cb251SWill Deacon static int reloc_data(enum aarch64_reloc_op op, void *place, u64 val, int len) 94257cb251SWill Deacon { 95257cb251SWill Deacon s64 sval = do_reloc(op, place, val); 96257cb251SWill Deacon 971cf24a2cSArd Biesheuvel /* 981cf24a2cSArd Biesheuvel * The ELF psABI for AArch64 documents the 16-bit and 32-bit place 993fd00bebSArd Biesheuvel * relative and absolute relocations as having a range of [-2^15, 2^16) 1003fd00bebSArd Biesheuvel * or [-2^31, 2^32), respectively. However, in order to be able to 1013fd00bebSArd Biesheuvel * detect overflows reliably, we have to choose whether we interpret 1023fd00bebSArd Biesheuvel * such quantities as signed or as unsigned, and stick with it. 1031cf24a2cSArd Biesheuvel * The way we organize our address space requires a signed 1041cf24a2cSArd Biesheuvel * interpretation of 32-bit relative references, so let's use that 1051cf24a2cSArd Biesheuvel * for all R_AARCH64_PRELxx relocations. This means our upper 1061cf24a2cSArd Biesheuvel * bound for overflow detection should be Sxx_MAX rather than Uxx_MAX. 1071cf24a2cSArd Biesheuvel */ 1081cf24a2cSArd Biesheuvel 109257cb251SWill Deacon switch (len) { 110257cb251SWill Deacon case 16: 111257cb251SWill Deacon *(s16 *)place = sval; 1123fd00bebSArd Biesheuvel switch (op) { 1133fd00bebSArd Biesheuvel case RELOC_OP_ABS: 1143fd00bebSArd Biesheuvel if (sval < 0 || sval > U16_MAX) 1153fd00bebSArd Biesheuvel return -ERANGE; 1163fd00bebSArd Biesheuvel break; 1173fd00bebSArd Biesheuvel case RELOC_OP_PREL: 1181cf24a2cSArd Biesheuvel if (sval < S16_MIN || sval > S16_MAX) 119f9308969SArd Biesheuvel return -ERANGE; 120257cb251SWill Deacon break; 1213fd00bebSArd Biesheuvel default: 1223fd00bebSArd Biesheuvel pr_err("Invalid 16-bit data relocation (%d)\n", op); 1233fd00bebSArd Biesheuvel return 0; 1243fd00bebSArd Biesheuvel } 1253fd00bebSArd Biesheuvel break; 126257cb251SWill Deacon case 32: 127257cb251SWill Deacon *(s32 *)place = sval; 1283fd00bebSArd Biesheuvel switch (op) { 1293fd00bebSArd Biesheuvel case RELOC_OP_ABS: 1303fd00bebSArd Biesheuvel if (sval < 0 || sval > U32_MAX) 1313fd00bebSArd Biesheuvel return -ERANGE; 1323fd00bebSArd Biesheuvel break; 1333fd00bebSArd Biesheuvel case RELOC_OP_PREL: 1341cf24a2cSArd Biesheuvel if (sval < S32_MIN || sval > S32_MAX) 135f9308969SArd Biesheuvel return -ERANGE; 136257cb251SWill Deacon break; 1373fd00bebSArd Biesheuvel default: 1383fd00bebSArd Biesheuvel pr_err("Invalid 32-bit data relocation (%d)\n", op); 1393fd00bebSArd Biesheuvel return 0; 1403fd00bebSArd Biesheuvel } 1413fd00bebSArd Biesheuvel break; 142257cb251SWill Deacon case 64: 143257cb251SWill Deacon *(s64 *)place = sval; 144257cb251SWill Deacon break; 145257cb251SWill Deacon default: 146257cb251SWill Deacon pr_err("Invalid length (%d) for data relocation\n", len); 147257cb251SWill Deacon return 0; 148257cb251SWill Deacon } 149257cb251SWill Deacon return 0; 150257cb251SWill Deacon } 151257cb251SWill Deacon 152b24a5575SArd Biesheuvel enum aarch64_insn_movw_imm_type { 153b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVNZ, 154b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ, 155b24a5575SArd Biesheuvel }; 156b24a5575SArd Biesheuvel 15702129ae5SLuc Van Oostenryck static int reloc_insn_movw(enum aarch64_reloc_op op, __le32 *place, u64 val, 158b24a5575SArd Biesheuvel int lsb, enum aarch64_insn_movw_imm_type imm_type) 159257cb251SWill Deacon { 160b24a5575SArd Biesheuvel u64 imm; 161c84fced8SJiang Liu s64 sval; 16202129ae5SLuc Van Oostenryck u32 insn = le32_to_cpu(*place); 163257cb251SWill Deacon 164c84fced8SJiang Liu sval = do_reloc(op, place, val); 165b24a5575SArd Biesheuvel imm = sval >> lsb; 166122e2fa0SWill Deacon 167c84fced8SJiang Liu if (imm_type == AARCH64_INSN_IMM_MOVNZ) { 168257cb251SWill Deacon /* 169257cb251SWill Deacon * For signed MOVW relocations, we have to manipulate the 170257cb251SWill Deacon * instruction encoding depending on whether or not the 171257cb251SWill Deacon * immediate is less than zero. 172257cb251SWill Deacon */ 173257cb251SWill Deacon insn &= ~(3 << 29); 174b24a5575SArd Biesheuvel if (sval >= 0) { 175257cb251SWill Deacon /* >=0: Set the instruction to MOVZ (opcode 10b). */ 176257cb251SWill Deacon insn |= 2 << 29; 177257cb251SWill Deacon } else { 178257cb251SWill Deacon /* 179257cb251SWill Deacon * <0: Set the instruction to MOVN (opcode 00b). 180257cb251SWill Deacon * Since we've masked the opcode already, we 181257cb251SWill Deacon * don't need to do anything other than 182257cb251SWill Deacon * inverting the new immediate field. 183257cb251SWill Deacon */ 184257cb251SWill Deacon imm = ~imm; 185257cb251SWill Deacon } 186257cb251SWill Deacon } 187257cb251SWill Deacon 188257cb251SWill Deacon /* Update the instruction with the new encoding. */ 189b24a5575SArd Biesheuvel insn = aarch64_insn_encode_immediate(AARCH64_INSN_IMM_16, insn, imm); 19002129ae5SLuc Van Oostenryck *place = cpu_to_le32(insn); 191257cb251SWill Deacon 192b24a5575SArd Biesheuvel if (imm > U16_MAX) 193257cb251SWill Deacon return -ERANGE; 194257cb251SWill Deacon 195257cb251SWill Deacon return 0; 196257cb251SWill Deacon } 197257cb251SWill Deacon 19802129ae5SLuc Van Oostenryck static int reloc_insn_imm(enum aarch64_reloc_op op, __le32 *place, u64 val, 199c84fced8SJiang Liu int lsb, int len, enum aarch64_insn_imm_type imm_type) 200257cb251SWill Deacon { 201257cb251SWill Deacon u64 imm, imm_mask; 202257cb251SWill Deacon s64 sval; 20302129ae5SLuc Van Oostenryck u32 insn = le32_to_cpu(*place); 204257cb251SWill Deacon 205257cb251SWill Deacon /* Calculate the relocation value. */ 206257cb251SWill Deacon sval = do_reloc(op, place, val); 207257cb251SWill Deacon sval >>= lsb; 208257cb251SWill Deacon 209257cb251SWill Deacon /* Extract the value bits and shift them to bit 0. */ 210257cb251SWill Deacon imm_mask = (BIT(lsb + len) - 1) >> lsb; 211257cb251SWill Deacon imm = sval & imm_mask; 212257cb251SWill Deacon 213257cb251SWill Deacon /* Update the instruction's immediate field. */ 214c84fced8SJiang Liu insn = aarch64_insn_encode_immediate(imm_type, insn, imm); 21502129ae5SLuc Van Oostenryck *place = cpu_to_le32(insn); 216257cb251SWill Deacon 217257cb251SWill Deacon /* 218257cb251SWill Deacon * Extract the upper value bits (including the sign bit) and 219257cb251SWill Deacon * shift them to bit 0. 220257cb251SWill Deacon */ 221257cb251SWill Deacon sval = (s64)(sval & ~(imm_mask >> 1)) >> (len - 1); 222257cb251SWill Deacon 223257cb251SWill Deacon /* 224257cb251SWill Deacon * Overflow has occurred if the upper bits are not all equal to 225257cb251SWill Deacon * the sign bit of the value. 226257cb251SWill Deacon */ 227257cb251SWill Deacon if ((u64)(sval + 1) >= 2) 228257cb251SWill Deacon return -ERANGE; 229257cb251SWill Deacon 230257cb251SWill Deacon return 0; 231257cb251SWill Deacon } 232257cb251SWill Deacon 233c8ebf64eSJessica Yu static int reloc_insn_adrp(struct module *mod, Elf64_Shdr *sechdrs, 234c8ebf64eSJessica Yu __le32 *place, u64 val) 235a257e025SArd Biesheuvel { 236a257e025SArd Biesheuvel u32 insn; 237a257e025SArd Biesheuvel 238bdb85cd1SArd Biesheuvel if (!is_forbidden_offset_for_adrp(place)) 239a257e025SArd Biesheuvel return reloc_insn_imm(RELOC_OP_PAGE, place, val, 12, 21, 240a257e025SArd Biesheuvel AARCH64_INSN_IMM_ADR); 241a257e025SArd Biesheuvel 242a257e025SArd Biesheuvel /* patch ADRP to ADR if it is in range */ 243a257e025SArd Biesheuvel if (!reloc_insn_imm(RELOC_OP_PREL, place, val & ~0xfff, 0, 21, 244a257e025SArd Biesheuvel AARCH64_INSN_IMM_ADR)) { 245a257e025SArd Biesheuvel insn = le32_to_cpu(*place); 246a257e025SArd Biesheuvel insn &= ~BIT(31); 247a257e025SArd Biesheuvel } else { 248a257e025SArd Biesheuvel /* out of range for ADR -> emit a veneer */ 249c8ebf64eSJessica Yu val = module_emit_veneer_for_adrp(mod, sechdrs, place, val & ~0xfff); 250a257e025SArd Biesheuvel if (!val) 251a257e025SArd Biesheuvel return -ENOEXEC; 252a257e025SArd Biesheuvel insn = aarch64_insn_gen_branch_imm((u64)place, val, 253a257e025SArd Biesheuvel AARCH64_INSN_BRANCH_NOLINK); 254a257e025SArd Biesheuvel } 255a257e025SArd Biesheuvel 256a257e025SArd Biesheuvel *place = cpu_to_le32(insn); 257a257e025SArd Biesheuvel return 0; 258a257e025SArd Biesheuvel } 259a257e025SArd Biesheuvel 260257cb251SWill Deacon int apply_relocate_add(Elf64_Shdr *sechdrs, 261257cb251SWill Deacon const char *strtab, 262257cb251SWill Deacon unsigned int symindex, 263257cb251SWill Deacon unsigned int relsec, 264257cb251SWill Deacon struct module *me) 265257cb251SWill Deacon { 266257cb251SWill Deacon unsigned int i; 267257cb251SWill Deacon int ovf; 268257cb251SWill Deacon bool overflow_check; 269257cb251SWill Deacon Elf64_Sym *sym; 270257cb251SWill Deacon void *loc; 271257cb251SWill Deacon u64 val; 272257cb251SWill Deacon Elf64_Rela *rel = (void *)sechdrs[relsec].sh_addr; 273257cb251SWill Deacon 274257cb251SWill Deacon for (i = 0; i < sechdrs[relsec].sh_size / sizeof(*rel); i++) { 275257cb251SWill Deacon /* loc corresponds to P in the AArch64 ELF document. */ 276257cb251SWill Deacon loc = (void *)sechdrs[sechdrs[relsec].sh_info].sh_addr 277257cb251SWill Deacon + rel[i].r_offset; 278257cb251SWill Deacon 279257cb251SWill Deacon /* sym is the ELF symbol we're referring to. */ 280257cb251SWill Deacon sym = (Elf64_Sym *)sechdrs[symindex].sh_addr 281257cb251SWill Deacon + ELF64_R_SYM(rel[i].r_info); 282257cb251SWill Deacon 283257cb251SWill Deacon /* val corresponds to (S + A) in the AArch64 ELF document. */ 284257cb251SWill Deacon val = sym->st_value + rel[i].r_addend; 285257cb251SWill Deacon 286257cb251SWill Deacon /* Check for overflow by default. */ 287257cb251SWill Deacon overflow_check = true; 288257cb251SWill Deacon 289257cb251SWill Deacon /* Perform the static relocation. */ 290257cb251SWill Deacon switch (ELF64_R_TYPE(rel[i].r_info)) { 291257cb251SWill Deacon /* Null relocations. */ 292257cb251SWill Deacon case R_ARM_NONE: 293257cb251SWill Deacon case R_AARCH64_NONE: 294257cb251SWill Deacon ovf = 0; 295257cb251SWill Deacon break; 296257cb251SWill Deacon 297257cb251SWill Deacon /* Data relocations. */ 298257cb251SWill Deacon case R_AARCH64_ABS64: 299257cb251SWill Deacon overflow_check = false; 300257cb251SWill Deacon ovf = reloc_data(RELOC_OP_ABS, loc, val, 64); 301257cb251SWill Deacon break; 302257cb251SWill Deacon case R_AARCH64_ABS32: 303257cb251SWill Deacon ovf = reloc_data(RELOC_OP_ABS, loc, val, 32); 304257cb251SWill Deacon break; 305257cb251SWill Deacon case R_AARCH64_ABS16: 306257cb251SWill Deacon ovf = reloc_data(RELOC_OP_ABS, loc, val, 16); 307257cb251SWill Deacon break; 308257cb251SWill Deacon case R_AARCH64_PREL64: 309257cb251SWill Deacon overflow_check = false; 310257cb251SWill Deacon ovf = reloc_data(RELOC_OP_PREL, loc, val, 64); 311257cb251SWill Deacon break; 312257cb251SWill Deacon case R_AARCH64_PREL32: 313257cb251SWill Deacon ovf = reloc_data(RELOC_OP_PREL, loc, val, 32); 314257cb251SWill Deacon break; 315257cb251SWill Deacon case R_AARCH64_PREL16: 316257cb251SWill Deacon ovf = reloc_data(RELOC_OP_PREL, loc, val, 16); 317257cb251SWill Deacon break; 318257cb251SWill Deacon 319257cb251SWill Deacon /* MOVW instruction relocations. */ 320257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G0_NC: 321257cb251SWill Deacon overflow_check = false; 322df561f66SGustavo A. R. Silva fallthrough; 323257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G0: 324257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 0, 325b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 326257cb251SWill Deacon break; 327257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G1_NC: 328257cb251SWill Deacon overflow_check = false; 329df561f66SGustavo A. R. Silva fallthrough; 330257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G1: 331257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 16, 332b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 333257cb251SWill Deacon break; 334257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G2_NC: 335257cb251SWill Deacon overflow_check = false; 336df561f66SGustavo A. R. Silva fallthrough; 337257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G2: 338257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 32, 339b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 340257cb251SWill Deacon break; 341257cb251SWill Deacon case R_AARCH64_MOVW_UABS_G3: 342257cb251SWill Deacon /* We're using the top bits so we can't overflow. */ 343257cb251SWill Deacon overflow_check = false; 344257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 48, 345b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 346257cb251SWill Deacon break; 347257cb251SWill Deacon case R_AARCH64_MOVW_SABS_G0: 348257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 0, 349c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 350257cb251SWill Deacon break; 351257cb251SWill Deacon case R_AARCH64_MOVW_SABS_G1: 352257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 16, 353c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 354257cb251SWill Deacon break; 355257cb251SWill Deacon case R_AARCH64_MOVW_SABS_G2: 356257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_ABS, loc, val, 32, 357c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 358257cb251SWill Deacon break; 359257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G0_NC: 360257cb251SWill Deacon overflow_check = false; 361257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 0, 362b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 363257cb251SWill Deacon break; 364257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G0: 365257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 0, 366c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 367257cb251SWill Deacon break; 368257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G1_NC: 369257cb251SWill Deacon overflow_check = false; 370257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 16, 371b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 372257cb251SWill Deacon break; 373257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G1: 374257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 16, 375c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 376257cb251SWill Deacon break; 377257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G2_NC: 378257cb251SWill Deacon overflow_check = false; 379257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 32, 380b24a5575SArd Biesheuvel AARCH64_INSN_IMM_MOVKZ); 381257cb251SWill Deacon break; 382257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G2: 383257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 32, 384c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 385257cb251SWill Deacon break; 386257cb251SWill Deacon case R_AARCH64_MOVW_PREL_G3: 387257cb251SWill Deacon /* We're using the top bits so we can't overflow. */ 388257cb251SWill Deacon overflow_check = false; 389257cb251SWill Deacon ovf = reloc_insn_movw(RELOC_OP_PREL, loc, val, 48, 390c84fced8SJiang Liu AARCH64_INSN_IMM_MOVNZ); 391257cb251SWill Deacon break; 392257cb251SWill Deacon 393257cb251SWill Deacon /* Immediate instruction relocations. */ 394257cb251SWill Deacon case R_AARCH64_LD_PREL_LO19: 395257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 19, 396c84fced8SJiang Liu AARCH64_INSN_IMM_19); 397257cb251SWill Deacon break; 398257cb251SWill Deacon case R_AARCH64_ADR_PREL_LO21: 399257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 0, 21, 400c84fced8SJiang Liu AARCH64_INSN_IMM_ADR); 401257cb251SWill Deacon break; 402257cb251SWill Deacon case R_AARCH64_ADR_PREL_PG_HI21_NC: 403257cb251SWill Deacon overflow_check = false; 404df561f66SGustavo A. R. Silva fallthrough; 405257cb251SWill Deacon case R_AARCH64_ADR_PREL_PG_HI21: 406c8ebf64eSJessica Yu ovf = reloc_insn_adrp(me, sechdrs, loc, val); 407a257e025SArd Biesheuvel if (ovf && ovf != -ERANGE) 408a257e025SArd Biesheuvel return ovf; 409257cb251SWill Deacon break; 410257cb251SWill Deacon case R_AARCH64_ADD_ABS_LO12_NC: 411257cb251SWill Deacon case R_AARCH64_LDST8_ABS_LO12_NC: 412257cb251SWill Deacon overflow_check = false; 413257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 0, 12, 414c84fced8SJiang Liu AARCH64_INSN_IMM_12); 415257cb251SWill Deacon break; 416257cb251SWill Deacon case R_AARCH64_LDST16_ABS_LO12_NC: 417257cb251SWill Deacon overflow_check = false; 418257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 1, 11, 419c84fced8SJiang Liu AARCH64_INSN_IMM_12); 420257cb251SWill Deacon break; 421257cb251SWill Deacon case R_AARCH64_LDST32_ABS_LO12_NC: 422257cb251SWill Deacon overflow_check = false; 423257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 2, 10, 424c84fced8SJiang Liu AARCH64_INSN_IMM_12); 425257cb251SWill Deacon break; 426257cb251SWill Deacon case R_AARCH64_LDST64_ABS_LO12_NC: 427257cb251SWill Deacon overflow_check = false; 428257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 3, 9, 429c84fced8SJiang Liu AARCH64_INSN_IMM_12); 430257cb251SWill Deacon break; 431257cb251SWill Deacon case R_AARCH64_LDST128_ABS_LO12_NC: 432257cb251SWill Deacon overflow_check = false; 433257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_ABS, loc, val, 4, 8, 434c84fced8SJiang Liu AARCH64_INSN_IMM_12); 435257cb251SWill Deacon break; 436257cb251SWill Deacon case R_AARCH64_TSTBR14: 437257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 14, 438c84fced8SJiang Liu AARCH64_INSN_IMM_14); 439257cb251SWill Deacon break; 440257cb251SWill Deacon case R_AARCH64_CONDBR19: 441257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 19, 442c84fced8SJiang Liu AARCH64_INSN_IMM_19); 443257cb251SWill Deacon break; 444257cb251SWill Deacon case R_AARCH64_JUMP26: 445257cb251SWill Deacon case R_AARCH64_CALL26: 446257cb251SWill Deacon ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 26, 447c84fced8SJiang Liu AARCH64_INSN_IMM_26); 448fd045f6cSArd Biesheuvel 449fd045f6cSArd Biesheuvel if (IS_ENABLED(CONFIG_ARM64_MODULE_PLTS) && 450fd045f6cSArd Biesheuvel ovf == -ERANGE) { 451c8ebf64eSJessica Yu val = module_emit_plt_entry(me, sechdrs, loc, &rel[i], sym); 4525e8307b9SArd Biesheuvel if (!val) 4535e8307b9SArd Biesheuvel return -ENOEXEC; 454fd045f6cSArd Biesheuvel ovf = reloc_insn_imm(RELOC_OP_PREL, loc, val, 2, 455fd045f6cSArd Biesheuvel 26, AARCH64_INSN_IMM_26); 456fd045f6cSArd Biesheuvel } 457257cb251SWill Deacon break; 458257cb251SWill Deacon 459257cb251SWill Deacon default: 460257cb251SWill Deacon pr_err("module %s: unsupported RELA relocation: %llu\n", 461257cb251SWill Deacon me->name, ELF64_R_TYPE(rel[i].r_info)); 462257cb251SWill Deacon return -ENOEXEC; 463257cb251SWill Deacon } 464257cb251SWill Deacon 465257cb251SWill Deacon if (overflow_check && ovf == -ERANGE) 466257cb251SWill Deacon goto overflow; 467257cb251SWill Deacon 468257cb251SWill Deacon } 469257cb251SWill Deacon 470257cb251SWill Deacon return 0; 471257cb251SWill Deacon 472257cb251SWill Deacon overflow: 473257cb251SWill Deacon pr_err("module %s: overflow in relocation type %d val %Lx\n", 474257cb251SWill Deacon me->name, (int)ELF64_R_TYPE(rel[i].r_info), val); 475257cb251SWill Deacon return -ENOEXEC; 476257cb251SWill Deacon } 477932ded4bSAndre Przywara 478bd8b21d3SMark Rutland static const Elf_Shdr *find_section(const Elf_Ehdr *hdr, 479932ded4bSAndre Przywara const Elf_Shdr *sechdrs, 480bd8b21d3SMark Rutland const char *name) 481932ded4bSAndre Przywara { 482932ded4bSAndre Przywara const Elf_Shdr *s, *se; 483932ded4bSAndre Przywara const char *secstrs = (void *)hdr + sechdrs[hdr->e_shstrndx].sh_offset; 484932ded4bSAndre Przywara 485932ded4bSAndre Przywara for (s = sechdrs, se = sechdrs + hdr->e_shnum; s < se; s++) { 486bd8b21d3SMark Rutland if (strcmp(name, secstrs + s->sh_name) == 0) 487bd8b21d3SMark Rutland return s; 488932ded4bSAndre Przywara } 489932ded4bSAndre Przywara 490bd8b21d3SMark Rutland return NULL; 491bd8b21d3SMark Rutland } 492bd8b21d3SMark Rutland 4933b23e499STorsten Duwe static inline void __init_plt(struct plt_entry *plt, unsigned long addr) 4943b23e499STorsten Duwe { 4953b23e499STorsten Duwe *plt = get_plt_entry(addr, plt); 4963b23e499STorsten Duwe } 4973b23e499STorsten Duwe 498f1a54ae9SMark Rutland static int module_init_ftrace_plt(const Elf_Ehdr *hdr, 499f1a54ae9SMark Rutland const Elf_Shdr *sechdrs, 500f1a54ae9SMark Rutland struct module *mod) 501f1a54ae9SMark Rutland { 502f1a54ae9SMark Rutland #if defined(CONFIG_ARM64_MODULE_PLTS) && defined(CONFIG_DYNAMIC_FTRACE) 503f1a54ae9SMark Rutland const Elf_Shdr *s; 5043b23e499STorsten Duwe struct plt_entry *plts; 505f1a54ae9SMark Rutland 506f1a54ae9SMark Rutland s = find_section(hdr, sechdrs, ".text.ftrace_trampoline"); 507f1a54ae9SMark Rutland if (!s) 508f1a54ae9SMark Rutland return -ENOEXEC; 509f1a54ae9SMark Rutland 5103b23e499STorsten Duwe plts = (void *)s->sh_addr; 5113b23e499STorsten Duwe 5123b23e499STorsten Duwe __init_plt(&plts[FTRACE_PLT_IDX], FTRACE_ADDR); 5133b23e499STorsten Duwe 5143b23e499STorsten Duwe if (IS_ENABLED(CONFIG_DYNAMIC_FTRACE_WITH_REGS)) 5153b23e499STorsten Duwe __init_plt(&plts[FTRACE_REGS_PLT_IDX], FTRACE_REGS_ADDR); 5163b23e499STorsten Duwe 5173b23e499STorsten Duwe mod->arch.ftrace_trampolines = plts; 518f1a54ae9SMark Rutland #endif 519f1a54ae9SMark Rutland return 0; 520f1a54ae9SMark Rutland } 521f1a54ae9SMark Rutland 522bd8b21d3SMark Rutland int module_finalize(const Elf_Ehdr *hdr, 523bd8b21d3SMark Rutland const Elf_Shdr *sechdrs, 524bd8b21d3SMark Rutland struct module *me) 525bd8b21d3SMark Rutland { 526bd8b21d3SMark Rutland const Elf_Shdr *s; 527bd8b21d3SMark Rutland s = find_section(hdr, sechdrs, ".altinstructions"); 528bd8b21d3SMark Rutland if (s) 529bd8b21d3SMark Rutland apply_alternatives_module((void *)s->sh_addr, s->sh_size); 530bd8b21d3SMark Rutland 531f1a54ae9SMark Rutland return module_init_ftrace_plt(hdr, sechdrs, me); 532932ded4bSAndre Przywara } 533