xref: /openbmc/linux/arch/arm64/kernel/cpuinfo.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2df857416SMark Rutland /*
3df857416SMark Rutland  * Record and handle CPU attributes.
4df857416SMark Rutland  *
5df857416SMark Rutland  * Copyright (C) 2014 ARM Ltd.
6df857416SMark Rutland  */
7df857416SMark Rutland #include <asm/arch_timer.h>
802f7760eSWill Deacon #include <asm/cache.h>
9df857416SMark Rutland #include <asm/cpu.h>
10df857416SMark Rutland #include <asm/cputype.h>
11e116a375SAndre Przywara #include <asm/cpufeature.h>
122e0f2478SDave Martin #include <asm/fpsimd.h>
13df857416SMark Rutland 
1459ccc0d4SMark Rutland #include <linux/bitops.h>
1580c517b0SArd Biesheuvel #include <linux/bug.h>
16e47b020aSCatalin Marinas #include <linux/compat.h>
17e47b020aSCatalin Marinas #include <linux/elf.h>
18df857416SMark Rutland #include <linux/init.h>
19127161aaSMark Rutland #include <linux/kernel.h>
2012d11817SSuzuki K. Poulose #include <linux/personality.h>
2180c517b0SArd Biesheuvel #include <linux/preempt.h>
2259ccc0d4SMark Rutland #include <linux/printk.h>
2312d11817SSuzuki K. Poulose #include <linux/seq_file.h>
2412d11817SSuzuki K. Poulose #include <linux/sched.h>
25df857416SMark Rutland #include <linux/smp.h>
2692e788b7SYang Shi #include <linux/delay.h>
27df857416SMark Rutland 
28df857416SMark Rutland /*
29df857416SMark Rutland  * In case the boot CPU is hotpluggable, we record its initial state and
30df857416SMark Rutland  * current state separately. Certain system registers may contain different
31df857416SMark Rutland  * values depending on configuration at or after reset.
32df857416SMark Rutland  */
33df857416SMark Rutland DEFINE_PER_CPU(struct cpuinfo_arm64, cpu_data);
34df857416SMark Rutland static struct cpuinfo_arm64 boot_cpu_data;
35df857416SMark Rutland 
icache_policy_str(int l1ip)36dabb128dSMark Brown static inline const char *icache_policy_str(int l1ip)
37dabb128dSMark Brown {
38dabb128dSMark Brown 	switch (l1ip) {
395b345e39SMark Brown 	case CTR_EL0_L1Ip_VPIPT:
40dabb128dSMark Brown 		return "VPIPT";
415b345e39SMark Brown 	case CTR_EL0_L1Ip_VIPT:
42dabb128dSMark Brown 		return "VIPT";
435b345e39SMark Brown 	case CTR_EL0_L1Ip_PIPT:
44dabb128dSMark Brown 		return "PIPT";
45dabb128dSMark Brown 	default:
46dabb128dSMark Brown 		return "RESERVED/UNKNOWN";
47dabb128dSMark Brown 	}
48dabb128dSMark Brown }
4959ccc0d4SMark Rutland 
5059ccc0d4SMark Rutland unsigned long __icache_flags;
5159ccc0d4SMark Rutland 
529299b247SDave Martin static const char *const hwcap_str[] = {
534e56de82SAnshuman Khandual 	[KERNEL_HWCAP_FP]		= "fp",
544e56de82SAnshuman Khandual 	[KERNEL_HWCAP_ASIMD]		= "asimd",
554e56de82SAnshuman Khandual 	[KERNEL_HWCAP_EVTSTRM]		= "evtstrm",
564e56de82SAnshuman Khandual 	[KERNEL_HWCAP_AES]		= "aes",
574e56de82SAnshuman Khandual 	[KERNEL_HWCAP_PMULL]		= "pmull",
584e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SHA1]		= "sha1",
594e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SHA2]		= "sha2",
604e56de82SAnshuman Khandual 	[KERNEL_HWCAP_CRC32]		= "crc32",
614e56de82SAnshuman Khandual 	[KERNEL_HWCAP_ATOMICS]		= "atomics",
624e56de82SAnshuman Khandual 	[KERNEL_HWCAP_FPHP]		= "fphp",
634e56de82SAnshuman Khandual 	[KERNEL_HWCAP_ASIMDHP]		= "asimdhp",
644e56de82SAnshuman Khandual 	[KERNEL_HWCAP_CPUID]		= "cpuid",
654e56de82SAnshuman Khandual 	[KERNEL_HWCAP_ASIMDRDM]		= "asimdrdm",
664e56de82SAnshuman Khandual 	[KERNEL_HWCAP_JSCVT]		= "jscvt",
674e56de82SAnshuman Khandual 	[KERNEL_HWCAP_FCMA]		= "fcma",
684e56de82SAnshuman Khandual 	[KERNEL_HWCAP_LRCPC]		= "lrcpc",
694e56de82SAnshuman Khandual 	[KERNEL_HWCAP_DCPOP]		= "dcpop",
704e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SHA3]		= "sha3",
714e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SM3]		= "sm3",
724e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SM4]		= "sm4",
734e56de82SAnshuman Khandual 	[KERNEL_HWCAP_ASIMDDP]		= "asimddp",
744e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SHA512]		= "sha512",
754e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SVE]		= "sve",
764e56de82SAnshuman Khandual 	[KERNEL_HWCAP_ASIMDFHM]		= "asimdfhm",
774e56de82SAnshuman Khandual 	[KERNEL_HWCAP_DIT]		= "dit",
784e56de82SAnshuman Khandual 	[KERNEL_HWCAP_USCAT]		= "uscat",
794e56de82SAnshuman Khandual 	[KERNEL_HWCAP_ILRCPC]		= "ilrcpc",
804e56de82SAnshuman Khandual 	[KERNEL_HWCAP_FLAGM]		= "flagm",
814e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SSBS]		= "ssbs",
824e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SB]		= "sb",
834e56de82SAnshuman Khandual 	[KERNEL_HWCAP_PACA]		= "paca",
844e56de82SAnshuman Khandual 	[KERNEL_HWCAP_PACG]		= "pacg",
854e56de82SAnshuman Khandual 	[KERNEL_HWCAP_DCPODP]		= "dcpodp",
864e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SVE2]		= "sve2",
874e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SVEAES]		= "sveaes",
884e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SVEPMULL]		= "svepmull",
894e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SVEBITPERM]	= "svebitperm",
904e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SVESHA3]		= "svesha3",
914e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SVESM4]		= "svesm4",
924e56de82SAnshuman Khandual 	[KERNEL_HWCAP_FLAGM2]		= "flagm2",
934e56de82SAnshuman Khandual 	[KERNEL_HWCAP_FRINT]		= "frint",
944e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SVEI8MM]		= "svei8mm",
954e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SVEF32MM]		= "svef32mm",
964e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SVEF64MM]		= "svef64mm",
974e56de82SAnshuman Khandual 	[KERNEL_HWCAP_SVEBF16]		= "svebf16",
984e56de82SAnshuman Khandual 	[KERNEL_HWCAP_I8MM]		= "i8mm",
994e56de82SAnshuman Khandual 	[KERNEL_HWCAP_BF16]		= "bf16",
1004e56de82SAnshuman Khandual 	[KERNEL_HWCAP_DGH]		= "dgh",
1014e56de82SAnshuman Khandual 	[KERNEL_HWCAP_RNG]		= "rng",
1024e56de82SAnshuman Khandual 	[KERNEL_HWCAP_BTI]		= "bti",
103baab8532SWill Deacon 	[KERNEL_HWCAP_MTE]		= "mte",
104fee29f00SMarc Zyngier 	[KERNEL_HWCAP_ECV]		= "ecv",
1055c13f042SJoey Gouly 	[KERNEL_HWCAP_AFP]		= "afp",
1061175011aSJoey Gouly 	[KERNEL_HWCAP_RPRES]		= "rpres",
107d082a025SMark Brown 	[KERNEL_HWCAP_MTE3]		= "mte3",
1085e64b862SMark Brown 	[KERNEL_HWCAP_SME]		= "sme",
1095e64b862SMark Brown 	[KERNEL_HWCAP_SME_I16I64]	= "smei16i64",
1105e64b862SMark Brown 	[KERNEL_HWCAP_SME_F64F64]	= "smef64f64",
1115e64b862SMark Brown 	[KERNEL_HWCAP_SME_I8I32]	= "smei8i32",
1125e64b862SMark Brown 	[KERNEL_HWCAP_SME_F16F32]	= "smef16f32",
1135e64b862SMark Brown 	[KERNEL_HWCAP_SME_B16F32]	= "smeb16f32",
1145e64b862SMark Brown 	[KERNEL_HWCAP_SME_F32F32]	= "smef32f32",
1155e64b862SMark Brown 	[KERNEL_HWCAP_SME_FA64]		= "smefa64",
11669bb02ebSMarc Zyngier 	[KERNEL_HWCAP_WFXT]		= "wfxt",
117a6a468f5SMark Brown 	[KERNEL_HWCAP_EBF16]		= "ebf16",
11881ff692aSMark Brown 	[KERNEL_HWCAP_SVE_EBF16]	= "sveebf16",
11995aa6860SMark Brown 	[KERNEL_HWCAP_CSSC]		= "cssc",
120939e4649SMark Brown 	[KERNEL_HWCAP_RPRFM]		= "rprfm",
121d12aada8SMark Brown 	[KERNEL_HWCAP_SVE2P1]		= "sve2p1",
1227d5d8601SMark Brown 	[KERNEL_HWCAP_SME2]		= "sme2",
1237d5d8601SMark Brown 	[KERNEL_HWCAP_SME2P1]		= "sme2p1",
1247d5d8601SMark Brown 	[KERNEL_HWCAP_SME_I16I32]	= "smei16i32",
1257d5d8601SMark Brown 	[KERNEL_HWCAP_SME_BI32I32]	= "smebi32i32",
1267d5d8601SMark Brown 	[KERNEL_HWCAP_SME_B16B16]	= "smeb16b16",
1277d5d8601SMark Brown 	[KERNEL_HWCAP_SME_F16F16]	= "smef16f16",
128b7564127SKristina Martsenko 	[KERNEL_HWCAP_MOPS]		= "mops",
129*7f86d128SJoey Gouly 	[KERNEL_HWCAP_HBC]		= "hbc",
13012d11817SSuzuki K. Poulose };
13112d11817SSuzuki K. Poulose 
13212d11817SSuzuki K. Poulose #ifdef CONFIG_COMPAT
1334e56de82SAnshuman Khandual #define COMPAT_KERNEL_HWCAP(x)	const_ilog2(COMPAT_HWCAP_ ## x)
1349299b247SDave Martin static const char *const compat_hwcap_str[] = {
1354e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(SWP)]	= "swp",
1364e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(HALF)]	= "half",
1374e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(THUMB)]	= "thumb",
1384e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(26BIT)]	= NULL,	/* Not possible on arm64 */
1394e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(FAST_MULT)] = "fastmult",
1404e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(FPA)]	= NULL,	/* Not possible on arm64 */
1414e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(VFP)]	= "vfp",
1424e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(EDSP)]	= "edsp",
1434e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(JAVA)]	= NULL,	/* Not possible on arm64 */
1444e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(IWMMXT)]	= NULL,	/* Not possible on arm64 */
1454e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(CRUNCH)]	= NULL,	/* Not possible on arm64 */
1464e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(THUMBEE)]	= NULL,	/* Not possible on arm64 */
1474e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(NEON)]	= "neon",
1484e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(VFPv3)]	= "vfpv3",
1494e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(VFPV3D16)]	= NULL,	/* Not possible on arm64 */
1504e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(TLS)]	= "tls",
1514e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(VFPv4)]	= "vfpv4",
1524e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(IDIVA)]	= "idiva",
1534e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(IDIVT)]	= "idivt",
1544e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(VFPD32)]	= NULL,	/* Not possible on arm64 */
1554e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(LPAE)]	= "lpae",
1564e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP(EVTSTRM)]	= "evtstrm",
157846b73a4SAmit Daniel Kachhap 	[COMPAT_KERNEL_HWCAP(FPHP)]	= "fphp",
158846b73a4SAmit Daniel Kachhap 	[COMPAT_KERNEL_HWCAP(ASIMDHP)]	= "asimdhp",
15927addd40SAmit Daniel Kachhap 	[COMPAT_KERNEL_HWCAP(ASIMDDP)]	= "asimddp",
1604a87be25SAmit Daniel Kachhap 	[COMPAT_KERNEL_HWCAP(ASIMDFHM)]	= "asimdfhm",
161f64234faSAmit Daniel Kachhap 	[COMPAT_KERNEL_HWCAP(ASIMDBF16)] = "asimdbf16",
1620864d1e4SAmit Daniel Kachhap 	[COMPAT_KERNEL_HWCAP(I8MM)]	= "i8mm",
16312d11817SSuzuki K. Poulose };
16412d11817SSuzuki K. Poulose 
1654e56de82SAnshuman Khandual #define COMPAT_KERNEL_HWCAP2(x)	const_ilog2(COMPAT_HWCAP2_ ## x)
1669299b247SDave Martin static const char *const compat_hwcap2_str[] = {
1674e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP2(AES)]	= "aes",
1684e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP2(PMULL)]	= "pmull",
1694e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP2(SHA1)]	= "sha1",
1704e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP2(SHA2)]	= "sha2",
1714e56de82SAnshuman Khandual 	[COMPAT_KERNEL_HWCAP2(CRC32)]	= "crc32",
1722d602aa9SAmit Daniel Kachhap 	[COMPAT_KERNEL_HWCAP2(SB)]	= "sb",
1734f2c9bf1SAmit Daniel Kachhap 	[COMPAT_KERNEL_HWCAP2(SSBS)]	= "ssbs",
17412d11817SSuzuki K. Poulose };
17512d11817SSuzuki K. Poulose #endif /* CONFIG_COMPAT */
17612d11817SSuzuki K. Poulose 
c_show(struct seq_file * m,void * v)17712d11817SSuzuki K. Poulose static int c_show(struct seq_file *m, void *v)
17812d11817SSuzuki K. Poulose {
17912d11817SSuzuki K. Poulose 	int i, j;
180e47b020aSCatalin Marinas 	bool compat = personality(current->personality) == PER_LINUX32;
18112d11817SSuzuki K. Poulose 
18212d11817SSuzuki K. Poulose 	for_each_online_cpu(i) {
18312d11817SSuzuki K. Poulose 		struct cpuinfo_arm64 *cpuinfo = &per_cpu(cpu_data, i);
18412d11817SSuzuki K. Poulose 		u32 midr = cpuinfo->reg_midr;
18512d11817SSuzuki K. Poulose 
18612d11817SSuzuki K. Poulose 		/*
18712d11817SSuzuki K. Poulose 		 * glibc reads /proc/cpuinfo to determine the number of
18812d11817SSuzuki K. Poulose 		 * online processors, looking for lines beginning with
18912d11817SSuzuki K. Poulose 		 * "processor".  Give glibc what it expects.
19012d11817SSuzuki K. Poulose 		 */
19112d11817SSuzuki K. Poulose 		seq_printf(m, "processor\t: %d\n", i);
192e47b020aSCatalin Marinas 		if (compat)
193e47b020aSCatalin Marinas 			seq_printf(m, "model name\t: ARMv8 Processor rev %d (%s)\n",
194e47b020aSCatalin Marinas 				   MIDR_REVISION(midr), COMPAT_ELF_PLATFORM);
19512d11817SSuzuki K. Poulose 
19692e788b7SYang Shi 		seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
19792e788b7SYang Shi 			   loops_per_jiffy / (500000UL/HZ),
19892e788b7SYang Shi 			   loops_per_jiffy / (5000UL/HZ) % 100);
19992e788b7SYang Shi 
20012d11817SSuzuki K. Poulose 		/*
20112d11817SSuzuki K. Poulose 		 * Dump out the common processor features in a single line.
20212d11817SSuzuki K. Poulose 		 * Userspace should read the hwcaps with getauxval(AT_HWCAP)
20312d11817SSuzuki K. Poulose 		 * rather than attempting to parse this, but there's a body of
20412d11817SSuzuki K. Poulose 		 * software which does already (at least for 32-bit).
20512d11817SSuzuki K. Poulose 		 */
20612d11817SSuzuki K. Poulose 		seq_puts(m, "Features\t:");
207e47b020aSCatalin Marinas 		if (compat) {
20812d11817SSuzuki K. Poulose #ifdef CONFIG_COMPAT
2094e56de82SAnshuman Khandual 			for (j = 0; j < ARRAY_SIZE(compat_hwcap_str); j++) {
2104e56de82SAnshuman Khandual 				if (compat_elf_hwcap & (1 << j)) {
2114e56de82SAnshuman Khandual 					/*
2124e56de82SAnshuman Khandual 					 * Warn once if any feature should not
2134e56de82SAnshuman Khandual 					 * have been present on arm64 platform.
2144e56de82SAnshuman Khandual 					 */
2154e56de82SAnshuman Khandual 					if (WARN_ON_ONCE(!compat_hwcap_str[j]))
2164e56de82SAnshuman Khandual 						continue;
21712d11817SSuzuki K. Poulose 
2184e56de82SAnshuman Khandual 					seq_printf(m, " %s", compat_hwcap_str[j]);
2194e56de82SAnshuman Khandual 				}
2204e56de82SAnshuman Khandual 			}
2214e56de82SAnshuman Khandual 
2224e56de82SAnshuman Khandual 			for (j = 0; j < ARRAY_SIZE(compat_hwcap2_str); j++)
22312d11817SSuzuki K. Poulose 				if (compat_elf_hwcap2 & (1 << j))
22412d11817SSuzuki K. Poulose 					seq_printf(m, " %s", compat_hwcap2_str[j]);
22512d11817SSuzuki K. Poulose #endif /* CONFIG_COMPAT */
22612d11817SSuzuki K. Poulose 		} else {
2274e56de82SAnshuman Khandual 			for (j = 0; j < ARRAY_SIZE(hwcap_str); j++)
228aaba098fSAndrew Murray 				if (cpu_have_feature(j))
22912d11817SSuzuki K. Poulose 					seq_printf(m, " %s", hwcap_str[j]);
23012d11817SSuzuki K. Poulose 		}
23112d11817SSuzuki K. Poulose 		seq_puts(m, "\n");
23212d11817SSuzuki K. Poulose 
23312d11817SSuzuki K. Poulose 		seq_printf(m, "CPU implementer\t: 0x%02x\n",
23412d11817SSuzuki K. Poulose 			   MIDR_IMPLEMENTOR(midr));
23512d11817SSuzuki K. Poulose 		seq_printf(m, "CPU architecture: 8\n");
23612d11817SSuzuki K. Poulose 		seq_printf(m, "CPU variant\t: 0x%x\n", MIDR_VARIANT(midr));
23712d11817SSuzuki K. Poulose 		seq_printf(m, "CPU part\t: 0x%03x\n", MIDR_PARTNUM(midr));
23812d11817SSuzuki K. Poulose 		seq_printf(m, "CPU revision\t: %d\n\n", MIDR_REVISION(midr));
23912d11817SSuzuki K. Poulose 	}
24012d11817SSuzuki K. Poulose 
24112d11817SSuzuki K. Poulose 	return 0;
24212d11817SSuzuki K. Poulose }
24312d11817SSuzuki K. Poulose 
c_start(struct seq_file * m,loff_t * pos)24412d11817SSuzuki K. Poulose static void *c_start(struct seq_file *m, loff_t *pos)
24512d11817SSuzuki K. Poulose {
24612d11817SSuzuki K. Poulose 	return *pos < 1 ? (void *)1 : NULL;
24712d11817SSuzuki K. Poulose }
24812d11817SSuzuki K. Poulose 
c_next(struct seq_file * m,void * v,loff_t * pos)24912d11817SSuzuki K. Poulose static void *c_next(struct seq_file *m, void *v, loff_t *pos)
25012d11817SSuzuki K. Poulose {
25112d11817SSuzuki K. Poulose 	++*pos;
25212d11817SSuzuki K. Poulose 	return NULL;
25312d11817SSuzuki K. Poulose }
25412d11817SSuzuki K. Poulose 
c_stop(struct seq_file * m,void * v)25512d11817SSuzuki K. Poulose static void c_stop(struct seq_file *m, void *v)
25612d11817SSuzuki K. Poulose {
25712d11817SSuzuki K. Poulose }
25812d11817SSuzuki K. Poulose 
25912d11817SSuzuki K. Poulose const struct seq_operations cpuinfo_op = {
26012d11817SSuzuki K. Poulose 	.start	= c_start,
26112d11817SSuzuki K. Poulose 	.next	= c_next,
26212d11817SSuzuki K. Poulose 	.stop	= c_stop,
26312d11817SSuzuki K. Poulose 	.show	= c_show
26412d11817SSuzuki K. Poulose };
26512d11817SSuzuki K. Poulose 
266f8d9f924SSteve Capper 
267f8d9f924SSteve Capper static struct kobj_type cpuregs_kobj_type = {
268f8d9f924SSteve Capper 	.sysfs_ops = &kobj_sysfs_ops,
269f8d9f924SSteve Capper };
270f8d9f924SSteve Capper 
271f8d9f924SSteve Capper /*
272f8d9f924SSteve Capper  * The ARM ARM uses the phrase "32-bit register" to describe a register
273f8d9f924SSteve Capper  * whose upper 32 bits are RES0 (per C5.1.1, ARM DDI 0487A.i), however
274f8d9f924SSteve Capper  * no statement is made as to whether the upper 32 bits will or will not
275f8d9f924SSteve Capper  * be made use of in future, and between ARM DDI 0487A.c and ARM DDI
276f8d9f924SSteve Capper  * 0487A.d CLIDR_EL1 was expanded from 32-bit to 64-bit.
277f8d9f924SSteve Capper  *
278f8d9f924SSteve Capper  * Thus, while both MIDR_EL1 and REVIDR_EL1 are described as 32-bit
279f8d9f924SSteve Capper  * registers, we expose them both as 64 bit values to cater for possible
280f8d9f924SSteve Capper  * future expansion without an ABI break.
281f8d9f924SSteve Capper  */
282f8d9f924SSteve Capper #define kobj_to_cpuinfo(kobj)	container_of(kobj, struct cpuinfo_arm64, kobj)
283f8d9f924SSteve Capper #define CPUREGS_ATTR_RO(_name, _field)						\
284f8d9f924SSteve Capper 	static ssize_t _name##_show(struct kobject *kobj,			\
285f8d9f924SSteve Capper 			struct kobj_attribute *attr, char *buf)			\
286f8d9f924SSteve Capper 	{									\
287f8d9f924SSteve Capper 		struct cpuinfo_arm64 *info = kobj_to_cpuinfo(kobj);		\
288f8d9f924SSteve Capper 										\
289f8d9f924SSteve Capper 		if (info->reg_midr)						\
2907513cc8aSCatalin Marinas 			return sprintf(buf, "0x%016llx\n", info->reg_##_field);	\
291f8d9f924SSteve Capper 		else								\
292f8d9f924SSteve Capper 			return 0;						\
293f8d9f924SSteve Capper 	}									\
294f8d9f924SSteve Capper 	static struct kobj_attribute cpuregs_attr_##_name = __ATTR_RO(_name)
295f8d9f924SSteve Capper 
296f8d9f924SSteve Capper CPUREGS_ATTR_RO(midr_el1, midr);
297f8d9f924SSteve Capper CPUREGS_ATTR_RO(revidr_el1, revidr);
298d69d5649SMark Brown CPUREGS_ATTR_RO(smidr_el1, smidr);
299f8d9f924SSteve Capper 
300f8d9f924SSteve Capper static struct attribute *cpuregs_id_attrs[] = {
301f8d9f924SSteve Capper 	&cpuregs_attr_midr_el1.attr,
302f8d9f924SSteve Capper 	&cpuregs_attr_revidr_el1.attr,
303f8d9f924SSteve Capper 	NULL
304f8d9f924SSteve Capper };
305f8d9f924SSteve Capper 
30670a62ad1SArvind Yadav static const struct attribute_group cpuregs_attr_group = {
307f8d9f924SSteve Capper 	.attrs = cpuregs_id_attrs,
308f8d9f924SSteve Capper 	.name = "identification"
309f8d9f924SSteve Capper };
310f8d9f924SSteve Capper 
311d69d5649SMark Brown static struct attribute *sme_cpuregs_id_attrs[] = {
312d69d5649SMark Brown 	&cpuregs_attr_smidr_el1.attr,
313d69d5649SMark Brown 	NULL
314d69d5649SMark Brown };
315d69d5649SMark Brown 
316d69d5649SMark Brown static const struct attribute_group sme_cpuregs_attr_group = {
317d69d5649SMark Brown 	.attrs = sme_cpuregs_id_attrs,
318d69d5649SMark Brown 	.name = "identification"
319d69d5649SMark Brown };
320d69d5649SMark Brown 
cpuid_cpu_online(unsigned int cpu)321a7ce95e1SAnna-Maria Gleixner static int cpuid_cpu_online(unsigned int cpu)
322f8d9f924SSteve Capper {
323f8d9f924SSteve Capper 	int rc;
324f8d9f924SSteve Capper 	struct device *dev;
325f8d9f924SSteve Capper 	struct cpuinfo_arm64 *info = &per_cpu(cpu_data, cpu);
326f8d9f924SSteve Capper 
327f8d9f924SSteve Capper 	dev = get_cpu_device(cpu);
328f8d9f924SSteve Capper 	if (!dev) {
329f8d9f924SSteve Capper 		rc = -ENODEV;
330f8d9f924SSteve Capper 		goto out;
331f8d9f924SSteve Capper 	}
332f8d9f924SSteve Capper 	rc = kobject_add(&info->kobj, &dev->kobj, "regs");
333f8d9f924SSteve Capper 	if (rc)
334f8d9f924SSteve Capper 		goto out;
335f8d9f924SSteve Capper 	rc = sysfs_create_group(&info->kobj, &cpuregs_attr_group);
336f8d9f924SSteve Capper 	if (rc)
337f8d9f924SSteve Capper 		kobject_del(&info->kobj);
338d69d5649SMark Brown 	if (system_supports_sme())
339d69d5649SMark Brown 		rc = sysfs_merge_group(&info->kobj, &sme_cpuregs_attr_group);
340f8d9f924SSteve Capper out:
341f8d9f924SSteve Capper 	return rc;
342f8d9f924SSteve Capper }
343f8d9f924SSteve Capper 
cpuid_cpu_offline(unsigned int cpu)344a7ce95e1SAnna-Maria Gleixner static int cpuid_cpu_offline(unsigned int cpu)
345f8d9f924SSteve Capper {
346f8d9f924SSteve Capper 	struct device *dev;
347f8d9f924SSteve Capper 	struct cpuinfo_arm64 *info = &per_cpu(cpu_data, cpu);
348f8d9f924SSteve Capper 
349f8d9f924SSteve Capper 	dev = get_cpu_device(cpu);
350f8d9f924SSteve Capper 	if (!dev)
351f8d9f924SSteve Capper 		return -ENODEV;
352f8d9f924SSteve Capper 	if (info->kobj.parent) {
353f8d9f924SSteve Capper 		sysfs_remove_group(&info->kobj, &cpuregs_attr_group);
354f8d9f924SSteve Capper 		kobject_del(&info->kobj);
355f8d9f924SSteve Capper 	}
356f8d9f924SSteve Capper 
357f8d9f924SSteve Capper 	return 0;
358f8d9f924SSteve Capper }
359f8d9f924SSteve Capper 
cpuinfo_regs_init(void)360f8d9f924SSteve Capper static int __init cpuinfo_regs_init(void)
361f8d9f924SSteve Capper {
362a7ce95e1SAnna-Maria Gleixner 	int cpu, ret;
363f8d9f924SSteve Capper 
364f8d9f924SSteve Capper 	for_each_possible_cpu(cpu) {
365f8d9f924SSteve Capper 		struct cpuinfo_arm64 *info = &per_cpu(cpu_data, cpu);
366f8d9f924SSteve Capper 
367f8d9f924SSteve Capper 		kobject_init(&info->kobj, &cpuregs_kobj_type);
368f8d9f924SSteve Capper 	}
369f8d9f924SSteve Capper 
370a7ce95e1SAnna-Maria Gleixner 	ret = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "arm64/cpuinfo:online",
371a7ce95e1SAnna-Maria Gleixner 				cpuid_cpu_online, cpuid_cpu_offline);
372a7ce95e1SAnna-Maria Gleixner 	if (ret < 0) {
373a7ce95e1SAnna-Maria Gleixner 		pr_err("cpuinfo: failed to register hotplug callbacks.\n");
374a7ce95e1SAnna-Maria Gleixner 		return ret;
375a7ce95e1SAnna-Maria Gleixner 	}
376f8d9f924SSteve Capper 	return 0;
377f8d9f924SSteve Capper }
378da7bad98SAnshuman Khandual device_initcall(cpuinfo_regs_init);
379da7bad98SAnshuman Khandual 
cpuinfo_detect_icache_policy(struct cpuinfo_arm64 * info)38059ccc0d4SMark Rutland static void cpuinfo_detect_icache_policy(struct cpuinfo_arm64 *info)
38159ccc0d4SMark Rutland {
38259ccc0d4SMark Rutland 	unsigned int cpu = smp_processor_id();
38359ccc0d4SMark Rutland 	u32 l1ip = CTR_L1IP(info->reg_ctr);
38459ccc0d4SMark Rutland 
3853689c75aSWill Deacon 	switch (l1ip) {
3865b345e39SMark Brown 	case CTR_EL0_L1Ip_PIPT:
3873689c75aSWill Deacon 		break;
3885b345e39SMark Brown 	case CTR_EL0_L1Ip_VPIPT:
389dda288d7SWill Deacon 		set_bit(ICACHEF_VPIPT, &__icache_flags);
390dda288d7SWill Deacon 		break;
3915b345e39SMark Brown 	case CTR_EL0_L1Ip_VIPT:
392dabb128dSMark Brown 	default:
3933689c75aSWill Deacon 		/* Assume aliasing */
39459ccc0d4SMark Rutland 		set_bit(ICACHEF_ALIASING, &__icache_flags);
395332576e6SArnd Bergmann 		break;
396169c018dSArd Biesheuvel 	}
39759ccc0d4SMark Rutland 
398dabb128dSMark Brown 	pr_info("Detected %s I-cache on CPU%d\n", icache_policy_str(l1ip), cpu);
39959ccc0d4SMark Rutland }
40059ccc0d4SMark Rutland 
__cpuinfo_store_cpu_32bit(struct cpuinfo_32bit * info)401930a58b4SWill Deacon static void __cpuinfo_store_cpu_32bit(struct cpuinfo_32bit *info)
402930a58b4SWill Deacon {
403930a58b4SWill Deacon 	info->reg_id_dfr0 = read_cpuid(ID_DFR0_EL1);
404930a58b4SWill Deacon 	info->reg_id_dfr1 = read_cpuid(ID_DFR1_EL1);
405930a58b4SWill Deacon 	info->reg_id_isar0 = read_cpuid(ID_ISAR0_EL1);
406930a58b4SWill Deacon 	info->reg_id_isar1 = read_cpuid(ID_ISAR1_EL1);
407930a58b4SWill Deacon 	info->reg_id_isar2 = read_cpuid(ID_ISAR2_EL1);
408930a58b4SWill Deacon 	info->reg_id_isar3 = read_cpuid(ID_ISAR3_EL1);
409930a58b4SWill Deacon 	info->reg_id_isar4 = read_cpuid(ID_ISAR4_EL1);
410930a58b4SWill Deacon 	info->reg_id_isar5 = read_cpuid(ID_ISAR5_EL1);
411930a58b4SWill Deacon 	info->reg_id_isar6 = read_cpuid(ID_ISAR6_EL1);
412930a58b4SWill Deacon 	info->reg_id_mmfr0 = read_cpuid(ID_MMFR0_EL1);
413930a58b4SWill Deacon 	info->reg_id_mmfr1 = read_cpuid(ID_MMFR1_EL1);
414930a58b4SWill Deacon 	info->reg_id_mmfr2 = read_cpuid(ID_MMFR2_EL1);
415930a58b4SWill Deacon 	info->reg_id_mmfr3 = read_cpuid(ID_MMFR3_EL1);
416930a58b4SWill Deacon 	info->reg_id_mmfr4 = read_cpuid(ID_MMFR4_EL1);
417930a58b4SWill Deacon 	info->reg_id_mmfr5 = read_cpuid(ID_MMFR5_EL1);
418930a58b4SWill Deacon 	info->reg_id_pfr0 = read_cpuid(ID_PFR0_EL1);
419930a58b4SWill Deacon 	info->reg_id_pfr1 = read_cpuid(ID_PFR1_EL1);
420930a58b4SWill Deacon 	info->reg_id_pfr2 = read_cpuid(ID_PFR2_EL1);
421930a58b4SWill Deacon 
422930a58b4SWill Deacon 	info->reg_mvfr0 = read_cpuid(MVFR0_EL1);
423930a58b4SWill Deacon 	info->reg_mvfr1 = read_cpuid(MVFR1_EL1);
424930a58b4SWill Deacon 	info->reg_mvfr2 = read_cpuid(MVFR2_EL1);
425930a58b4SWill Deacon }
426930a58b4SWill Deacon 
__cpuinfo_store_cpu(struct cpuinfo_arm64 * info)427df857416SMark Rutland static void __cpuinfo_store_cpu(struct cpuinfo_arm64 *info)
428df857416SMark Rutland {
429df857416SMark Rutland 	info->reg_cntfrq = arch_timer_get_cntfrq();
4301602df02SSuzuki K Poulose 	/*
4311602df02SSuzuki K Poulose 	 * Use the effective value of the CTR_EL0 than the raw value
4327db3e57eSShaokun Zhang 	 * exposed by the CPU. CTR_EL0.IDC field value must be interpreted
4331602df02SSuzuki K Poulose 	 * with the CLIDR_EL1 fields to avoid triggering false warnings
4341602df02SSuzuki K Poulose 	 * when there is a mismatch across the CPUs. Keep track of the
4351602df02SSuzuki K Poulose 	 * effective value of the CTR_EL0 in our internal records for
436d1296f12SBhaskar Chowdhury 	 * accurate sanity check and feature enablement.
4371602df02SSuzuki K Poulose 	 */
4381602df02SSuzuki K Poulose 	info->reg_ctr = read_cpuid_effective_cachetype();
4391cc6ed90SMark Rutland 	info->reg_dczid = read_cpuid(DCZID_EL0);
440df857416SMark Rutland 	info->reg_midr = read_cpuid_id();
441f8d9f924SSteve Capper 	info->reg_revidr = read_cpuid(REVIDR_EL1);
442df857416SMark Rutland 
4431cc6ed90SMark Rutland 	info->reg_id_aa64dfr0 = read_cpuid(ID_AA64DFR0_EL1);
4441cc6ed90SMark Rutland 	info->reg_id_aa64dfr1 = read_cpuid(ID_AA64DFR1_EL1);
4451cc6ed90SMark Rutland 	info->reg_id_aa64isar0 = read_cpuid(ID_AA64ISAR0_EL1);
4461cc6ed90SMark Rutland 	info->reg_id_aa64isar1 = read_cpuid(ID_AA64ISAR1_EL1);
4479e45365fSJoey Gouly 	info->reg_id_aa64isar2 = read_cpuid(ID_AA64ISAR2_EL1);
4481cc6ed90SMark Rutland 	info->reg_id_aa64mmfr0 = read_cpuid(ID_AA64MMFR0_EL1);
4491cc6ed90SMark Rutland 	info->reg_id_aa64mmfr1 = read_cpuid(ID_AA64MMFR1_EL1);
4501cc6ed90SMark Rutland 	info->reg_id_aa64mmfr2 = read_cpuid(ID_AA64MMFR2_EL1);
451edc25898SJoey Gouly 	info->reg_id_aa64mmfr3 = read_cpuid(ID_AA64MMFR3_EL1);
4521cc6ed90SMark Rutland 	info->reg_id_aa64pfr0 = read_cpuid(ID_AA64PFR0_EL1);
4531cc6ed90SMark Rutland 	info->reg_id_aa64pfr1 = read_cpuid(ID_AA64PFR1_EL1);
4542e0f2478SDave Martin 	info->reg_id_aa64zfr0 = read_cpuid(ID_AA64ZFR0_EL1);
4555e64b862SMark Brown 	info->reg_id_aa64smfr0 = read_cpuid(ID_AA64SMFR0_EL1);
456df857416SMark Rutland 
45721047e91SCatalin Marinas 	if (id_aa64pfr1_mte(info->reg_id_aa64pfr1))
45821047e91SCatalin Marinas 		info->reg_gmid = read_cpuid(GMID_EL1);
45921047e91SCatalin Marinas 
460930a58b4SWill Deacon 	if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0))
461930a58b4SWill Deacon 		__cpuinfo_store_cpu_32bit(&info->aarch32);
46280639d4aSMark Rutland 
46359ccc0d4SMark Rutland 	cpuinfo_detect_icache_policy(info);
464df857416SMark Rutland }
465df857416SMark Rutland 
cpuinfo_store_cpu(void)466df857416SMark Rutland void cpuinfo_store_cpu(void)
467df857416SMark Rutland {
468df857416SMark Rutland 	struct cpuinfo_arm64 *info = this_cpu_ptr(&cpu_data);
469df857416SMark Rutland 	__cpuinfo_store_cpu(info);
4703086d391SSuzuki K. Poulose 	update_cpu_features(smp_processor_id(), info, &boot_cpu_data);
471df857416SMark Rutland }
472df857416SMark Rutland 
cpuinfo_store_boot_cpu(void)473df857416SMark Rutland void __init cpuinfo_store_boot_cpu(void)
474df857416SMark Rutland {
475df857416SMark Rutland 	struct cpuinfo_arm64 *info = &per_cpu(cpu_data, 0);
476df857416SMark Rutland 	__cpuinfo_store_cpu(info);
477df857416SMark Rutland 
478df857416SMark Rutland 	boot_cpu_data = *info;
4793c739b57SSuzuki K. Poulose 	init_cpu_features(&boot_cpu_data);
480df857416SMark Rutland }
481