xref: /openbmc/linux/arch/arm64/kernel/cacheinfo.c (revision 9a802431c527f0ef860399f066a9793794cac17b)
15d425c18SSudeep Holla /*
25d425c18SSudeep Holla  *  ARM64 cacheinfo support
35d425c18SSudeep Holla  *
45d425c18SSudeep Holla  *  Copyright (C) 2015 ARM Ltd.
55d425c18SSudeep Holla  *  All Rights Reserved
65d425c18SSudeep Holla  *
75d425c18SSudeep Holla  * This program is free software; you can redistribute it and/or modify
85d425c18SSudeep Holla  * it under the terms of the GNU General Public License version 2 as
95d425c18SSudeep Holla  * published by the Free Software Foundation.
105d425c18SSudeep Holla  *
115d425c18SSudeep Holla  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
125d425c18SSudeep Holla  * kind, whether express or implied; without even the implied warranty
135d425c18SSudeep Holla  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
145d425c18SSudeep Holla  * GNU General Public License for more details.
155d425c18SSudeep Holla  *
165d425c18SSudeep Holla  * You should have received a copy of the GNU General Public License
175d425c18SSudeep Holla  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
185d425c18SSudeep Holla  */
195d425c18SSudeep Holla 
205d425c18SSudeep Holla #include <linux/bitops.h>
215d425c18SSudeep Holla #include <linux/cacheinfo.h>
225d425c18SSudeep Holla #include <linux/cpu.h>
235d425c18SSudeep Holla #include <linux/compiler.h>
245d425c18SSudeep Holla #include <linux/of.h>
255d425c18SSudeep Holla 
265d425c18SSudeep Holla #include <asm/cachetype.h>
275d425c18SSudeep Holla #include <asm/processor.h>
285d425c18SSudeep Holla 
295d425c18SSudeep Holla #define MAX_CACHE_LEVEL			7	/* Max 7 level supported */
305d425c18SSudeep Holla /* Ctypen, bits[3(n - 1) + 2 : 3(n - 1)], for n = 1 to 7 */
315d425c18SSudeep Holla #define CLIDR_CTYPE_SHIFT(level)	(3 * (level - 1))
325d425c18SSudeep Holla #define CLIDR_CTYPE_MASK(level)		(7 << CLIDR_CTYPE_SHIFT(level))
335d425c18SSudeep Holla #define CLIDR_CTYPE(clidr, level)	\
345d425c18SSudeep Holla 	(((clidr) & CLIDR_CTYPE_MASK(level)) >> CLIDR_CTYPE_SHIFT(level))
355d425c18SSudeep Holla 
365d425c18SSudeep Holla static inline enum cache_type get_cache_type(int level)
375d425c18SSudeep Holla {
385d425c18SSudeep Holla 	u64 clidr;
395d425c18SSudeep Holla 
405d425c18SSudeep Holla 	if (level > MAX_CACHE_LEVEL)
415d425c18SSudeep Holla 		return CACHE_TYPE_NOCACHE;
42adf75899SMark Rutland 	clidr = read_sysreg(clidr_el1);
435d425c18SSudeep Holla 	return CLIDR_CTYPE(clidr, level);
445d425c18SSudeep Holla }
455d425c18SSudeep Holla 
465d425c18SSudeep Holla /*
475d425c18SSudeep Holla  * Cache Size Selection Register(CSSELR) selects which Cache Size ID
485d425c18SSudeep Holla  * Register(CCSIDR) is accessible by specifying the required cache
495d425c18SSudeep Holla  * level and the cache type. We need to ensure that no one else changes
505d425c18SSudeep Holla  * CSSELR by calling this in non-preemtible context
515d425c18SSudeep Holla  */
525d425c18SSudeep Holla u64 __attribute_const__ cache_get_ccsidr(u64 csselr)
535d425c18SSudeep Holla {
545d425c18SSudeep Holla 	u64 ccsidr;
555d425c18SSudeep Holla 
565d425c18SSudeep Holla 	WARN_ON(preemptible());
575d425c18SSudeep Holla 
58adf75899SMark Rutland 	write_sysreg(csselr, csselr_el1);
595d425c18SSudeep Holla 	isb();
60adf75899SMark Rutland 	ccsidr = read_sysreg(ccsidr_el1);
615d425c18SSudeep Holla 
625d425c18SSudeep Holla 	return ccsidr;
635d425c18SSudeep Holla }
645d425c18SSudeep Holla 
655d425c18SSudeep Holla static void ci_leaf_init(struct cacheinfo *this_leaf,
665d425c18SSudeep Holla 			 enum cache_type type, unsigned int level)
675d425c18SSudeep Holla {
685d425c18SSudeep Holla 	bool is_icache = type & CACHE_TYPE_INST;
695d425c18SSudeep Holla 	u64 tmp = cache_get_ccsidr((level - 1) << 1 | is_icache);
705d425c18SSudeep Holla 
715d425c18SSudeep Holla 	this_leaf->level = level;
725d425c18SSudeep Holla 	this_leaf->type = type;
735d425c18SSudeep Holla 	this_leaf->coherency_line_size = CACHE_LINESIZE(tmp);
745d425c18SSudeep Holla 	this_leaf->number_of_sets = CACHE_NUMSETS(tmp);
755d425c18SSudeep Holla 	this_leaf->ways_of_associativity = CACHE_ASSOCIATIVITY(tmp);
765d425c18SSudeep Holla 	this_leaf->size = this_leaf->number_of_sets *
775d425c18SSudeep Holla 	    this_leaf->coherency_line_size * this_leaf->ways_of_associativity;
785d425c18SSudeep Holla 	this_leaf->attributes =
795d425c18SSudeep Holla 		((tmp & CCSIDR_EL1_WRITE_THROUGH) ? CACHE_WRITE_THROUGH : 0) |
805d425c18SSudeep Holla 		((tmp & CCSIDR_EL1_WRITE_BACK) ? CACHE_WRITE_BACK : 0) |
815d425c18SSudeep Holla 		((tmp & CCSIDR_EL1_READ_ALLOCATE) ? CACHE_READ_ALLOCATE : 0) |
825d425c18SSudeep Holla 		((tmp & CCSIDR_EL1_WRITE_ALLOCATE) ? CACHE_WRITE_ALLOCATE : 0);
835d425c18SSudeep Holla }
845d425c18SSudeep Holla 
855d425c18SSudeep Holla static int __init_cache_level(unsigned int cpu)
865d425c18SSudeep Holla {
87*9a802431SSudeep Holla 	unsigned int ctype, level, leaves, of_level;
885d425c18SSudeep Holla 	struct cpu_cacheinfo *this_cpu_ci = get_cpu_cacheinfo(cpu);
895d425c18SSudeep Holla 
905d425c18SSudeep Holla 	for (level = 1, leaves = 0; level <= MAX_CACHE_LEVEL; level++) {
915d425c18SSudeep Holla 		ctype = get_cache_type(level);
925d425c18SSudeep Holla 		if (ctype == CACHE_TYPE_NOCACHE) {
935d425c18SSudeep Holla 			level--;
945d425c18SSudeep Holla 			break;
955d425c18SSudeep Holla 		}
965d425c18SSudeep Holla 		/* Separate instruction and data caches */
975d425c18SSudeep Holla 		leaves += (ctype == CACHE_TYPE_SEPARATE) ? 2 : 1;
985d425c18SSudeep Holla 	}
995d425c18SSudeep Holla 
100*9a802431SSudeep Holla 	of_level = of_find_last_cache_level(cpu);
101*9a802431SSudeep Holla 	if (level < of_level) {
102*9a802431SSudeep Holla 		/*
103*9a802431SSudeep Holla 		 * some external caches not specified in CLIDR_EL1
104*9a802431SSudeep Holla 		 * the information may be available in the device tree
105*9a802431SSudeep Holla 		 * only unified external caches are considered here
106*9a802431SSudeep Holla 		 */
107*9a802431SSudeep Holla 		leaves += (of_level - level);
108*9a802431SSudeep Holla 		level = of_level;
109*9a802431SSudeep Holla 	}
110*9a802431SSudeep Holla 
1115d425c18SSudeep Holla 	this_cpu_ci->num_levels = level;
1125d425c18SSudeep Holla 	this_cpu_ci->num_leaves = leaves;
1135d425c18SSudeep Holla 	return 0;
1145d425c18SSudeep Holla }
1155d425c18SSudeep Holla 
1165d425c18SSudeep Holla static int __populate_cache_leaves(unsigned int cpu)
1175d425c18SSudeep Holla {
1185d425c18SSudeep Holla 	unsigned int level, idx;
1195d425c18SSudeep Holla 	enum cache_type type;
1205d425c18SSudeep Holla 	struct cpu_cacheinfo *this_cpu_ci = get_cpu_cacheinfo(cpu);
1215d425c18SSudeep Holla 	struct cacheinfo *this_leaf = this_cpu_ci->info_list;
1225d425c18SSudeep Holla 
1235d425c18SSudeep Holla 	for (idx = 0, level = 1; level <= this_cpu_ci->num_levels &&
1245d425c18SSudeep Holla 	     idx < this_cpu_ci->num_leaves; idx++, level++) {
1255d425c18SSudeep Holla 		type = get_cache_type(level);
1265d425c18SSudeep Holla 		if (type == CACHE_TYPE_SEPARATE) {
1275d425c18SSudeep Holla 			ci_leaf_init(this_leaf++, CACHE_TYPE_DATA, level);
1285d425c18SSudeep Holla 			ci_leaf_init(this_leaf++, CACHE_TYPE_INST, level);
1295d425c18SSudeep Holla 		} else {
1305d425c18SSudeep Holla 			ci_leaf_init(this_leaf++, type, level);
1315d425c18SSudeep Holla 		}
1325d425c18SSudeep Holla 	}
1335d425c18SSudeep Holla 	return 0;
1345d425c18SSudeep Holla }
1355d425c18SSudeep Holla 
1365d425c18SSudeep Holla DEFINE_SMP_CALL_CACHE_FUNCTION(init_cache_level)
1375d425c18SSudeep Holla DEFINE_SMP_CALL_CACHE_FUNCTION(populate_cache_leaves)
138