xref: /openbmc/linux/arch/arm64/include/asm/uaccess.h (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1caab277bSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
20aea86a2SCatalin Marinas /*
30aea86a2SCatalin Marinas  * Based on arch/arm/include/asm/uaccess.h
40aea86a2SCatalin Marinas  *
50aea86a2SCatalin Marinas  * Copyright (C) 2012 ARM Ltd.
60aea86a2SCatalin Marinas  */
70aea86a2SCatalin Marinas #ifndef __ASM_UACCESS_H
80aea86a2SCatalin Marinas #define __ASM_UACCESS_H
90aea86a2SCatalin Marinas 
10bd38967dSCatalin Marinas #include <asm/alternative.h>
114b65a5dbSCatalin Marinas #include <asm/kernel-pgtable.h>
12bd38967dSCatalin Marinas #include <asm/sysreg.h>
13bd38967dSCatalin Marinas 
140aea86a2SCatalin Marinas /*
150aea86a2SCatalin Marinas  * User space memory access functions
160aea86a2SCatalin Marinas  */
1787261d19SAndre Przywara #include <linux/bitops.h>
18bffe1bafSYang Shi #include <linux/kasan-checks.h>
190aea86a2SCatalin Marinas #include <linux/string.h>
200aea86a2SCatalin Marinas 
21819771ccSMark Rutland #include <asm/asm-extable.h>
22338d4f49SJames Morse #include <asm/cpufeature.h>
235f1f7f6cSWill Deacon #include <asm/mmu.h>
24e60beb95SVincenzo Frascino #include <asm/mte.h>
250aea86a2SCatalin Marinas #include <asm/ptrace.h>
260aea86a2SCatalin Marinas #include <asm/memory.h>
2746583939SAl Viro #include <asm/extable.h>
280aea86a2SCatalin Marinas 
2912700c17SArnd Bergmann static inline int __access_ok(const void __user *ptr, unsigned long size);
3052fe8d12SArnd Bergmann 
310aea86a2SCatalin Marinas /*
320aea86a2SCatalin Marinas  * Test whether a block of memory is a valid user space address.
330aea86a2SCatalin Marinas  * Returns 1 if the range is valid, 0 otherwise.
340aea86a2SCatalin Marinas  *
350aea86a2SCatalin Marinas  * This is equivalent to the following test:
363d2403fdSMark Rutland  * (u65)addr + (u65)size <= (u65)TASK_SIZE_MAX
370aea86a2SCatalin Marinas  */
access_ok(const void __user * addr,unsigned long size)3852fe8d12SArnd Bergmann static inline int access_ok(const void __user *addr, unsigned long size)
3951369e39SRobin Murphy {
40df325e05SCatalin Marinas 	/*
41df325e05SCatalin Marinas 	 * Asynchronous I/O running in a kernel thread does not have the
42df325e05SCatalin Marinas 	 * TIF_TAGGED_ADDR flag of the process owning the mm, so always untag
43df325e05SCatalin Marinas 	 * the user address before checking.
44df325e05SCatalin Marinas 	 */
4563f0c603SCatalin Marinas 	if (IS_ENABLED(CONFIG_ARM64_TAGGED_ADDR_ABI) &&
46df325e05SCatalin Marinas 	    (current->flags & PF_KTHREAD || test_thread_flag(TIF_TAGGED_ADDR)))
472b835e24SAndrey Konovalov 		addr = untagged_addr(addr);
482b835e24SAndrey Konovalov 
4952fe8d12SArnd Bergmann 	return likely(__access_ok(addr, size));
5051369e39SRobin Murphy }
5112700c17SArnd Bergmann #define access_ok access_ok
5212700c17SArnd Bergmann 
5312700c17SArnd Bergmann #include <asm-generic/access_ok.h>
540aea86a2SCatalin Marinas 
550aea86a2SCatalin Marinas /*
56bd38967dSCatalin Marinas  * User access enabling/disabling.
57bd38967dSCatalin Marinas  */
584b65a5dbSCatalin Marinas #ifdef CONFIG_ARM64_SW_TTBR0_PAN
__uaccess_ttbr0_disable(void)594b65a5dbSCatalin Marinas static inline void __uaccess_ttbr0_disable(void)
604b65a5dbSCatalin Marinas {
616b88a32cSCatalin Marinas 	unsigned long flags, ttbr;
624b65a5dbSCatalin Marinas 
636b88a32cSCatalin Marinas 	local_irq_save(flags);
6427a921e7SWill Deacon 	ttbr = read_sysreg(ttbr1_el1);
656b88a32cSCatalin Marinas 	ttbr &= ~TTBR_ASID_MASK;
66833be850SMark Rutland 	/* reserved_pg_dir placed before swapper_pg_dir */
6700ef5434SJoey Gouly 	write_sysreg(ttbr - RESERVED_SWAPPER_OFFSET, ttbr0_el1);
6827a921e7SWill Deacon 	/* Set reserved ASID */
6927a921e7SWill Deacon 	write_sysreg(ttbr, ttbr1_el1);
7027a921e7SWill Deacon 	isb();
714b65a5dbSCatalin Marinas 	local_irq_restore(flags);
726b88a32cSCatalin Marinas }
734b65a5dbSCatalin Marinas 
__uaccess_ttbr0_enable(void)744b65a5dbSCatalin Marinas static inline void __uaccess_ttbr0_enable(void)
754b65a5dbSCatalin Marinas {
764b65a5dbSCatalin Marinas 	unsigned long flags, ttbr0, ttbr1;
7727a921e7SWill Deacon 
784b65a5dbSCatalin Marinas 	/*
794b65a5dbSCatalin Marinas 	 * Disable interrupts to avoid preemption between reading the 'ttbr0'
804b65a5dbSCatalin Marinas 	 * variable and the MSR. A context switch could trigger an ASID
814b65a5dbSCatalin Marinas 	 * roll-over and an update of 'ttbr0'.
824b65a5dbSCatalin Marinas 	 */
834b65a5dbSCatalin Marinas 	local_irq_save(flags);
844b65a5dbSCatalin Marinas 	ttbr0 = READ_ONCE(current_thread_info()->ttbr0);
856b88a32cSCatalin Marinas 
8627a921e7SWill Deacon 	/* Restore active ASID */
8727a921e7SWill Deacon 	ttbr1 = read_sysreg(ttbr1_el1);
8827a921e7SWill Deacon 	ttbr1 &= ~TTBR_ASID_MASK;		/* safety measure */
896b88a32cSCatalin Marinas 	ttbr1 |= ttbr0 & TTBR_ASID_MASK;
90b519538dSWill Deacon 	write_sysreg(ttbr1, ttbr1_el1);
9127a921e7SWill Deacon 
9227a921e7SWill Deacon 	/* Restore user page table */
9327a921e7SWill Deacon 	write_sysreg(ttbr0, ttbr0_el1);
9427a921e7SWill Deacon 	isb();
9527a921e7SWill Deacon 	local_irq_restore(flags);
964b65a5dbSCatalin Marinas }
974b65a5dbSCatalin Marinas 
uaccess_ttbr0_disable(void)984b65a5dbSCatalin Marinas static inline bool uaccess_ttbr0_disable(void)
994b65a5dbSCatalin Marinas {
1004b65a5dbSCatalin Marinas 	if (!system_uses_ttbr0_pan())
1014b65a5dbSCatalin Marinas 		return false;
1024b65a5dbSCatalin Marinas 	__uaccess_ttbr0_disable();
1034b65a5dbSCatalin Marinas 	return true;
1044b65a5dbSCatalin Marinas }
1054b65a5dbSCatalin Marinas 
uaccess_ttbr0_enable(void)1064b65a5dbSCatalin Marinas static inline bool uaccess_ttbr0_enable(void)
1074b65a5dbSCatalin Marinas {
1084b65a5dbSCatalin Marinas 	if (!system_uses_ttbr0_pan())
1094b65a5dbSCatalin Marinas 		return false;
1104b65a5dbSCatalin Marinas 	__uaccess_ttbr0_enable();
1114b65a5dbSCatalin Marinas 	return true;
1124b65a5dbSCatalin Marinas }
1134b65a5dbSCatalin Marinas #else
uaccess_ttbr0_disable(void)1144b65a5dbSCatalin Marinas static inline bool uaccess_ttbr0_disable(void)
1154b65a5dbSCatalin Marinas {
1164b65a5dbSCatalin Marinas 	return false;
1174b65a5dbSCatalin Marinas }
1184b65a5dbSCatalin Marinas 
uaccess_ttbr0_enable(void)1194b65a5dbSCatalin Marinas static inline bool uaccess_ttbr0_enable(void)
1204b65a5dbSCatalin Marinas {
1214b65a5dbSCatalin Marinas 	return false;
1224b65a5dbSCatalin Marinas }
1234b65a5dbSCatalin Marinas #endif
1244b65a5dbSCatalin Marinas 
__uaccess_disable_hw_pan(void)1254b65a5dbSCatalin Marinas static inline void __uaccess_disable_hw_pan(void)
1264b65a5dbSCatalin Marinas {
127e1281f56SJames Morse 	asm(ALTERNATIVE("nop", SET_PSTATE_PAN(0), ARM64_HAS_PAN,
128e1281f56SJames Morse 			CONFIG_ARM64_PAN));
129e1281f56SJames Morse }
130e1281f56SJames Morse 
__uaccess_enable_hw_pan(void)131e1281f56SJames Morse static inline void __uaccess_enable_hw_pan(void)
132e1281f56SJames Morse {
133e1281f56SJames Morse 	asm(ALTERNATIVE("nop", SET_PSTATE_PAN(1), ARM64_HAS_PAN,
134e1281f56SJames Morse 			CONFIG_ARM64_PAN));
135e1281f56SJames Morse }
136e1281f56SJames Morse 
uaccess_disable_privileged(void)137e1281f56SJames Morse static inline void uaccess_disable_privileged(void)
138e1281f56SJames Morse {
13983b5bd62SCatalin Marinas 	mte_disable_tco();
14083b5bd62SCatalin Marinas 
141*2cc029a0SVincenzo Frascino 	if (uaccess_ttbr0_disable())
14298c970daSVincenzo Frascino 		return;
1437cf283c7SMark Rutland 
1447cf283c7SMark Rutland 	__uaccess_enable_hw_pan();
1457cf283c7SMark Rutland }
1467cf283c7SMark Rutland 
uaccess_enable_privileged(void)147bd38967dSCatalin Marinas static inline void uaccess_enable_privileged(void)
148bd38967dSCatalin Marinas {
149923e1e7dSMark Rutland 	mte_enable_tco();
150bd38967dSCatalin Marinas 
151*2cc029a0SVincenzo Frascino 	if (uaccess_ttbr0_enable())
15298c970daSVincenzo Frascino 		return;
1537cf283c7SMark Rutland 
1547cf283c7SMark Rutland 	__uaccess_disable_hw_pan();
155bd38967dSCatalin Marinas }
1567cf283c7SMark Rutland 
157bd38967dSCatalin Marinas /*
158bd38967dSCatalin Marinas  * Sanitize a uaccess pointer such that it cannot reach any kernel address.
159bd38967dSCatalin Marinas  *
1602305b809SMark Rutland  * Clearing bit 55 ensures the pointer cannot address any portion of the TTBR1
1612305b809SMark Rutland  * address range (i.e. any kernel address), and either the pointer falls within
1622305b809SMark Rutland  * the TTBR0 address range or must cause a fault.
1632305b809SMark Rutland  */
1642305b809SMark Rutland #define uaccess_mask_ptr(ptr) (__typeof__(ptr))__uaccess_mask_ptr(ptr)
__uaccess_mask_ptr(const void __user * ptr)1654d8efc2dSRobin Murphy static inline void __user *__uaccess_mask_ptr(const void __user *ptr)
1664d8efc2dSRobin Murphy {
1674d8efc2dSRobin Murphy 	void __user *safe_ptr;
1684d8efc2dSRobin Murphy 
1694d8efc2dSRobin Murphy 	asm volatile(
1704d8efc2dSRobin Murphy 	"	bic	%0, %1, %2\n"
1714d8efc2dSRobin Murphy 	: "=r" (safe_ptr)
1722305b809SMark Rutland 	: "r" (ptr),
1732305b809SMark Rutland 	  "i" (BIT(55))
1742305b809SMark Rutland 	);
1752305b809SMark Rutland 
1762305b809SMark Rutland 	return safe_ptr;
1774d8efc2dSRobin Murphy }
1784d8efc2dSRobin Murphy 
1794d8efc2dSRobin Murphy /*
1804d8efc2dSRobin Murphy  * The "__xxx" versions of the user access functions do not verify the address
1814d8efc2dSRobin Murphy  * space - it must have been done previously with a separate "access_ok()"
1820aea86a2SCatalin Marinas  * call.
1830aea86a2SCatalin Marinas  *
1840aea86a2SCatalin Marinas  * The "__xxx_error" versions set the third argument to -EFAULT if an error
1850aea86a2SCatalin Marinas  * occurs, and leave it unchanged on success.
1860aea86a2SCatalin Marinas  */
1870aea86a2SCatalin Marinas #define __get_mem_asm(load, reg, x, addr, err, type)			\
1880aea86a2SCatalin Marinas 	asm volatile(							\
1894953fc3dSTong Tiangen 	"1:	" load "	" reg "1, [%2]\n"			\
1900aea86a2SCatalin Marinas 	"2:\n"								\
191fc703d80SMark Rutland 	_ASM_EXTABLE_##type##ACCESS_ERR_ZERO(1b, 2b, %w0, %w1)		\
1920aea86a2SCatalin Marinas 	: "+r" (err), "=r" (x)						\
1934953fc3dSTong Tiangen 	: "r" (addr))
19417242086SMark Rutland 
1952e77a62cSMark Rutland #define __raw_get_mem(ldr, x, ptr, err, type)					\
1960aea86a2SCatalin Marinas do {										\
1974953fc3dSTong Tiangen 	unsigned long __gu_val;							\
1980aea86a2SCatalin Marinas 	switch (sizeof(*(ptr))) {						\
1990aea86a2SCatalin Marinas 	case 1:									\
2000aea86a2SCatalin Marinas 		__get_mem_asm(ldr "b", "%w", __gu_val, (ptr), (err), type);	\
2010aea86a2SCatalin Marinas 		break;								\
2024953fc3dSTong Tiangen 	case 2:									\
2030aea86a2SCatalin Marinas 		__get_mem_asm(ldr "h", "%w", __gu_val, (ptr), (err), type);	\
2040aea86a2SCatalin Marinas 		break;								\
2054953fc3dSTong Tiangen 	case 4:									\
2060aea86a2SCatalin Marinas 		__get_mem_asm(ldr, "%w", __gu_val, (ptr), (err), type);		\
2070aea86a2SCatalin Marinas 		break;								\
2084953fc3dSTong Tiangen 	case 8:									\
2090aea86a2SCatalin Marinas 		__get_mem_asm(ldr, "%x",  __gu_val, (ptr), (err), type);	\
2100aea86a2SCatalin Marinas 		break;								\
2114953fc3dSTong Tiangen 	default:								\
2120aea86a2SCatalin Marinas 		BUILD_BUG();							\
2130aea86a2SCatalin Marinas 	}									\
2140aea86a2SCatalin Marinas 	(x) = (__force __typeof__(*(ptr)))__gu_val;				\
2150aea86a2SCatalin Marinas } while (0)
21658fff517SMichael S. Tsirkin 
2170aea86a2SCatalin Marinas /*
2180aea86a2SCatalin Marinas  * We must not call into the scheduler between uaccess_ttbr0_enable() and
21994902d84SMark Rutland  * uaccess_ttbr0_disable(). As `x` and `ptr` could contain blocking functions,
22094902d84SMark Rutland  * we must evaluate these outside of the critical section.
22194902d84SMark Rutland  */
22294902d84SMark Rutland #define __raw_get_user(x, ptr, err)					\
22394902d84SMark Rutland do {									\
224f253d827SMark Rutland 	__typeof__(*(ptr)) __user *__rgu_ptr = (ptr);			\
225f253d827SMark Rutland 	__typeof__(x) __rgu_val;					\
22694902d84SMark Rutland 	__chk_user_ptr(ptr);						\
22794902d84SMark Rutland 									\
228f253d827SMark Rutland 	uaccess_ttbr0_enable();						\
22994902d84SMark Rutland 	__raw_get_mem("ldtr", __rgu_val, __rgu_ptr, err, U);		\
2307cf283c7SMark Rutland 	uaccess_ttbr0_disable();					\
2314953fc3dSTong Tiangen 									\
2327cf283c7SMark Rutland 	(x) = __rgu_val;						\
23394902d84SMark Rutland } while (0)
23494902d84SMark Rutland 
235f253d827SMark Rutland #define __get_user_error(x, ptr, err)					\
236f253d827SMark Rutland do {									\
23713e4cdd7SJulien Thierry 	__typeof__(*(ptr)) __user *__p = (ptr);				\
23813e4cdd7SJulien Thierry 	might_fault();							\
23984624087SWill Deacon 	if (access_ok(__p, sizeof(*__p))) {				\
24084624087SWill Deacon 		__p = uaccess_mask_ptr(__p);				\
24196d4f267SLinus Torvalds 		__raw_get_user((x), __p, (err));			\
24284624087SWill Deacon 	} else {							\
2433cd0ddb3SCatalin Marinas 		(x) = (__force __typeof__(x))0; (err) = -EFAULT;	\
24484624087SWill Deacon 	}								\
2458cfb347aSAl Viro } while (0)
24684624087SWill Deacon 
24713e4cdd7SJulien Thierry #define __get_user(x, ptr)						\
2480aea86a2SCatalin Marinas ({									\
24984624087SWill Deacon 	int __gu_err = 0;						\
2500aea86a2SCatalin Marinas 	__get_user_error((x), (ptr), __gu_err);				\
25184624087SWill Deacon 	__gu_err;							\
25213e4cdd7SJulien Thierry })
25384624087SWill Deacon 
2540aea86a2SCatalin Marinas #define get_user	__get_user
2550aea86a2SCatalin Marinas 
25684624087SWill Deacon /*
25784624087SWill Deacon  * We must not call into the scheduler between __mte_enable_tco_async() and
25894902d84SMark Rutland  * __mte_disable_tco_async(). As `dst` and `src` may contain blocking
259*2cc029a0SVincenzo Frascino  * functions, we must evaluate these outside of the critical section.
260*2cc029a0SVincenzo Frascino  */
26194902d84SMark Rutland #define __get_kernel_nofault(dst, src, type, err_label)			\
26294902d84SMark Rutland do {									\
263fc703d80SMark Rutland 	__typeof__(dst) __gkn_dst = (dst);				\
264fc703d80SMark Rutland 	__typeof__(src) __gkn_src = (src);				\
26594902d84SMark Rutland 	int __gkn_err = 0;						\
26694902d84SMark Rutland 									\
267fc703d80SMark Rutland 	__mte_enable_tco_async();					\
268fc703d80SMark Rutland 	__raw_get_mem("ldr", *((type *)(__gkn_dst)),			\
269*2cc029a0SVincenzo Frascino 		      (__force type *)(__gkn_src), __gkn_err, K);	\
27094902d84SMark Rutland 	__mte_disable_tco_async();					\
2714953fc3dSTong Tiangen 									\
272*2cc029a0SVincenzo Frascino 	if (unlikely(__gkn_err))					\
27394902d84SMark Rutland 		goto err_label;						\
274fc703d80SMark Rutland } while (0)
275fc703d80SMark Rutland 
276fc703d80SMark Rutland #define __put_mem_asm(store, reg, x, addr, err, type)			\
277fc703d80SMark Rutland 	asm volatile(							\
2784953fc3dSTong Tiangen 	"1:	" store "	" reg "1, [%2]\n"			\
2790aea86a2SCatalin Marinas 	"2:\n"								\
280fc703d80SMark Rutland 	_ASM_EXTABLE_##type##ACCESS_ERR(1b, 2b, %w0)			\
2810aea86a2SCatalin Marinas 	: "+r" (err)							\
2824953fc3dSTong Tiangen 	: "rZ" (x), "r" (addr))
2830aea86a2SCatalin Marinas 
2844a3f806eSMark Rutland #define __raw_put_mem(str, x, ptr, err, type)					\
2850aea86a2SCatalin Marinas do {										\
2864953fc3dSTong Tiangen 	__typeof__(*(ptr)) __pu_val = (x);					\
2870aea86a2SCatalin Marinas 	switch (sizeof(*(ptr))) {						\
2880aea86a2SCatalin Marinas 	case 1:									\
2890aea86a2SCatalin Marinas 		__put_mem_asm(str "b", "%w", __pu_val, (ptr), (err), type);	\
2900aea86a2SCatalin Marinas 		break;								\
2914953fc3dSTong Tiangen 	case 2:									\
2920aea86a2SCatalin Marinas 		__put_mem_asm(str "h", "%w", __pu_val, (ptr), (err), type);	\
2930aea86a2SCatalin Marinas 		break;								\
2944953fc3dSTong Tiangen 	case 4:									\
2950aea86a2SCatalin Marinas 		__put_mem_asm(str, "%w", __pu_val, (ptr), (err), type);		\
2960aea86a2SCatalin Marinas 		break;								\
2974953fc3dSTong Tiangen 	case 8:									\
2980aea86a2SCatalin Marinas 		__put_mem_asm(str, "%x", __pu_val, (ptr), (err), type);		\
2990aea86a2SCatalin Marinas 		break;								\
3004953fc3dSTong Tiangen 	default:								\
3010aea86a2SCatalin Marinas 		BUILD_BUG();							\
3020aea86a2SCatalin Marinas 	}									\
3030aea86a2SCatalin Marinas } while (0)
3040aea86a2SCatalin Marinas 
305f253d827SMark Rutland /*
306f253d827SMark Rutland  * We must not call into the scheduler between uaccess_ttbr0_enable() and
30794902d84SMark Rutland  * uaccess_ttbr0_disable(). As `x` and `ptr` could contain blocking functions,
30894902d84SMark Rutland  * we must evaluate these outside of the critical section.
30994902d84SMark Rutland  */
31094902d84SMark Rutland #define __raw_put_user(x, ptr, err)					\
31194902d84SMark Rutland do {									\
312f253d827SMark Rutland 	__typeof__(*(ptr)) __user *__rpu_ptr = (ptr);			\
313f253d827SMark Rutland 	__typeof__(*(ptr)) __rpu_val = (x);				\
31494902d84SMark Rutland 	__chk_user_ptr(__rpu_ptr);					\
31594902d84SMark Rutland 									\
31694902d84SMark Rutland 	uaccess_ttbr0_enable();						\
31794902d84SMark Rutland 	__raw_put_mem("sttr", __rpu_val, __rpu_ptr, err, U);		\
3187cf283c7SMark Rutland 	uaccess_ttbr0_disable();					\
3194953fc3dSTong Tiangen } while (0)
3207cf283c7SMark Rutland 
3210aea86a2SCatalin Marinas #define __put_user_error(x, ptr, err)					\
3220aea86a2SCatalin Marinas do {									\
32313e4cdd7SJulien Thierry 	__typeof__(*(ptr)) __user *__p = (ptr);				\
32413e4cdd7SJulien Thierry 	might_fault();							\
32584624087SWill Deacon 	if (access_ok(__p, sizeof(*__p))) {				\
32684624087SWill Deacon 		__p = uaccess_mask_ptr(__p);				\
32796d4f267SLinus Torvalds 		__raw_put_user((x), __p, (err));			\
32884624087SWill Deacon 	} else	{							\
3293cd0ddb3SCatalin Marinas 		(err) = -EFAULT;					\
33084624087SWill Deacon 	}								\
33184624087SWill Deacon } while (0)
33284624087SWill Deacon 
33313e4cdd7SJulien Thierry #define __put_user(x, ptr)						\
3340aea86a2SCatalin Marinas ({									\
33584624087SWill Deacon 	int __pu_err = 0;						\
3360aea86a2SCatalin Marinas 	__put_user_error((x), (ptr), __pu_err);				\
33784624087SWill Deacon 	__pu_err;							\
33813e4cdd7SJulien Thierry })
33984624087SWill Deacon 
3400aea86a2SCatalin Marinas #define put_user	__put_user
3410aea86a2SCatalin Marinas 
34284624087SWill Deacon /*
34384624087SWill Deacon  * We must not call into the scheduler between __mte_enable_tco_async() and
34494902d84SMark Rutland  * __mte_disable_tco_async(). As `dst` and `src` may contain blocking
345*2cc029a0SVincenzo Frascino  * functions, we must evaluate these outside of the critical section.
346*2cc029a0SVincenzo Frascino  */
34794902d84SMark Rutland #define __put_kernel_nofault(dst, src, type, err_label)			\
34894902d84SMark Rutland do {									\
349fc703d80SMark Rutland 	__typeof__(dst) __pkn_dst = (dst);				\
350fc703d80SMark Rutland 	__typeof__(src) __pkn_src = (src);				\
35194902d84SMark Rutland 	int __pkn_err = 0;						\
35294902d84SMark Rutland 									\
353fc703d80SMark Rutland 	__mte_enable_tco_async();					\
354fc703d80SMark Rutland 	__raw_put_mem("str", *((type *)(__pkn_src)),			\
355*2cc029a0SVincenzo Frascino 		      (__force type *)(__pkn_dst), __pkn_err, K);	\
35694902d84SMark Rutland 	__mte_disable_tco_async();					\
3574953fc3dSTong Tiangen 									\
358*2cc029a0SVincenzo Frascino 	if (unlikely(__pkn_err))					\
35994902d84SMark Rutland 		goto err_label;						\
360fc703d80SMark Rutland } while(0)
361fc703d80SMark Rutland 
362fc703d80SMark Rutland extern unsigned long __must_check __arch_copy_from_user(void *to, const void __user *from, unsigned long n);
363fc703d80SMark Rutland #define raw_copy_from_user(to, from, n)					\
364bffe1bafSYang Shi ({									\
365f71c2ffcSWill Deacon 	unsigned long __acfu_ret;					\
366f71c2ffcSWill Deacon 	uaccess_ttbr0_enable();						\
367e50be648SPavel Tatashin 	__acfu_ret = __arch_copy_from_user((to),			\
3687cf283c7SMark Rutland 				      __uaccess_mask_ptr(from), (n));	\
369e50be648SPavel Tatashin 	uaccess_ttbr0_disable();					\
370e50be648SPavel Tatashin 	__acfu_ret;							\
3717cf283c7SMark Rutland })
372e50be648SPavel Tatashin 
373f71c2ffcSWill Deacon extern unsigned long __must_check __arch_copy_to_user(void __user *to, const void *from, unsigned long n);
374f71c2ffcSWill Deacon #define raw_copy_to_user(to, from, n)					\
375bffe1bafSYang Shi ({									\
376f71c2ffcSWill Deacon 	unsigned long __actu_ret;					\
377f71c2ffcSWill Deacon 	uaccess_ttbr0_enable();						\
378e50be648SPavel Tatashin 	__actu_ret = __arch_copy_to_user(__uaccess_mask_ptr(to),	\
3797cf283c7SMark Rutland 				    (from), (n));			\
380e50be648SPavel Tatashin 	uaccess_ttbr0_disable();					\
381e50be648SPavel Tatashin 	__actu_ret;							\
3827cf283c7SMark Rutland })
383e50be648SPavel Tatashin 
384f71c2ffcSWill Deacon #define INLINE_COPY_TO_USER
385f71c2ffcSWill Deacon #define INLINE_COPY_FROM_USER
38692430dabSAl Viro 
38792430dabSAl Viro extern unsigned long __must_check __arch_clear_user(void __user *to, unsigned long n);
__clear_user(void __user * to,unsigned long n)3880aea86a2SCatalin Marinas static inline unsigned long __must_check __clear_user(void __user *to, unsigned long n)
389f71c2ffcSWill Deacon {
390f71c2ffcSWill Deacon 	if (access_ok(to, n)) {
3910aea86a2SCatalin Marinas 		uaccess_ttbr0_enable();
392e50be648SPavel Tatashin 		n = __arch_clear_user(__uaccess_mask_ptr(to), n);
3937cf283c7SMark Rutland 		uaccess_ttbr0_disable();
394f71c2ffcSWill Deacon 	}
3957cf283c7SMark Rutland 	return n;
396e50be648SPavel Tatashin }
3970aea86a2SCatalin Marinas #define clear_user	__clear_user
3980aea86a2SCatalin Marinas 
399f71c2ffcSWill Deacon extern long strncpy_from_user(char *dest, const char __user *src, long count);
4000aea86a2SCatalin Marinas 
40112a0ef7bSWill Deacon extern __must_check long strnlen_user(const char __user *str, long n);
4020aea86a2SCatalin Marinas 
40312a0ef7bSWill Deacon #ifdef CONFIG_ARCH_HAS_UACCESS_FLUSHCACHE
4040aea86a2SCatalin Marinas extern unsigned long __must_check __copy_user_flushcache(void *to, const void __user *from, unsigned long n);
4055d7bdeb1SRobin Murphy 
__copy_from_user_flushcache(void * dst,const void __user * src,unsigned size)4065d7bdeb1SRobin Murphy static inline int __copy_from_user_flushcache(void *dst, const void __user *src, unsigned size)
4075d7bdeb1SRobin Murphy {
4085d7bdeb1SRobin Murphy 	kasan_check_write(dst, size);
4095d7bdeb1SRobin Murphy 	return __copy_user_flushcache(dst, __uaccess_mask_ptr(src), size);
4105d7bdeb1SRobin Murphy }
411f71c2ffcSWill Deacon #endif
4125d7bdeb1SRobin Murphy 
4135d7bdeb1SRobin Murphy #ifdef CONFIG_ARCH_HAS_SUBPAGE_FAULTS
4145d7bdeb1SRobin Murphy 
415f3ba50a7SCatalin Marinas /*
416f3ba50a7SCatalin Marinas  * Return 0 on success, the number of bytes not probed otherwise.
417f3ba50a7SCatalin Marinas  */
probe_subpage_writeable(const char __user * uaddr,size_t size)418f3ba50a7SCatalin Marinas static inline size_t probe_subpage_writeable(const char __user *uaddr,
419f3ba50a7SCatalin Marinas 					     size_t size)
420f3ba50a7SCatalin Marinas {
421f3ba50a7SCatalin Marinas 	if (!system_supports_mte())
422f3ba50a7SCatalin Marinas 		return 0;
423f3ba50a7SCatalin Marinas 	return mte_probe_user_range(uaddr, size);
424f3ba50a7SCatalin Marinas }
425f3ba50a7SCatalin Marinas 
426f3ba50a7SCatalin Marinas #endif /* CONFIG_ARCH_HAS_SUBPAGE_FAULTS */
427f3ba50a7SCatalin Marinas 
428f3ba50a7SCatalin Marinas #endif /* __ASM_UACCESS_H */
429f3ba50a7SCatalin Marinas