xref: /openbmc/linux/arch/arm64/include/asm/sysreg.h (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1caab277bSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
272c58395SCatalin Marinas /*
372c58395SCatalin Marinas  * Macros for accessing system registers with older binutils.
472c58395SCatalin Marinas  *
572c58395SCatalin Marinas  * Copyright (C) 2014 ARM Ltd.
672c58395SCatalin Marinas  * Author: Catalin Marinas <catalin.marinas@arm.com>
772c58395SCatalin Marinas  */
872c58395SCatalin Marinas 
972c58395SCatalin Marinas #ifndef __ASM_SYSREG_H
1072c58395SCatalin Marinas #define __ASM_SYSREG_H
1172c58395SCatalin Marinas 
12fe6ba88bSMasahiro Yamada #include <linux/bits.h>
133600c2fdSMark Rutland #include <linux/stringify.h>
1482868247SMark Rutland #include <linux/kasan-tags.h>
153600c2fdSMark Rutland 
168ed1b498SMark Rutland #include <asm/gpr-num.h>
178ed1b498SMark Rutland 
189ded63aaSSuzuki K. Poulose /*
199ded63aaSSuzuki K. Poulose  * ARMv8 ARM reserves the following encoding for system registers:
209ded63aaSSuzuki K. Poulose  * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview",
219ded63aaSSuzuki K. Poulose  *  C5.2, version:ARM DDI 0487A.f)
229ded63aaSSuzuki K. Poulose  *	[20-19] : Op0
239ded63aaSSuzuki K. Poulose  *	[18-16] : Op1
249ded63aaSSuzuki K. Poulose  *	[15-12] : CRn
259ded63aaSSuzuki K. Poulose  *	[11-8]  : CRm
269ded63aaSSuzuki K. Poulose  *	[7-5]   : Op2
279ded63aaSSuzuki K. Poulose  */
28c9ee0f98SSuzuki K Poulose #define Op0_shift	19
29c9ee0f98SSuzuki K Poulose #define Op0_mask	0x3
30c9ee0f98SSuzuki K Poulose #define Op1_shift	16
31c9ee0f98SSuzuki K Poulose #define Op1_mask	0x7
32c9ee0f98SSuzuki K Poulose #define CRn_shift	12
33c9ee0f98SSuzuki K Poulose #define CRn_mask	0xf
34c9ee0f98SSuzuki K Poulose #define CRm_shift	8
35c9ee0f98SSuzuki K Poulose #define CRm_mask	0xf
36c9ee0f98SSuzuki K Poulose #define Op2_shift	5
37c9ee0f98SSuzuki K Poulose #define Op2_mask	0x7
38c9ee0f98SSuzuki K Poulose 
3972c58395SCatalin Marinas #define sys_reg(op0, op1, crn, crm, op2) \
40c9ee0f98SSuzuki K Poulose 	(((op0) << Op0_shift) | ((op1) << Op1_shift) | \
41c9ee0f98SSuzuki K Poulose 	 ((crn) << CRn_shift) | ((crm) << CRm_shift) | \
42c9ee0f98SSuzuki K Poulose 	 ((op2) << Op2_shift))
43c9ee0f98SSuzuki K Poulose 
444dc52925SMark Rutland #define sys_insn	sys_reg
454dc52925SMark Rutland 
46c9ee0f98SSuzuki K Poulose #define sys_reg_Op0(id)	(((id) >> Op0_shift) & Op0_mask)
47c9ee0f98SSuzuki K Poulose #define sys_reg_Op1(id)	(((id) >> Op1_shift) & Op1_mask)
48c9ee0f98SSuzuki K Poulose #define sys_reg_CRn(id)	(((id) >> CRn_shift) & CRn_mask)
49c9ee0f98SSuzuki K Poulose #define sys_reg_CRm(id)	(((id) >> CRm_shift) & CRm_mask)
50c9ee0f98SSuzuki K Poulose #define sys_reg_Op2(id)	(((id) >> Op2_shift) & Op2_mask)
5172c58395SCatalin Marinas 
52cd9e1927SMarc Zyngier #ifndef CONFIG_BROKEN_GAS_INST
53cd9e1927SMarc Zyngier 
54bca8f17fSMarc Zyngier #ifdef __ASSEMBLY__
55c9a4ef66SFangrui Song // The space separator is omitted so that __emit_inst(x) can be parsed as
56c9a4ef66SFangrui Song // either an assembler directive or an assembler macro argument.
57bca8f17fSMarc Zyngier #define __emit_inst(x)			.inst(x)
58bca8f17fSMarc Zyngier #else
59bca8f17fSMarc Zyngier #define __emit_inst(x)			".inst " __stringify((x)) "\n\t"
60bca8f17fSMarc Zyngier #endif
61bca8f17fSMarc Zyngier 
62cd9e1927SMarc Zyngier #else  /* CONFIG_BROKEN_GAS_INST */
63cd9e1927SMarc Zyngier 
64cd9e1927SMarc Zyngier #ifndef CONFIG_CPU_BIG_ENDIAN
65cd9e1927SMarc Zyngier #define __INSTR_BSWAP(x)		(x)
66cd9e1927SMarc Zyngier #else  /* CONFIG_CPU_BIG_ENDIAN */
67cd9e1927SMarc Zyngier #define __INSTR_BSWAP(x)		((((x) << 24) & 0xff000000)	| \
68cd9e1927SMarc Zyngier 					 (((x) <<  8) & 0x00ff0000)	| \
69cd9e1927SMarc Zyngier 					 (((x) >>  8) & 0x0000ff00)	| \
70cd9e1927SMarc Zyngier 					 (((x) >> 24) & 0x000000ff))
71cd9e1927SMarc Zyngier #endif	/* CONFIG_CPU_BIG_ENDIAN */
72cd9e1927SMarc Zyngier 
73cd9e1927SMarc Zyngier #ifdef __ASSEMBLY__
74cd9e1927SMarc Zyngier #define __emit_inst(x)			.long __INSTR_BSWAP(x)
75cd9e1927SMarc Zyngier #else  /* __ASSEMBLY__ */
76cd9e1927SMarc Zyngier #define __emit_inst(x)			".long " __stringify(__INSTR_BSWAP(x)) "\n\t"
77cd9e1927SMarc Zyngier #endif	/* __ASSEMBLY__ */
78cd9e1927SMarc Zyngier 
79cd9e1927SMarc Zyngier #endif	/* CONFIG_BROKEN_GAS_INST */
80cd9e1927SMarc Zyngier 
8174e24828SSuzuki K Poulose /*
8274e24828SSuzuki K Poulose  * Instructions for modifying PSTATE fields.
8374e24828SSuzuki K Poulose  * As per Arm ARM for v8-A, Section "C.5.1.3 op0 == 0b00, architectural hints,
8474e24828SSuzuki K Poulose  * barriers and CLREX, and PSTATE access", ARM DDI 0487 C.a, system instructions
8574e24828SSuzuki K Poulose  * for accessing PSTATE fields have the following encoding:
8674e24828SSuzuki K Poulose  *	Op0 = 0, CRn = 4
8774e24828SSuzuki K Poulose  *	Op1, Op2 encodes the PSTATE field modified and defines the constraints.
8874e24828SSuzuki K Poulose  *	CRm = Imm4 for the instruction.
8974e24828SSuzuki K Poulose  *	Rt = 0x1f
9074e24828SSuzuki K Poulose  */
9174e24828SSuzuki K Poulose #define pstate_field(op1, op2)		((op1) << Op1_shift | (op2) << Op2_shift)
9274e24828SSuzuki K Poulose #define PSTATE_Imm_shift		CRm_shift
9301ab991fSArd Biesheuvel #define SET_PSTATE(x, r)		__emit_inst(0xd500401f | PSTATE_ ## r | ((!!x) << PSTATE_Imm_shift))
9447863d41SMark Rutland 
9574e24828SSuzuki K Poulose #define PSTATE_PAN			pstate_field(0, 4)
9674e24828SSuzuki K Poulose #define PSTATE_UAO			pstate_field(0, 3)
9774e24828SSuzuki K Poulose #define PSTATE_SSBS			pstate_field(3, 1)
9801ab991fSArd Biesheuvel #define PSTATE_DIT			pstate_field(3, 2)
99c058b1c4SVincenzo Frascino #define PSTATE_TCO			pstate_field(3, 4)
10074e24828SSuzuki K Poulose 
10101ab991fSArd Biesheuvel #define SET_PSTATE_PAN(x)		SET_PSTATE((x), PAN)
10201ab991fSArd Biesheuvel #define SET_PSTATE_UAO(x)		SET_PSTATE((x), UAO)
10301ab991fSArd Biesheuvel #define SET_PSTATE_SSBS(x)		SET_PSTATE((x), SSBS)
10401ab991fSArd Biesheuvel #define SET_PSTATE_DIT(x)		SET_PSTATE((x), DIT)
10501ab991fSArd Biesheuvel #define SET_PSTATE_TCO(x)		SET_PSTATE((x), TCO)
10647863d41SMark Rutland 
107515d5c8aSMark Rutland #define set_pstate_pan(x)		asm volatile(SET_PSTATE_PAN(x))
108515d5c8aSMark Rutland #define set_pstate_uao(x)		asm volatile(SET_PSTATE_UAO(x))
109515d5c8aSMark Rutland #define set_pstate_ssbs(x)		asm volatile(SET_PSTATE_SSBS(x))
11001ab991fSArd Biesheuvel #define set_pstate_dit(x)		asm volatile(SET_PSTATE_DIT(x))
111515d5c8aSMark Rutland 
112bd4fb6d2SWill Deacon #define __SYS_BARRIER_INSN(CRm, op2, Rt) \
113bd4fb6d2SWill Deacon 	__emit_inst(0xd5000000 | sys_insn(0, 3, 3, (CRm), (op2)) | ((Rt) & 0x1f))
114bd4fb6d2SWill Deacon 
115bd4fb6d2SWill Deacon #define SB_BARRIER_INSN			__SYS_BARRIER_INSN(0, 7, 31)
116bd4fb6d2SWill Deacon 
1174dc52925SMark Rutland #define SYS_DC_ISW			sys_insn(1, 0, 7, 6, 2)
1188d0f019eSMarc Zyngier #define SYS_DC_IGSW			sys_insn(1, 0, 7, 6, 4)
1198d0f019eSMarc Zyngier #define SYS_DC_IGDSW			sys_insn(1, 0, 7, 6, 6)
1204dc52925SMark Rutland #define SYS_DC_CSW			sys_insn(1, 0, 7, 10, 2)
1218d0f019eSMarc Zyngier #define SYS_DC_CGSW			sys_insn(1, 0, 7, 10, 4)
1228d0f019eSMarc Zyngier #define SYS_DC_CGDSW			sys_insn(1, 0, 7, 10, 6)
1234dc52925SMark Rutland #define SYS_DC_CISW			sys_insn(1, 0, 7, 14, 2)
1248d0f019eSMarc Zyngier #define SYS_DC_CIGSW			sys_insn(1, 0, 7, 14, 4)
1258d0f019eSMarc Zyngier #define SYS_DC_CIGDSW			sys_insn(1, 0, 7, 14, 6)
1264dc52925SMark Rutland 
12721f74a51SMarc Zyngier #define SYS_IC_IALLUIS			sys_insn(1, 0, 7, 1, 0)
12821f74a51SMarc Zyngier #define SYS_IC_IALLU			sys_insn(1, 0, 7, 5, 0)
12921f74a51SMarc Zyngier #define SYS_IC_IVAU			sys_insn(1, 3, 7, 5, 1)
13021f74a51SMarc Zyngier 
13121f74a51SMarc Zyngier #define SYS_DC_IVAC			sys_insn(1, 0, 7, 6, 1)
13221f74a51SMarc Zyngier #define SYS_DC_IGVAC			sys_insn(1, 0, 7, 6, 3)
13321f74a51SMarc Zyngier #define SYS_DC_IGDVAC			sys_insn(1, 0, 7, 6, 5)
13421f74a51SMarc Zyngier 
13521f74a51SMarc Zyngier #define SYS_DC_CVAC			sys_insn(1, 3, 7, 10, 1)
13621f74a51SMarc Zyngier #define SYS_DC_CGVAC			sys_insn(1, 3, 7, 10, 3)
13721f74a51SMarc Zyngier #define SYS_DC_CGDVAC			sys_insn(1, 3, 7, 10, 5)
13821f74a51SMarc Zyngier 
13921f74a51SMarc Zyngier #define SYS_DC_CVAU			sys_insn(1, 3, 7, 11, 1)
14021f74a51SMarc Zyngier 
14121f74a51SMarc Zyngier #define SYS_DC_CVAP			sys_insn(1, 3, 7, 12, 1)
14221f74a51SMarc Zyngier #define SYS_DC_CGVAP			sys_insn(1, 3, 7, 12, 3)
14321f74a51SMarc Zyngier #define SYS_DC_CGDVAP			sys_insn(1, 3, 7, 12, 5)
14421f74a51SMarc Zyngier 
14521f74a51SMarc Zyngier #define SYS_DC_CVADP			sys_insn(1, 3, 7, 13, 1)
14621f74a51SMarc Zyngier #define SYS_DC_CGVADP			sys_insn(1, 3, 7, 13, 3)
14721f74a51SMarc Zyngier #define SYS_DC_CGDVADP			sys_insn(1, 3, 7, 13, 5)
14821f74a51SMarc Zyngier 
14921f74a51SMarc Zyngier #define SYS_DC_CIVAC			sys_insn(1, 3, 7, 14, 1)
15021f74a51SMarc Zyngier #define SYS_DC_CIGVAC			sys_insn(1, 3, 7, 14, 3)
15121f74a51SMarc Zyngier #define SYS_DC_CIGDVAC			sys_insn(1, 3, 7, 14, 5)
15221f74a51SMarc Zyngier 
1536ddea24dSMarc Zyngier /* Data cache zero operations */
1546ddea24dSMarc Zyngier #define SYS_DC_ZVA			sys_insn(1, 3, 7, 4, 1)
1556ddea24dSMarc Zyngier #define SYS_DC_GVA			sys_insn(1, 3, 7, 4, 3)
1566ddea24dSMarc Zyngier #define SYS_DC_GZVA			sys_insn(1, 3, 7, 4, 4)
1576ddea24dSMarc Zyngier 
158eeb2d87eSWill Deacon /*
159c07d8017SMark Brown  * Automatically generated definitions for system registers, the
160c07d8017SMark Brown  * manual encodings below are in the process of being converted to
161c07d8017SMark Brown  * come from here. The header relies on the definition of sys_reg()
162c07d8017SMark Brown  * earlier in this file.
163c07d8017SMark Brown  */
164c07d8017SMark Brown #include "asm/sysreg-defs.h"
165c07d8017SMark Brown 
166c07d8017SMark Brown /*
167eeb2d87eSWill Deacon  * System registers, organised loosely by encoding but grouped together
168eeb2d87eSWill Deacon  * where the architected name contains an index. e.g. ID_MMFR<n>_EL1.
169eeb2d87eSWill Deacon  */
170b4adc83bSMark Brown #define SYS_SVCR_SMSTOP_SM_EL0		sys_reg(0, 3, 4, 2, 3)
171b4adc83bSMark Brown #define SYS_SVCR_SMSTART_SM_EL0		sys_reg(0, 3, 4, 3, 3)
172b4adc83bSMark Brown #define SYS_SVCR_SMSTOP_SMZA_EL0	sys_reg(0, 3, 4, 6, 3)
173b4adc83bSMark Brown 
174d9801207SMark Rutland #define SYS_DBGBVRn_EL1(n)		sys_reg(2, 0, 0, n, 4)
175d9801207SMark Rutland #define SYS_DBGBCRn_EL1(n)		sys_reg(2, 0, 0, n, 5)
176d9801207SMark Rutland #define SYS_DBGWVRn_EL1(n)		sys_reg(2, 0, 0, n, 6)
177d9801207SMark Rutland #define SYS_DBGWCRn_EL1(n)		sys_reg(2, 0, 0, n, 7)
178d9801207SMark Rutland #define SYS_MDRAR_EL1			sys_reg(2, 0, 1, 0, 0)
179f24adc65SOliver Upton 
180d9801207SMark Rutland #define SYS_OSLSR_EL1			sys_reg(2, 0, 1, 1, 4)
181187de7c2SMark Brown #define OSLSR_EL1_OSLM_MASK		(BIT(3) | BIT(0))
182187de7c2SMark Brown #define OSLSR_EL1_OSLM_NI		0
183187de7c2SMark Brown #define OSLSR_EL1_OSLM_IMPLEMENTED	BIT(3)
184187de7c2SMark Brown #define OSLSR_EL1_OSLK			BIT(1)
185d42e2671SOliver Upton 
186d9801207SMark Rutland #define SYS_OSDLR_EL1			sys_reg(2, 0, 1, 3, 4)
187d9801207SMark Rutland #define SYS_DBGPRCR_EL1			sys_reg(2, 0, 1, 4, 4)
188d9801207SMark Rutland #define SYS_DBGCLAIMSET_EL1		sys_reg(2, 0, 7, 8, 6)
189d9801207SMark Rutland #define SYS_DBGCLAIMCLR_EL1		sys_reg(2, 0, 7, 9, 6)
190d9801207SMark Rutland #define SYS_DBGAUTHSTATUS_EL1		sys_reg(2, 0, 7, 14, 6)
191d9801207SMark Rutland #define SYS_MDCCSR_EL0			sys_reg(2, 3, 0, 1, 0)
192d9801207SMark Rutland #define SYS_DBGDTR_EL0			sys_reg(2, 3, 0, 4, 0)
193d9801207SMark Rutland #define SYS_DBGDTRRX_EL0		sys_reg(2, 3, 0, 5, 0)
194d9801207SMark Rutland #define SYS_DBGDTRTX_EL0		sys_reg(2, 3, 0, 5, 0)
195d9801207SMark Rutland #define SYS_DBGVCR32_EL2		sys_reg(2, 4, 0, 7, 0)
196d9801207SMark Rutland 
19757596c8fSMarc Zyngier #define SYS_BRBINF_EL1(n)		sys_reg(2, 1, 8, (n & 15), (((n & 16) >> 2) | 0))
19857596c8fSMarc Zyngier #define SYS_BRBINFINJ_EL1		sys_reg(2, 1, 9, 1, 0)
19957596c8fSMarc Zyngier #define SYS_BRBSRC_EL1(n)		sys_reg(2, 1, 8, (n & 15), (((n & 16) >> 2) | 1))
20057596c8fSMarc Zyngier #define SYS_BRBSRCINJ_EL1		sys_reg(2, 1, 9, 1, 1)
20157596c8fSMarc Zyngier #define SYS_BRBTGT_EL1(n)		sys_reg(2, 1, 8, (n & 15), (((n & 16) >> 2) | 2))
20257596c8fSMarc Zyngier #define SYS_BRBTGTINJ_EL1		sys_reg(2, 1, 9, 1, 2)
20357596c8fSMarc Zyngier #define SYS_BRBTS_EL1			sys_reg(2, 1, 9, 0, 2)
20457596c8fSMarc Zyngier 
20557596c8fSMarc Zyngier #define SYS_BRBCR_EL1			sys_reg(2, 1, 9, 0, 0)
20657596c8fSMarc Zyngier #define SYS_BRBFCR_EL1			sys_reg(2, 1, 9, 0, 1)
20757596c8fSMarc Zyngier #define SYS_BRBIDR0_EL1			sys_reg(2, 1, 9, 2, 0)
20857596c8fSMarc Zyngier 
20957596c8fSMarc Zyngier #define SYS_TRCITECR_EL1		sys_reg(3, 0, 1, 2, 3)
21057596c8fSMarc Zyngier #define SYS_TRCACATR(m)			sys_reg(2, 1, 2, ((m & 7) << 1), (2 | (m >> 3)))
21157596c8fSMarc Zyngier #define SYS_TRCACVR(m)			sys_reg(2, 1, 2, ((m & 7) << 1), (0 | (m >> 3)))
21257596c8fSMarc Zyngier #define SYS_TRCAUTHSTATUS		sys_reg(2, 1, 7, 14, 6)
21357596c8fSMarc Zyngier #define SYS_TRCAUXCTLR			sys_reg(2, 1, 0, 6, 0)
21457596c8fSMarc Zyngier #define SYS_TRCBBCTLR			sys_reg(2, 1, 0, 15, 0)
21557596c8fSMarc Zyngier #define SYS_TRCCCCTLR			sys_reg(2, 1, 0, 14, 0)
21657596c8fSMarc Zyngier #define SYS_TRCCIDCCTLR0		sys_reg(2, 1, 3, 0, 2)
21757596c8fSMarc Zyngier #define SYS_TRCCIDCCTLR1		sys_reg(2, 1, 3, 1, 2)
21857596c8fSMarc Zyngier #define SYS_TRCCIDCVR(m)		sys_reg(2, 1, 3, ((m & 7) << 1), 0)
21957596c8fSMarc Zyngier #define SYS_TRCCLAIMCLR			sys_reg(2, 1, 7, 9, 6)
22057596c8fSMarc Zyngier #define SYS_TRCCLAIMSET			sys_reg(2, 1, 7, 8, 6)
22157596c8fSMarc Zyngier #define SYS_TRCCNTCTLR(m)		sys_reg(2, 1, 0, (4 | (m & 3)), 5)
22257596c8fSMarc Zyngier #define SYS_TRCCNTRLDVR(m)		sys_reg(2, 1, 0, (0 | (m & 3)), 5)
22357596c8fSMarc Zyngier #define SYS_TRCCNTVR(m)			sys_reg(2, 1, 0, (8 | (m & 3)), 5)
22457596c8fSMarc Zyngier #define SYS_TRCCONFIGR			sys_reg(2, 1, 0, 4, 0)
22557596c8fSMarc Zyngier #define SYS_TRCDEVARCH			sys_reg(2, 1, 7, 15, 6)
22657596c8fSMarc Zyngier #define SYS_TRCDEVID			sys_reg(2, 1, 7, 2, 7)
22757596c8fSMarc Zyngier #define SYS_TRCEVENTCTL0R		sys_reg(2, 1, 0, 8, 0)
22857596c8fSMarc Zyngier #define SYS_TRCEVENTCTL1R		sys_reg(2, 1, 0, 9, 0)
22957596c8fSMarc Zyngier #define SYS_TRCEXTINSELR(m)		sys_reg(2, 1, 0, (8 | (m & 3)), 4)
23057596c8fSMarc Zyngier #define SYS_TRCIDR0			sys_reg(2, 1, 0, 8, 7)
23157596c8fSMarc Zyngier #define SYS_TRCIDR10			sys_reg(2, 1, 0, 2, 6)
23257596c8fSMarc Zyngier #define SYS_TRCIDR11			sys_reg(2, 1, 0, 3, 6)
23357596c8fSMarc Zyngier #define SYS_TRCIDR12			sys_reg(2, 1, 0, 4, 6)
23457596c8fSMarc Zyngier #define SYS_TRCIDR13			sys_reg(2, 1, 0, 5, 6)
23557596c8fSMarc Zyngier #define SYS_TRCIDR1			sys_reg(2, 1, 0, 9, 7)
23657596c8fSMarc Zyngier #define SYS_TRCIDR2			sys_reg(2, 1, 0, 10, 7)
23757596c8fSMarc Zyngier #define SYS_TRCIDR3			sys_reg(2, 1, 0, 11, 7)
23857596c8fSMarc Zyngier #define SYS_TRCIDR4			sys_reg(2, 1, 0, 12, 7)
23957596c8fSMarc Zyngier #define SYS_TRCIDR5			sys_reg(2, 1, 0, 13, 7)
24057596c8fSMarc Zyngier #define SYS_TRCIDR6			sys_reg(2, 1, 0, 14, 7)
24157596c8fSMarc Zyngier #define SYS_TRCIDR7			sys_reg(2, 1, 0, 15, 7)
24257596c8fSMarc Zyngier #define SYS_TRCIDR8			sys_reg(2, 1, 0, 0, 6)
24357596c8fSMarc Zyngier #define SYS_TRCIDR9			sys_reg(2, 1, 0, 1, 6)
24457596c8fSMarc Zyngier #define SYS_TRCIMSPEC(m)		sys_reg(2, 1, 0, (m & 7), 7)
24557596c8fSMarc Zyngier #define SYS_TRCITEEDCR			sys_reg(2, 1, 0, 2, 1)
24657596c8fSMarc Zyngier #define SYS_TRCOSLSR			sys_reg(2, 1, 1, 1, 4)
24757596c8fSMarc Zyngier #define SYS_TRCPRGCTLR			sys_reg(2, 1, 0, 1, 0)
24857596c8fSMarc Zyngier #define SYS_TRCQCTLR			sys_reg(2, 1, 0, 1, 1)
24957596c8fSMarc Zyngier #define SYS_TRCRSCTLR(m)		sys_reg(2, 1, 1, (m & 15), (0 | (m >> 4)))
25057596c8fSMarc Zyngier #define SYS_TRCRSR			sys_reg(2, 1, 0, 10, 0)
25157596c8fSMarc Zyngier #define SYS_TRCSEQEVR(m)		sys_reg(2, 1, 0, (m & 3), 4)
25257596c8fSMarc Zyngier #define SYS_TRCSEQRSTEVR		sys_reg(2, 1, 0, 6, 4)
25357596c8fSMarc Zyngier #define SYS_TRCSEQSTR			sys_reg(2, 1, 0, 7, 4)
25457596c8fSMarc Zyngier #define SYS_TRCSSCCR(m)			sys_reg(2, 1, 1, (m & 7), 2)
25557596c8fSMarc Zyngier #define SYS_TRCSSCSR(m)			sys_reg(2, 1, 1, (8 | (m & 7)), 2)
25657596c8fSMarc Zyngier #define SYS_TRCSSPCICR(m)		sys_reg(2, 1, 1, (m & 7), 3)
25757596c8fSMarc Zyngier #define SYS_TRCSTALLCTLR		sys_reg(2, 1, 0, 11, 0)
25857596c8fSMarc Zyngier #define SYS_TRCSTATR			sys_reg(2, 1, 0, 3, 0)
25957596c8fSMarc Zyngier #define SYS_TRCSYNCPR			sys_reg(2, 1, 0, 13, 0)
26057596c8fSMarc Zyngier #define SYS_TRCTRACEIDR			sys_reg(2, 1, 0, 0, 1)
26157596c8fSMarc Zyngier #define SYS_TRCTSCTLR			sys_reg(2, 1, 0, 12, 0)
26257596c8fSMarc Zyngier #define SYS_TRCVICTLR			sys_reg(2, 1, 0, 0, 2)
26357596c8fSMarc Zyngier #define SYS_TRCVIIECTLR			sys_reg(2, 1, 0, 1, 2)
26457596c8fSMarc Zyngier #define SYS_TRCVIPCSSCTLR		sys_reg(2, 1, 0, 3, 2)
26557596c8fSMarc Zyngier #define SYS_TRCVISSCTLR			sys_reg(2, 1, 0, 2, 2)
26657596c8fSMarc Zyngier #define SYS_TRCVMIDCCTLR0		sys_reg(2, 1, 3, 2, 2)
26757596c8fSMarc Zyngier #define SYS_TRCVMIDCCTLR1		sys_reg(2, 1, 3, 3, 2)
26857596c8fSMarc Zyngier #define SYS_TRCVMIDCVR(m)		sys_reg(2, 1, 3, ((m & 7) << 1), 1)
26957596c8fSMarc Zyngier 
27057596c8fSMarc Zyngier /* ETM */
27157596c8fSMarc Zyngier #define SYS_TRCOSLAR			sys_reg(2, 1, 1, 0, 4)
27257596c8fSMarc Zyngier 
2733c739b57SSuzuki K. Poulose #define SYS_MIDR_EL1			sys_reg(3, 0, 0, 0, 0)
2743c739b57SSuzuki K. Poulose #define SYS_MPIDR_EL1			sys_reg(3, 0, 0, 0, 5)
2753c739b57SSuzuki K. Poulose #define SYS_REVIDR_EL1			sys_reg(3, 0, 0, 0, 6)
2763c739b57SSuzuki K. Poulose 
27714ae7518SMark Rutland #define SYS_ACTLR_EL1			sys_reg(3, 0, 1, 0, 1)
278c058b1c4SVincenzo Frascino #define SYS_RGSR_EL1			sys_reg(3, 0, 1, 0, 5)
279c058b1c4SVincenzo Frascino #define SYS_GCR_EL1			sys_reg(3, 0, 1, 0, 6)
28014ae7518SMark Rutland 
2814b6929f5SJonathan Zhou #define SYS_TRFCR_EL1			sys_reg(3, 0, 1, 2, 1)
28267236564SDave Martin 
28314ae7518SMark Rutland #define SYS_TCR_EL1			sys_reg(3, 0, 2, 0, 2)
28414ae7518SMark Rutland 
285aa6eece8SMark Rutland #define SYS_APIAKEYLO_EL1		sys_reg(3, 0, 2, 1, 0)
286aa6eece8SMark Rutland #define SYS_APIAKEYHI_EL1		sys_reg(3, 0, 2, 1, 1)
287aa6eece8SMark Rutland #define SYS_APIBKEYLO_EL1		sys_reg(3, 0, 2, 1, 2)
288aa6eece8SMark Rutland #define SYS_APIBKEYHI_EL1		sys_reg(3, 0, 2, 1, 3)
289aa6eece8SMark Rutland 
290aa6eece8SMark Rutland #define SYS_APDAKEYLO_EL1		sys_reg(3, 0, 2, 2, 0)
291aa6eece8SMark Rutland #define SYS_APDAKEYHI_EL1		sys_reg(3, 0, 2, 2, 1)
292aa6eece8SMark Rutland #define SYS_APDBKEYLO_EL1		sys_reg(3, 0, 2, 2, 2)
293aa6eece8SMark Rutland #define SYS_APDBKEYHI_EL1		sys_reg(3, 0, 2, 2, 3)
294aa6eece8SMark Rutland 
295aa6eece8SMark Rutland #define SYS_APGAKEYLO_EL1		sys_reg(3, 0, 2, 3, 0)
296aa6eece8SMark Rutland #define SYS_APGAKEYHI_EL1		sys_reg(3, 0, 2, 3, 1)
297aa6eece8SMark Rutland 
298fdec2a9eSDave Martin #define SYS_SPSR_EL1			sys_reg(3, 0, 4, 0, 0)
299fdec2a9eSDave Martin #define SYS_ELR_EL1			sys_reg(3, 0, 4, 0, 1)
300fdec2a9eSDave Martin 
3010e9884feSMark Rutland #define SYS_ICC_PMR_EL1			sys_reg(3, 0, 4, 6, 0)
3020e9884feSMark Rutland 
30314ae7518SMark Rutland #define SYS_AFSR0_EL1			sys_reg(3, 0, 5, 1, 0)
30414ae7518SMark Rutland #define SYS_AFSR1_EL1			sys_reg(3, 0, 5, 1, 1)
30514ae7518SMark Rutland #define SYS_ESR_EL1			sys_reg(3, 0, 5, 2, 0)
306558daf69SDongjiu Geng 
307558daf69SDongjiu Geng #define SYS_ERRIDR_EL1			sys_reg(3, 0, 5, 3, 0)
308558daf69SDongjiu Geng #define SYS_ERRSELR_EL1			sys_reg(3, 0, 5, 3, 1)
309558daf69SDongjiu Geng #define SYS_ERXFR_EL1			sys_reg(3, 0, 5, 4, 0)
310558daf69SDongjiu Geng #define SYS_ERXCTLR_EL1			sys_reg(3, 0, 5, 4, 1)
311558daf69SDongjiu Geng #define SYS_ERXSTATUS_EL1		sys_reg(3, 0, 5, 4, 2)
312558daf69SDongjiu Geng #define SYS_ERXADDR_EL1			sys_reg(3, 0, 5, 4, 3)
313464f2164SMarc Zyngier #define SYS_ERXPFGF_EL1			sys_reg(3, 0, 5, 4, 4)
314464f2164SMarc Zyngier #define SYS_ERXPFGCTL_EL1		sys_reg(3, 0, 5, 4, 5)
315464f2164SMarc Zyngier #define SYS_ERXPFGCDN_EL1		sys_reg(3, 0, 5, 4, 6)
316558daf69SDongjiu Geng #define SYS_ERXMISC0_EL1		sys_reg(3, 0, 5, 5, 0)
317558daf69SDongjiu Geng #define SYS_ERXMISC1_EL1		sys_reg(3, 0, 5, 5, 1)
318464f2164SMarc Zyngier #define SYS_ERXMISC2_EL1		sys_reg(3, 0, 5, 5, 2)
319464f2164SMarc Zyngier #define SYS_ERXMISC3_EL1		sys_reg(3, 0, 5, 5, 3)
320c058b1c4SVincenzo Frascino #define SYS_TFSR_EL1			sys_reg(3, 0, 5, 6, 0)
321c058b1c4SVincenzo Frascino #define SYS_TFSRE0_EL1			sys_reg(3, 0, 5, 6, 1)
322558daf69SDongjiu Geng 
32314ae7518SMark Rutland #define SYS_PAR_EL1			sys_reg(3, 0, 7, 4, 0)
32414ae7518SMark Rutland 
32529a0f5adSYang Yingliang #define SYS_PAR_EL1_F			BIT(0)
326e8620cffSWill Deacon #define SYS_PAR_EL1_FST			GENMASK(6, 1)
327e8620cffSWill Deacon 
328a173c390SWill Deacon /*** Statistical Profiling Extension ***/
329e080477aSRob Herring #define PMSEVFR_EL1_RES0_IMP	\
3304a669e24SWei Li 	(GENMASK_ULL(47, 32) | GENMASK_ULL(23, 16) | GENMASK_ULL(11, 8) |\
3314a669e24SWei Li 	 BIT_ULL(6) | BIT_ULL(4) | BIT_ULL(2) | BIT_ULL(0))
332e080477aSRob Herring #define PMSEVFR_EL1_RES0_V1P1	\
333e080477aSRob Herring 	(PMSEVFR_EL1_RES0_IMP & ~(BIT_ULL(18) | BIT_ULL(17) | BIT_ULL(11)))
3344998897bSRob Herring #define PMSEVFR_EL1_RES0_V1P2	\
3354998897bSRob Herring 	(PMSEVFR_EL1_RES0_V1P1 & ~BIT_ULL(6))
336a173c390SWill Deacon 
337a173c390SWill Deacon /* Buffer error reporting */
33895693604SRob Herring #define PMBSR_EL1_FAULT_FSC_SHIFT	PMBSR_EL1_MSS_SHIFT
33995693604SRob Herring #define PMBSR_EL1_FAULT_FSC_MASK	PMBSR_EL1_MSS_MASK
340a173c390SWill Deacon 
34195693604SRob Herring #define PMBSR_EL1_BUF_BSC_SHIFT		PMBSR_EL1_MSS_SHIFT
34295693604SRob Herring #define PMBSR_EL1_BUF_BSC_MASK		PMBSR_EL1_MSS_MASK
343a173c390SWill Deacon 
344c759ec85SRob Herring #define PMBSR_EL1_BUF_BSC_FULL		0x1UL
345a173c390SWill Deacon 
346a173c390SWill Deacon /*** End of Statistical Profiling Extension ***/
347a173c390SWill Deacon 
3487bb94882SAnshuman Khandual #define TRBSR_EL1_BSC_MASK		GENMASK(5, 0)
3497bb94882SAnshuman Khandual #define TRBSR_EL1_BSC_SHIFT		0
3503f9b72f6SAnshuman Khandual 
351c7a3c61fSMark Rutland #define SYS_PMINTENSET_EL1		sys_reg(3, 0, 9, 14, 1)
352c7a3c61fSMark Rutland #define SYS_PMINTENCLR_EL1		sys_reg(3, 0, 9, 14, 2)
353c7a3c61fSMark Rutland 
354f5be3a61SShaokun Zhang #define SYS_PMMIR_EL1			sys_reg(3, 0, 9, 14, 6)
355f5be3a61SShaokun Zhang 
35614ae7518SMark Rutland #define SYS_MAIR_EL1			sys_reg(3, 0, 10, 2, 0)
35714ae7518SMark Rutland #define SYS_AMAIR_EL1			sys_reg(3, 0, 10, 3, 0)
35814ae7518SMark Rutland 
35914ae7518SMark Rutland #define SYS_VBAR_EL1			sys_reg(3, 0, 12, 0, 0)
36068ddbf09SJames Morse #define SYS_DISR_EL1			sys_reg(3, 0, 12, 1, 1)
36114ae7518SMark Rutland 
362eab0b2dcSMarc Zyngier #define SYS_ICC_IAR0_EL1		sys_reg(3, 0, 12, 8, 0)
363eab0b2dcSMarc Zyngier #define SYS_ICC_EOIR0_EL1		sys_reg(3, 0, 12, 8, 1)
364eab0b2dcSMarc Zyngier #define SYS_ICC_HPPIR0_EL1		sys_reg(3, 0, 12, 8, 2)
365423de85aSMarc Zyngier #define SYS_ICC_BPR0_EL1		sys_reg(3, 0, 12, 8, 3)
366eab0b2dcSMarc Zyngier #define SYS_ICC_AP0Rn_EL1(n)		sys_reg(3, 0, 12, 8, 4 | n)
3670959db6cSMark Rutland #define SYS_ICC_AP0R0_EL1		SYS_ICC_AP0Rn_EL1(0)
3680959db6cSMark Rutland #define SYS_ICC_AP0R1_EL1		SYS_ICC_AP0Rn_EL1(1)
3690959db6cSMark Rutland #define SYS_ICC_AP0R2_EL1		SYS_ICC_AP0Rn_EL1(2)
3700959db6cSMark Rutland #define SYS_ICC_AP0R3_EL1		SYS_ICC_AP0Rn_EL1(3)
371f9e7449cSMarc Zyngier #define SYS_ICC_AP1Rn_EL1(n)		sys_reg(3, 0, 12, 9, n)
3720959db6cSMark Rutland #define SYS_ICC_AP1R0_EL1		SYS_ICC_AP1Rn_EL1(0)
3730959db6cSMark Rutland #define SYS_ICC_AP1R1_EL1		SYS_ICC_AP1Rn_EL1(1)
3740959db6cSMark Rutland #define SYS_ICC_AP1R2_EL1		SYS_ICC_AP1Rn_EL1(2)
3750959db6cSMark Rutland #define SYS_ICC_AP1R3_EL1		SYS_ICC_AP1Rn_EL1(3)
3760e9884feSMark Rutland #define SYS_ICC_DIR_EL1			sys_reg(3, 0, 12, 11, 1)
37743515894SMarc Zyngier #define SYS_ICC_RPR_EL1			sys_reg(3, 0, 12, 11, 3)
3780e9884feSMark Rutland #define SYS_ICC_SGI1R_EL1		sys_reg(3, 0, 12, 11, 5)
37903bd646dSMarc Zyngier #define SYS_ICC_ASGI1R_EL1		sys_reg(3, 0, 12, 11, 6)
38003bd646dSMarc Zyngier #define SYS_ICC_SGI0R_EL1		sys_reg(3, 0, 12, 11, 7)
3810e9884feSMark Rutland #define SYS_ICC_IAR1_EL1		sys_reg(3, 0, 12, 12, 0)
3820e9884feSMark Rutland #define SYS_ICC_EOIR1_EL1		sys_reg(3, 0, 12, 12, 1)
3832724c11aSMarc Zyngier #define SYS_ICC_HPPIR1_EL1		sys_reg(3, 0, 12, 12, 2)
3840e9884feSMark Rutland #define SYS_ICC_BPR1_EL1		sys_reg(3, 0, 12, 12, 3)
3850e9884feSMark Rutland #define SYS_ICC_CTLR_EL1		sys_reg(3, 0, 12, 12, 4)
3860e9884feSMark Rutland #define SYS_ICC_SRE_EL1			sys_reg(3, 0, 12, 12, 5)
38721bc5281SMark Rutland #define SYS_ICC_IGRPEN0_EL1		sys_reg(3, 0, 12, 12, 6)
38821bc5281SMark Rutland #define SYS_ICC_IGRPEN1_EL1		sys_reg(3, 0, 12, 12, 7)
3890e9884feSMark Rutland 
390*484f8682SMarc Zyngier #define SYS_ACCDATA_EL1			sys_reg(3, 0, 13, 0, 5)
391*484f8682SMarc Zyngier 
39214ae7518SMark Rutland #define SYS_CNTKCTL_EL1			sys_reg(3, 0, 14, 1, 0)
39314ae7518SMark Rutland 
39414ae7518SMark Rutland #define SYS_AIDR_EL1			sys_reg(3, 1, 0, 0, 7)
39514ae7518SMark Rutland 
3961a50ec0bSRichard Henderson #define SYS_RNDR_EL0			sys_reg(3, 3, 2, 4, 0)
3971a50ec0bSRichard Henderson #define SYS_RNDRRS_EL0			sys_reg(3, 3, 2, 4, 1)
3981a50ec0bSRichard Henderson 
399c7a3c61fSMark Rutland #define SYS_PMCR_EL0			sys_reg(3, 3, 9, 12, 0)
400c7a3c61fSMark Rutland #define SYS_PMCNTENSET_EL0		sys_reg(3, 3, 9, 12, 1)
401c7a3c61fSMark Rutland #define SYS_PMCNTENCLR_EL0		sys_reg(3, 3, 9, 12, 2)
402c7a3c61fSMark Rutland #define SYS_PMOVSCLR_EL0		sys_reg(3, 3, 9, 12, 3)
403c7a3c61fSMark Rutland #define SYS_PMSWINC_EL0			sys_reg(3, 3, 9, 12, 4)
404c7a3c61fSMark Rutland #define SYS_PMSELR_EL0			sys_reg(3, 3, 9, 12, 5)
405c7a3c61fSMark Rutland #define SYS_PMCEID0_EL0			sys_reg(3, 3, 9, 12, 6)
406c7a3c61fSMark Rutland #define SYS_PMCEID1_EL0			sys_reg(3, 3, 9, 12, 7)
407c7a3c61fSMark Rutland #define SYS_PMCCNTR_EL0			sys_reg(3, 3, 9, 13, 0)
408c7a3c61fSMark Rutland #define SYS_PMXEVTYPER_EL0		sys_reg(3, 3, 9, 13, 1)
409c7a3c61fSMark Rutland #define SYS_PMXEVCNTR_EL0		sys_reg(3, 3, 9, 13, 2)
410c7a3c61fSMark Rutland #define SYS_PMUSERENR_EL0		sys_reg(3, 3, 9, 14, 0)
411c7a3c61fSMark Rutland #define SYS_PMOVSSET_EL0		sys_reg(3, 3, 9, 14, 3)
412338d4f49SJames Morse 
41314ae7518SMark Rutland #define SYS_TPIDR_EL0			sys_reg(3, 3, 13, 0, 2)
41414ae7518SMark Rutland #define SYS_TPIDRRO_EL0			sys_reg(3, 3, 13, 0, 3)
415b4adc83bSMark Brown #define SYS_TPIDR2_EL0			sys_reg(3, 3, 13, 0, 5)
41614ae7518SMark Rutland 
417ed4ffaf4SMarc Zyngier #define SYS_SCXTNUM_EL0			sys_reg(3, 3, 13, 0, 7)
418ed4ffaf4SMarc Zyngier 
4192c9d45b4SIonela Voinescu /* Definitions for system register interface to AMU for ARMv8.4 onwards */
4202c9d45b4SIonela Voinescu #define SYS_AM_EL0(crm, op2)		sys_reg(3, 3, 13, (crm), (op2))
4212c9d45b4SIonela Voinescu #define SYS_AMCR_EL0			SYS_AM_EL0(2, 0)
4222c9d45b4SIonela Voinescu #define SYS_AMCFGR_EL0			SYS_AM_EL0(2, 1)
4232c9d45b4SIonela Voinescu #define SYS_AMCGCR_EL0			SYS_AM_EL0(2, 2)
4242c9d45b4SIonela Voinescu #define SYS_AMUSERENR_EL0		SYS_AM_EL0(2, 3)
4252c9d45b4SIonela Voinescu #define SYS_AMCNTENCLR0_EL0		SYS_AM_EL0(2, 4)
4262c9d45b4SIonela Voinescu #define SYS_AMCNTENSET0_EL0		SYS_AM_EL0(2, 5)
4272c9d45b4SIonela Voinescu #define SYS_AMCNTENCLR1_EL0		SYS_AM_EL0(3, 0)
4282c9d45b4SIonela Voinescu #define SYS_AMCNTENSET1_EL0		SYS_AM_EL0(3, 1)
4292c9d45b4SIonela Voinescu 
4302c9d45b4SIonela Voinescu /*
4312c9d45b4SIonela Voinescu  * Group 0 of activity monitors (architected):
4322c9d45b4SIonela Voinescu  *                op0  op1  CRn   CRm       op2
4332c9d45b4SIonela Voinescu  * Counter:       11   011  1101  010:n<3>  n<2:0>
4342c9d45b4SIonela Voinescu  * Type:          11   011  1101  011:n<3>  n<2:0>
4352c9d45b4SIonela Voinescu  * n: 0-15
4362c9d45b4SIonela Voinescu  *
4372c9d45b4SIonela Voinescu  * Group 1 of activity monitors (auxiliary):
4382c9d45b4SIonela Voinescu  *                op0  op1  CRn   CRm       op2
4392c9d45b4SIonela Voinescu  * Counter:       11   011  1101  110:n<3>  n<2:0>
4402c9d45b4SIonela Voinescu  * Type:          11   011  1101  111:n<3>  n<2:0>
4412c9d45b4SIonela Voinescu  * n: 0-15
4422c9d45b4SIonela Voinescu  */
4432c9d45b4SIonela Voinescu 
4442c9d45b4SIonela Voinescu #define SYS_AMEVCNTR0_EL0(n)		SYS_AM_EL0(4 + ((n) >> 3), (n) & 7)
445493cf9b7SVladimir Murzin #define SYS_AMEVTYPER0_EL0(n)		SYS_AM_EL0(6 + ((n) >> 3), (n) & 7)
4462c9d45b4SIonela Voinescu #define SYS_AMEVCNTR1_EL0(n)		SYS_AM_EL0(12 + ((n) >> 3), (n) & 7)
447493cf9b7SVladimir Murzin #define SYS_AMEVTYPER1_EL0(n)		SYS_AM_EL0(14 + ((n) >> 3), (n) & 7)
4482c9d45b4SIonela Voinescu 
4492c9d45b4SIonela Voinescu /* AMU v1: Fixed (architecturally defined) activity monitors */
4502c9d45b4SIonela Voinescu #define SYS_AMEVCNTR0_CORE_EL0		SYS_AMEVCNTR0_EL0(0)
4512c9d45b4SIonela Voinescu #define SYS_AMEVCNTR0_CONST_EL0		SYS_AMEVCNTR0_EL0(1)
4522c9d45b4SIonela Voinescu #define SYS_AMEVCNTR0_INST_RET_EL0	SYS_AMEVCNTR0_EL0(2)
4532c9d45b4SIonela Voinescu #define SYS_AMEVCNTR0_MEM_STALL		SYS_AMEVCNTR0_EL0(3)
4542c9d45b4SIonela Voinescu 
45547863d41SMark Rutland #define SYS_CNTFRQ_EL0			sys_reg(3, 3, 14, 0, 0)
456338d4f49SJames Morse 
457c605ee24SMarc Zyngier #define SYS_CNTPCT_EL0			sys_reg(3, 3, 14, 0, 1)
4589ee840a9SMarc Zyngier #define SYS_CNTPCTSS_EL0		sys_reg(3, 3, 14, 0, 5)
4599ee840a9SMarc Zyngier #define SYS_CNTVCTSS_EL0		sys_reg(3, 3, 14, 0, 6)
4609ee840a9SMarc Zyngier 
461147a70ceSMark Rutland #define SYS_CNTP_TVAL_EL0		sys_reg(3, 3, 14, 2, 0)
462147a70ceSMark Rutland #define SYS_CNTP_CTL_EL0		sys_reg(3, 3, 14, 2, 1)
463147a70ceSMark Rutland #define SYS_CNTP_CVAL_EL0		sys_reg(3, 3, 14, 2, 2)
464147a70ceSMark Rutland 
465fdec2a9eSDave Martin #define SYS_CNTV_CTL_EL0		sys_reg(3, 3, 14, 3, 1)
466fdec2a9eSDave Martin #define SYS_CNTV_CVAL_EL0		sys_reg(3, 3, 14, 3, 2)
467fdec2a9eSDave Martin 
46884135d3dSAndre Przywara #define SYS_AARCH32_CNTP_TVAL		sys_reg(0, 0, 14, 2, 0)
46984135d3dSAndre Przywara #define SYS_AARCH32_CNTP_CTL		sys_reg(0, 0, 14, 2, 1)
470c605ee24SMarc Zyngier #define SYS_AARCH32_CNTPCT		sys_reg(0, 0, 0, 14, 0)
47184135d3dSAndre Przywara #define SYS_AARCH32_CNTP_CVAL		sys_reg(0, 2, 0, 14, 0)
472a6610435SMarc Zyngier #define SYS_AARCH32_CNTPCTSS		sys_reg(0, 8, 0, 14, 0)
47384135d3dSAndre Przywara 
474c7a3c61fSMark Rutland #define __PMEV_op2(n)			((n) & 0x7)
475c7a3c61fSMark Rutland #define __CNTR_CRm(n)			(0x8 | (((n) >> 3) & 0x3))
476c7a3c61fSMark Rutland #define SYS_PMEVCNTRn_EL0(n)		sys_reg(3, 3, 14, __CNTR_CRm(n), __PMEV_op2(n))
477c7a3c61fSMark Rutland #define __TYPER_CRm(n)			(0xc | (((n) >> 3) & 0x3))
478c7a3c61fSMark Rutland #define SYS_PMEVTYPERn_EL0(n)		sys_reg(3, 3, 14, __TYPER_CRm(n), __PMEV_op2(n))
479c7a3c61fSMark Rutland 
480c7a3c61fSMark Rutland #define SYS_PMCCFILTR_EL0		sys_reg(3, 3, 14, 15, 7)
481c7a3c61fSMark Rutland 
4826ff9dc23SJintack Lim #define SYS_VPIDR_EL2			sys_reg(3, 4, 0, 0, 0)
4836ff9dc23SJintack Lim #define SYS_VMPIDR_EL2			sys_reg(3, 4, 0, 0, 5)
4846ff9dc23SJintack Lim 
48529052f1bSMarc Zyngier #define SYS_SCTLR_EL2			sys_reg(3, 4, 1, 0, 0)
4866ff9dc23SJintack Lim #define SYS_ACTLR_EL2			sys_reg(3, 4, 1, 0, 1)
4876ff9dc23SJintack Lim #define SYS_HCR_EL2			sys_reg(3, 4, 1, 1, 0)
4886ff9dc23SJintack Lim #define SYS_MDCR_EL2			sys_reg(3, 4, 1, 1, 1)
4896ff9dc23SJintack Lim #define SYS_CPTR_EL2			sys_reg(3, 4, 1, 1, 2)
4906ff9dc23SJintack Lim #define SYS_HSTR_EL2			sys_reg(3, 4, 1, 1, 3)
4916ff9dc23SJintack Lim #define SYS_HACR_EL2			sys_reg(3, 4, 1, 1, 7)
4926ff9dc23SJintack Lim 
4936ff9dc23SJintack Lim #define SYS_TTBR0_EL2			sys_reg(3, 4, 2, 0, 0)
4946ff9dc23SJintack Lim #define SYS_TTBR1_EL2			sys_reg(3, 4, 2, 0, 1)
4956ff9dc23SJintack Lim #define SYS_TCR_EL2			sys_reg(3, 4, 2, 0, 2)
4966ff9dc23SJintack Lim #define SYS_VTTBR_EL2			sys_reg(3, 4, 2, 1, 0)
4976ff9dc23SJintack Lim #define SYS_VTCR_EL2			sys_reg(3, 4, 2, 1, 2)
4986ff9dc23SJintack Lim 
4994b6929f5SJonathan Zhou #define SYS_TRFCR_EL2			sys_reg(3, 4, 1, 2, 1)
50031c00d2aSMark Brown #define SYS_HAFGRTR_EL2			sys_reg(3, 4, 3, 1, 6)
501fdec2a9eSDave Martin #define SYS_SPSR_EL2			sys_reg(3, 4, 4, 0, 0)
502fdec2a9eSDave Martin #define SYS_ELR_EL2			sys_reg(3, 4, 4, 0, 1)
5036ff9dc23SJintack Lim #define SYS_SP_EL1			sys_reg(3, 4, 4, 1, 0)
50414ae7518SMark Rutland #define SYS_IFSR32_EL2			sys_reg(3, 4, 5, 0, 1)
5056ff9dc23SJintack Lim #define SYS_AFSR0_EL2			sys_reg(3, 4, 5, 1, 0)
5066ff9dc23SJintack Lim #define SYS_AFSR1_EL2			sys_reg(3, 4, 5, 1, 1)
507fdec2a9eSDave Martin #define SYS_ESR_EL2			sys_reg(3, 4, 5, 2, 0)
5084715c14bSJames Morse #define SYS_VSESR_EL2			sys_reg(3, 4, 5, 2, 3)
50914ae7518SMark Rutland #define SYS_FPEXC32_EL2			sys_reg(3, 4, 5, 3, 0)
510c058b1c4SVincenzo Frascino #define SYS_TFSR_EL2			sys_reg(3, 4, 5, 6, 0)
51114ae7518SMark Rutland 
5126ff9dc23SJintack Lim #define SYS_FAR_EL2			sys_reg(3, 4, 6, 0, 0)
5136ff9dc23SJintack Lim #define SYS_HPFAR_EL2			sys_reg(3, 4, 6, 0, 4)
5146ff9dc23SJintack Lim 
5156ff9dc23SJintack Lim #define SYS_MAIR_EL2			sys_reg(3, 4, 10, 2, 0)
5166ff9dc23SJintack Lim #define SYS_AMAIR_EL2			sys_reg(3, 4, 10, 3, 0)
5176ff9dc23SJintack Lim 
5186ff9dc23SJintack Lim #define SYS_VBAR_EL2			sys_reg(3, 4, 12, 0, 0)
5196ff9dc23SJintack Lim #define SYS_RVBAR_EL2			sys_reg(3, 4, 12, 0, 1)
5206ff9dc23SJintack Lim #define SYS_RMR_EL2			sys_reg(3, 4, 12, 0, 2)
521c773ae2bSJames Morse #define SYS_VDISR_EL2			sys_reg(3, 4, 12, 1, 1)
5220e9884feSMark Rutland #define __SYS__AP0Rx_EL2(x)		sys_reg(3, 4, 12, 8, x)
5230e9884feSMark Rutland #define SYS_ICH_AP0R0_EL2		__SYS__AP0Rx_EL2(0)
5240e9884feSMark Rutland #define SYS_ICH_AP0R1_EL2		__SYS__AP0Rx_EL2(1)
5250e9884feSMark Rutland #define SYS_ICH_AP0R2_EL2		__SYS__AP0Rx_EL2(2)
5260e9884feSMark Rutland #define SYS_ICH_AP0R3_EL2		__SYS__AP0Rx_EL2(3)
5270e9884feSMark Rutland 
5280e9884feSMark Rutland #define __SYS__AP1Rx_EL2(x)		sys_reg(3, 4, 12, 9, x)
5290e9884feSMark Rutland #define SYS_ICH_AP1R0_EL2		__SYS__AP1Rx_EL2(0)
5300e9884feSMark Rutland #define SYS_ICH_AP1R1_EL2		__SYS__AP1Rx_EL2(1)
5310e9884feSMark Rutland #define SYS_ICH_AP1R2_EL2		__SYS__AP1Rx_EL2(2)
5320e9884feSMark Rutland #define SYS_ICH_AP1R3_EL2		__SYS__AP1Rx_EL2(3)
5330e9884feSMark Rutland 
5340e9884feSMark Rutland #define SYS_ICH_VSEIR_EL2		sys_reg(3, 4, 12, 9, 4)
5350e9884feSMark Rutland #define SYS_ICC_SRE_EL2			sys_reg(3, 4, 12, 9, 5)
5360e9884feSMark Rutland #define SYS_ICH_HCR_EL2			sys_reg(3, 4, 12, 11, 0)
5370e9884feSMark Rutland #define SYS_ICH_VTR_EL2			sys_reg(3, 4, 12, 11, 1)
5380e9884feSMark Rutland #define SYS_ICH_MISR_EL2		sys_reg(3, 4, 12, 11, 2)
5390e9884feSMark Rutland #define SYS_ICH_EISR_EL2		sys_reg(3, 4, 12, 11, 3)
540b98c079bSMarc Zyngier #define SYS_ICH_ELRSR_EL2		sys_reg(3, 4, 12, 11, 5)
5410e9884feSMark Rutland #define SYS_ICH_VMCR_EL2		sys_reg(3, 4, 12, 11, 7)
5420e9884feSMark Rutland 
5430e9884feSMark Rutland #define __SYS__LR0_EL2(x)		sys_reg(3, 4, 12, 12, x)
5440e9884feSMark Rutland #define SYS_ICH_LR0_EL2			__SYS__LR0_EL2(0)
5450e9884feSMark Rutland #define SYS_ICH_LR1_EL2			__SYS__LR0_EL2(1)
5460e9884feSMark Rutland #define SYS_ICH_LR2_EL2			__SYS__LR0_EL2(2)
5470e9884feSMark Rutland #define SYS_ICH_LR3_EL2			__SYS__LR0_EL2(3)
5480e9884feSMark Rutland #define SYS_ICH_LR4_EL2			__SYS__LR0_EL2(4)
5490e9884feSMark Rutland #define SYS_ICH_LR5_EL2			__SYS__LR0_EL2(5)
5500e9884feSMark Rutland #define SYS_ICH_LR6_EL2			__SYS__LR0_EL2(6)
5510e9884feSMark Rutland #define SYS_ICH_LR7_EL2			__SYS__LR0_EL2(7)
5520e9884feSMark Rutland 
5530e9884feSMark Rutland #define __SYS__LR8_EL2(x)		sys_reg(3, 4, 12, 13, x)
5540e9884feSMark Rutland #define SYS_ICH_LR8_EL2			__SYS__LR8_EL2(0)
5550e9884feSMark Rutland #define SYS_ICH_LR9_EL2			__SYS__LR8_EL2(1)
5560e9884feSMark Rutland #define SYS_ICH_LR10_EL2		__SYS__LR8_EL2(2)
5570e9884feSMark Rutland #define SYS_ICH_LR11_EL2		__SYS__LR8_EL2(3)
5580e9884feSMark Rutland #define SYS_ICH_LR12_EL2		__SYS__LR8_EL2(4)
5590e9884feSMark Rutland #define SYS_ICH_LR13_EL2		__SYS__LR8_EL2(5)
5600e9884feSMark Rutland #define SYS_ICH_LR14_EL2		__SYS__LR8_EL2(6)
5610e9884feSMark Rutland #define SYS_ICH_LR15_EL2		__SYS__LR8_EL2(7)
56272c58395SCatalin Marinas 
5636ff9dc23SJintack Lim #define SYS_CONTEXTIDR_EL2		sys_reg(3, 4, 13, 0, 1)
5646ff9dc23SJintack Lim #define SYS_TPIDR_EL2			sys_reg(3, 4, 13, 0, 2)
5656ff9dc23SJintack Lim 
5666ff9dc23SJintack Lim #define SYS_CNTVOFF_EL2			sys_reg(3, 4, 14, 0, 3)
5676ff9dc23SJintack Lim #define SYS_CNTHCTL_EL2			sys_reg(3, 4, 14, 1, 0)
5686ff9dc23SJintack Lim 
56973433762SDave Martin /* VHE encodings for architectural EL0/1 system registers */
570fdec2a9eSDave Martin #define SYS_SCTLR_EL12			sys_reg(3, 5, 1, 0, 0)
571fdec2a9eSDave Martin #define SYS_TTBR0_EL12			sys_reg(3, 5, 2, 0, 0)
572fdec2a9eSDave Martin #define SYS_TTBR1_EL12			sys_reg(3, 5, 2, 0, 1)
573fdec2a9eSDave Martin #define SYS_TCR_EL12			sys_reg(3, 5, 2, 0, 2)
574fdec2a9eSDave Martin #define SYS_SPSR_EL12			sys_reg(3, 5, 4, 0, 0)
575fdec2a9eSDave Martin #define SYS_ELR_EL12			sys_reg(3, 5, 4, 0, 1)
576fdec2a9eSDave Martin #define SYS_AFSR0_EL12			sys_reg(3, 5, 5, 1, 0)
577fdec2a9eSDave Martin #define SYS_AFSR1_EL12			sys_reg(3, 5, 5, 1, 1)
578fdec2a9eSDave Martin #define SYS_ESR_EL12			sys_reg(3, 5, 5, 2, 0)
579c058b1c4SVincenzo Frascino #define SYS_TFSR_EL12			sys_reg(3, 5, 5, 6, 0)
580fdec2a9eSDave Martin #define SYS_MAIR_EL12			sys_reg(3, 5, 10, 2, 0)
581fdec2a9eSDave Martin #define SYS_AMAIR_EL12			sys_reg(3, 5, 10, 3, 0)
582fdec2a9eSDave Martin #define SYS_VBAR_EL12			sys_reg(3, 5, 12, 0, 0)
583fdec2a9eSDave Martin #define SYS_CNTKCTL_EL12		sys_reg(3, 5, 14, 1, 0)
584fdec2a9eSDave Martin #define SYS_CNTP_TVAL_EL02		sys_reg(3, 5, 14, 2, 0)
585fdec2a9eSDave Martin #define SYS_CNTP_CTL_EL02		sys_reg(3, 5, 14, 2, 1)
586fdec2a9eSDave Martin #define SYS_CNTP_CVAL_EL02		sys_reg(3, 5, 14, 2, 2)
587fdec2a9eSDave Martin #define SYS_CNTV_TVAL_EL02		sys_reg(3, 5, 14, 3, 0)
588fdec2a9eSDave Martin #define SYS_CNTV_CTL_EL02		sys_reg(3, 5, 14, 3, 1)
589fdec2a9eSDave Martin #define SYS_CNTV_CVAL_EL02		sys_reg(3, 5, 14, 3, 2)
59073433762SDave Martin 
5916ff9dc23SJintack Lim #define SYS_SP_EL2			sys_reg(3, 6,  4, 1, 0)
5926ff9dc23SJintack Lim 
5932b97411fSMarc Zyngier /* AT instructions */
5942b97411fSMarc Zyngier #define AT_Op0 1
5952b97411fSMarc Zyngier #define AT_CRn 7
5962b97411fSMarc Zyngier 
5972b97411fSMarc Zyngier #define OP_AT_S1E1R	sys_insn(AT_Op0, 0, AT_CRn, 8, 0)
5982b97411fSMarc Zyngier #define OP_AT_S1E1W	sys_insn(AT_Op0, 0, AT_CRn, 8, 1)
5992b97411fSMarc Zyngier #define OP_AT_S1E0R	sys_insn(AT_Op0, 0, AT_CRn, 8, 2)
6002b97411fSMarc Zyngier #define OP_AT_S1E0W	sys_insn(AT_Op0, 0, AT_CRn, 8, 3)
6012b97411fSMarc Zyngier #define OP_AT_S1E1RP	sys_insn(AT_Op0, 0, AT_CRn, 9, 0)
6022b97411fSMarc Zyngier #define OP_AT_S1E1WP	sys_insn(AT_Op0, 0, AT_CRn, 9, 1)
6032b97411fSMarc Zyngier #define OP_AT_S1E2R	sys_insn(AT_Op0, 4, AT_CRn, 8, 0)
6042b97411fSMarc Zyngier #define OP_AT_S1E2W	sys_insn(AT_Op0, 4, AT_CRn, 8, 1)
6052b97411fSMarc Zyngier #define OP_AT_S12E1R	sys_insn(AT_Op0, 4, AT_CRn, 8, 4)
6062b97411fSMarc Zyngier #define OP_AT_S12E1W	sys_insn(AT_Op0, 4, AT_CRn, 8, 5)
6072b97411fSMarc Zyngier #define OP_AT_S12E0R	sys_insn(AT_Op0, 4, AT_CRn, 8, 6)
6082b97411fSMarc Zyngier #define OP_AT_S12E0W	sys_insn(AT_Op0, 4, AT_CRn, 8, 7)
6092b97411fSMarc Zyngier 
610fb1926ccSMarc Zyngier /* TLBI instructions */
611fb1926ccSMarc Zyngier #define OP_TLBI_VMALLE1OS		sys_insn(1, 0, 8, 1, 0)
612fb1926ccSMarc Zyngier #define OP_TLBI_VAE1OS			sys_insn(1, 0, 8, 1, 1)
613fb1926ccSMarc Zyngier #define OP_TLBI_ASIDE1OS		sys_insn(1, 0, 8, 1, 2)
614fb1926ccSMarc Zyngier #define OP_TLBI_VAAE1OS			sys_insn(1, 0, 8, 1, 3)
615fb1926ccSMarc Zyngier #define OP_TLBI_VALE1OS			sys_insn(1, 0, 8, 1, 5)
616fb1926ccSMarc Zyngier #define OP_TLBI_VAALE1OS		sys_insn(1, 0, 8, 1, 7)
617fb1926ccSMarc Zyngier #define OP_TLBI_RVAE1IS			sys_insn(1, 0, 8, 2, 1)
618fb1926ccSMarc Zyngier #define OP_TLBI_RVAAE1IS		sys_insn(1, 0, 8, 2, 3)
619fb1926ccSMarc Zyngier #define OP_TLBI_RVALE1IS		sys_insn(1, 0, 8, 2, 5)
620fb1926ccSMarc Zyngier #define OP_TLBI_RVAALE1IS		sys_insn(1, 0, 8, 2, 7)
621fb1926ccSMarc Zyngier #define OP_TLBI_VMALLE1IS		sys_insn(1, 0, 8, 3, 0)
622fb1926ccSMarc Zyngier #define OP_TLBI_VAE1IS			sys_insn(1, 0, 8, 3, 1)
623fb1926ccSMarc Zyngier #define OP_TLBI_ASIDE1IS		sys_insn(1, 0, 8, 3, 2)
624fb1926ccSMarc Zyngier #define OP_TLBI_VAAE1IS			sys_insn(1, 0, 8, 3, 3)
625fb1926ccSMarc Zyngier #define OP_TLBI_VALE1IS			sys_insn(1, 0, 8, 3, 5)
626fb1926ccSMarc Zyngier #define OP_TLBI_VAALE1IS		sys_insn(1, 0, 8, 3, 7)
627fb1926ccSMarc Zyngier #define OP_TLBI_RVAE1OS			sys_insn(1, 0, 8, 5, 1)
628fb1926ccSMarc Zyngier #define OP_TLBI_RVAAE1OS		sys_insn(1, 0, 8, 5, 3)
629fb1926ccSMarc Zyngier #define OP_TLBI_RVALE1OS		sys_insn(1, 0, 8, 5, 5)
630fb1926ccSMarc Zyngier #define OP_TLBI_RVAALE1OS		sys_insn(1, 0, 8, 5, 7)
631fb1926ccSMarc Zyngier #define OP_TLBI_RVAE1			sys_insn(1, 0, 8, 6, 1)
632fb1926ccSMarc Zyngier #define OP_TLBI_RVAAE1			sys_insn(1, 0, 8, 6, 3)
633fb1926ccSMarc Zyngier #define OP_TLBI_RVALE1			sys_insn(1, 0, 8, 6, 5)
634fb1926ccSMarc Zyngier #define OP_TLBI_RVAALE1			sys_insn(1, 0, 8, 6, 7)
635fb1926ccSMarc Zyngier #define OP_TLBI_VMALLE1			sys_insn(1, 0, 8, 7, 0)
636fb1926ccSMarc Zyngier #define OP_TLBI_VAE1			sys_insn(1, 0, 8, 7, 1)
637fb1926ccSMarc Zyngier #define OP_TLBI_ASIDE1			sys_insn(1, 0, 8, 7, 2)
638fb1926ccSMarc Zyngier #define OP_TLBI_VAAE1			sys_insn(1, 0, 8, 7, 3)
639fb1926ccSMarc Zyngier #define OP_TLBI_VALE1			sys_insn(1, 0, 8, 7, 5)
640fb1926ccSMarc Zyngier #define OP_TLBI_VAALE1			sys_insn(1, 0, 8, 7, 7)
641fb1926ccSMarc Zyngier #define OP_TLBI_VMALLE1OSNXS		sys_insn(1, 0, 9, 1, 0)
642fb1926ccSMarc Zyngier #define OP_TLBI_VAE1OSNXS		sys_insn(1, 0, 9, 1, 1)
643fb1926ccSMarc Zyngier #define OP_TLBI_ASIDE1OSNXS		sys_insn(1, 0, 9, 1, 2)
644fb1926ccSMarc Zyngier #define OP_TLBI_VAAE1OSNXS		sys_insn(1, 0, 9, 1, 3)
645fb1926ccSMarc Zyngier #define OP_TLBI_VALE1OSNXS		sys_insn(1, 0, 9, 1, 5)
646fb1926ccSMarc Zyngier #define OP_TLBI_VAALE1OSNXS		sys_insn(1, 0, 9, 1, 7)
647fb1926ccSMarc Zyngier #define OP_TLBI_RVAE1ISNXS		sys_insn(1, 0, 9, 2, 1)
648fb1926ccSMarc Zyngier #define OP_TLBI_RVAAE1ISNXS		sys_insn(1, 0, 9, 2, 3)
649fb1926ccSMarc Zyngier #define OP_TLBI_RVALE1ISNXS		sys_insn(1, 0, 9, 2, 5)
650fb1926ccSMarc Zyngier #define OP_TLBI_RVAALE1ISNXS		sys_insn(1, 0, 9, 2, 7)
651fb1926ccSMarc Zyngier #define OP_TLBI_VMALLE1ISNXS		sys_insn(1, 0, 9, 3, 0)
652fb1926ccSMarc Zyngier #define OP_TLBI_VAE1ISNXS		sys_insn(1, 0, 9, 3, 1)
653fb1926ccSMarc Zyngier #define OP_TLBI_ASIDE1ISNXS		sys_insn(1, 0, 9, 3, 2)
654fb1926ccSMarc Zyngier #define OP_TLBI_VAAE1ISNXS		sys_insn(1, 0, 9, 3, 3)
655fb1926ccSMarc Zyngier #define OP_TLBI_VALE1ISNXS		sys_insn(1, 0, 9, 3, 5)
656fb1926ccSMarc Zyngier #define OP_TLBI_VAALE1ISNXS		sys_insn(1, 0, 9, 3, 7)
657fb1926ccSMarc Zyngier #define OP_TLBI_RVAE1OSNXS		sys_insn(1, 0, 9, 5, 1)
658fb1926ccSMarc Zyngier #define OP_TLBI_RVAAE1OSNXS		sys_insn(1, 0, 9, 5, 3)
659fb1926ccSMarc Zyngier #define OP_TLBI_RVALE1OSNXS		sys_insn(1, 0, 9, 5, 5)
660fb1926ccSMarc Zyngier #define OP_TLBI_RVAALE1OSNXS		sys_insn(1, 0, 9, 5, 7)
661fb1926ccSMarc Zyngier #define OP_TLBI_RVAE1NXS		sys_insn(1, 0, 9, 6, 1)
662fb1926ccSMarc Zyngier #define OP_TLBI_RVAAE1NXS		sys_insn(1, 0, 9, 6, 3)
663fb1926ccSMarc Zyngier #define OP_TLBI_RVALE1NXS		sys_insn(1, 0, 9, 6, 5)
664fb1926ccSMarc Zyngier #define OP_TLBI_RVAALE1NXS		sys_insn(1, 0, 9, 6, 7)
665fb1926ccSMarc Zyngier #define OP_TLBI_VMALLE1NXS		sys_insn(1, 0, 9, 7, 0)
666fb1926ccSMarc Zyngier #define OP_TLBI_VAE1NXS			sys_insn(1, 0, 9, 7, 1)
667fb1926ccSMarc Zyngier #define OP_TLBI_ASIDE1NXS		sys_insn(1, 0, 9, 7, 2)
668fb1926ccSMarc Zyngier #define OP_TLBI_VAAE1NXS		sys_insn(1, 0, 9, 7, 3)
669fb1926ccSMarc Zyngier #define OP_TLBI_VALE1NXS		sys_insn(1, 0, 9, 7, 5)
670fb1926ccSMarc Zyngier #define OP_TLBI_VAALE1NXS		sys_insn(1, 0, 9, 7, 7)
671fb1926ccSMarc Zyngier #define OP_TLBI_IPAS2E1IS		sys_insn(1, 4, 8, 0, 1)
672fb1926ccSMarc Zyngier #define OP_TLBI_RIPAS2E1IS		sys_insn(1, 4, 8, 0, 2)
673fb1926ccSMarc Zyngier #define OP_TLBI_IPAS2LE1IS		sys_insn(1, 4, 8, 0, 5)
674fb1926ccSMarc Zyngier #define OP_TLBI_RIPAS2LE1IS		sys_insn(1, 4, 8, 0, 6)
675fb1926ccSMarc Zyngier #define OP_TLBI_ALLE2OS			sys_insn(1, 4, 8, 1, 0)
676fb1926ccSMarc Zyngier #define OP_TLBI_VAE2OS			sys_insn(1, 4, 8, 1, 1)
677fb1926ccSMarc Zyngier #define OP_TLBI_ALLE1OS			sys_insn(1, 4, 8, 1, 4)
678fb1926ccSMarc Zyngier #define OP_TLBI_VALE2OS			sys_insn(1, 4, 8, 1, 5)
679fb1926ccSMarc Zyngier #define OP_TLBI_VMALLS12E1OS		sys_insn(1, 4, 8, 1, 6)
680fb1926ccSMarc Zyngier #define OP_TLBI_RVAE2IS			sys_insn(1, 4, 8, 2, 1)
681fb1926ccSMarc Zyngier #define OP_TLBI_RVALE2IS		sys_insn(1, 4, 8, 2, 5)
682fb1926ccSMarc Zyngier #define OP_TLBI_ALLE2IS			sys_insn(1, 4, 8, 3, 0)
683fb1926ccSMarc Zyngier #define OP_TLBI_VAE2IS			sys_insn(1, 4, 8, 3, 1)
684fb1926ccSMarc Zyngier #define OP_TLBI_ALLE1IS			sys_insn(1, 4, 8, 3, 4)
685fb1926ccSMarc Zyngier #define OP_TLBI_VALE2IS			sys_insn(1, 4, 8, 3, 5)
686fb1926ccSMarc Zyngier #define OP_TLBI_VMALLS12E1IS		sys_insn(1, 4, 8, 3, 6)
687fb1926ccSMarc Zyngier #define OP_TLBI_IPAS2E1OS		sys_insn(1, 4, 8, 4, 0)
688fb1926ccSMarc Zyngier #define OP_TLBI_IPAS2E1			sys_insn(1, 4, 8, 4, 1)
689fb1926ccSMarc Zyngier #define OP_TLBI_RIPAS2E1		sys_insn(1, 4, 8, 4, 2)
690fb1926ccSMarc Zyngier #define OP_TLBI_RIPAS2E1OS		sys_insn(1, 4, 8, 4, 3)
691fb1926ccSMarc Zyngier #define OP_TLBI_IPAS2LE1OS		sys_insn(1, 4, 8, 4, 4)
692fb1926ccSMarc Zyngier #define OP_TLBI_IPAS2LE1		sys_insn(1, 4, 8, 4, 5)
693fb1926ccSMarc Zyngier #define OP_TLBI_RIPAS2LE1		sys_insn(1, 4, 8, 4, 6)
694fb1926ccSMarc Zyngier #define OP_TLBI_RIPAS2LE1OS		sys_insn(1, 4, 8, 4, 7)
695fb1926ccSMarc Zyngier #define OP_TLBI_RVAE2OS			sys_insn(1, 4, 8, 5, 1)
696fb1926ccSMarc Zyngier #define OP_TLBI_RVALE2OS		sys_insn(1, 4, 8, 5, 5)
697fb1926ccSMarc Zyngier #define OP_TLBI_RVAE2			sys_insn(1, 4, 8, 6, 1)
698fb1926ccSMarc Zyngier #define OP_TLBI_RVALE2			sys_insn(1, 4, 8, 6, 5)
699fb1926ccSMarc Zyngier #define OP_TLBI_ALLE2			sys_insn(1, 4, 8, 7, 0)
700fb1926ccSMarc Zyngier #define OP_TLBI_VAE2			sys_insn(1, 4, 8, 7, 1)
701fb1926ccSMarc Zyngier #define OP_TLBI_ALLE1			sys_insn(1, 4, 8, 7, 4)
702fb1926ccSMarc Zyngier #define OP_TLBI_VALE2			sys_insn(1, 4, 8, 7, 5)
703fb1926ccSMarc Zyngier #define OP_TLBI_VMALLS12E1		sys_insn(1, 4, 8, 7, 6)
704fb1926ccSMarc Zyngier #define OP_TLBI_IPAS2E1ISNXS		sys_insn(1, 4, 9, 0, 1)
705fb1926ccSMarc Zyngier #define OP_TLBI_RIPAS2E1ISNXS		sys_insn(1, 4, 9, 0, 2)
706fb1926ccSMarc Zyngier #define OP_TLBI_IPAS2LE1ISNXS		sys_insn(1, 4, 9, 0, 5)
707fb1926ccSMarc Zyngier #define OP_TLBI_RIPAS2LE1ISNXS		sys_insn(1, 4, 9, 0, 6)
708fb1926ccSMarc Zyngier #define OP_TLBI_ALLE2OSNXS		sys_insn(1, 4, 9, 1, 0)
709fb1926ccSMarc Zyngier #define OP_TLBI_VAE2OSNXS		sys_insn(1, 4, 9, 1, 1)
710fb1926ccSMarc Zyngier #define OP_TLBI_ALLE1OSNXS		sys_insn(1, 4, 9, 1, 4)
711fb1926ccSMarc Zyngier #define OP_TLBI_VALE2OSNXS		sys_insn(1, 4, 9, 1, 5)
712fb1926ccSMarc Zyngier #define OP_TLBI_VMALLS12E1OSNXS		sys_insn(1, 4, 9, 1, 6)
713fb1926ccSMarc Zyngier #define OP_TLBI_RVAE2ISNXS		sys_insn(1, 4, 9, 2, 1)
714fb1926ccSMarc Zyngier #define OP_TLBI_RVALE2ISNXS		sys_insn(1, 4, 9, 2, 5)
715fb1926ccSMarc Zyngier #define OP_TLBI_ALLE2ISNXS		sys_insn(1, 4, 9, 3, 0)
716fb1926ccSMarc Zyngier #define OP_TLBI_VAE2ISNXS		sys_insn(1, 4, 9, 3, 1)
717fb1926ccSMarc Zyngier #define OP_TLBI_ALLE1ISNXS		sys_insn(1, 4, 9, 3, 4)
718fb1926ccSMarc Zyngier #define OP_TLBI_VALE2ISNXS		sys_insn(1, 4, 9, 3, 5)
719fb1926ccSMarc Zyngier #define OP_TLBI_VMALLS12E1ISNXS		sys_insn(1, 4, 9, 3, 6)
720fb1926ccSMarc Zyngier #define OP_TLBI_IPAS2E1OSNXS		sys_insn(1, 4, 9, 4, 0)
721fb1926ccSMarc Zyngier #define OP_TLBI_IPAS2E1NXS		sys_insn(1, 4, 9, 4, 1)
722fb1926ccSMarc Zyngier #define OP_TLBI_RIPAS2E1NXS		sys_insn(1, 4, 9, 4, 2)
723fb1926ccSMarc Zyngier #define OP_TLBI_RIPAS2E1OSNXS		sys_insn(1, 4, 9, 4, 3)
724fb1926ccSMarc Zyngier #define OP_TLBI_IPAS2LE1OSNXS		sys_insn(1, 4, 9, 4, 4)
725fb1926ccSMarc Zyngier #define OP_TLBI_IPAS2LE1NXS		sys_insn(1, 4, 9, 4, 5)
726fb1926ccSMarc Zyngier #define OP_TLBI_RIPAS2LE1NXS		sys_insn(1, 4, 9, 4, 6)
727fb1926ccSMarc Zyngier #define OP_TLBI_RIPAS2LE1OSNXS		sys_insn(1, 4, 9, 4, 7)
728fb1926ccSMarc Zyngier #define OP_TLBI_RVAE2OSNXS		sys_insn(1, 4, 9, 5, 1)
729fb1926ccSMarc Zyngier #define OP_TLBI_RVALE2OSNXS		sys_insn(1, 4, 9, 5, 5)
730fb1926ccSMarc Zyngier #define OP_TLBI_RVAE2NXS		sys_insn(1, 4, 9, 6, 1)
731fb1926ccSMarc Zyngier #define OP_TLBI_RVALE2NXS		sys_insn(1, 4, 9, 6, 5)
732fb1926ccSMarc Zyngier #define OP_TLBI_ALLE2NXS		sys_insn(1, 4, 9, 7, 0)
733fb1926ccSMarc Zyngier #define OP_TLBI_VAE2NXS			sys_insn(1, 4, 9, 7, 1)
734fb1926ccSMarc Zyngier #define OP_TLBI_ALLE1NXS		sys_insn(1, 4, 9, 7, 4)
735fb1926ccSMarc Zyngier #define OP_TLBI_VALE2NXS		sys_insn(1, 4, 9, 7, 5)
736fb1926ccSMarc Zyngier #define OP_TLBI_VMALLS12E1NXS		sys_insn(1, 4, 9, 7, 6)
737fb1926ccSMarc Zyngier 
7382b062ed4SMarc Zyngier /* Misc instructions */
7392b062ed4SMarc Zyngier #define OP_BRB_IALL			sys_insn(1, 1, 7, 2, 4)
7402b062ed4SMarc Zyngier #define OP_BRB_INJ			sys_insn(1, 1, 7, 2, 5)
7412b062ed4SMarc Zyngier #define OP_CFP_RCTX			sys_insn(1, 3, 7, 3, 4)
7422b062ed4SMarc Zyngier #define OP_DVP_RCTX			sys_insn(1, 3, 7, 3, 5)
7432b062ed4SMarc Zyngier #define OP_CPP_RCTX			sys_insn(1, 3, 7, 3, 7)
7442b062ed4SMarc Zyngier 
745e7227d0eSGeoff Levand /* Common SCTLR_ELx flags. */
746b4adc83bSMark Brown #define SCTLR_ELx_ENTP2	(BIT(60))
747fe6ba88bSMasahiro Yamada #define SCTLR_ELx_DSSBS	(BIT(44))
748c058b1c4SVincenzo Frascino #define SCTLR_ELx_ATA	(BIT(43))
749c058b1c4SVincenzo Frascino 
7502ced0f30SArd Biesheuvel #define SCTLR_ELx_EE_SHIFT	25
75120169862SPeter Collingbourne #define SCTLR_ELx_ENIA_SHIFT	31
75220169862SPeter Collingbourne 
753c058b1c4SVincenzo Frascino #define SCTLR_ELx_ITFSB	 (BIT(37))
75420169862SPeter Collingbourne #define SCTLR_ELx_ENIA	 (BIT(SCTLR_ELx_ENIA_SHIFT))
755fe6ba88bSMasahiro Yamada #define SCTLR_ELx_ENIB	 (BIT(30))
75656eb621bSMark Brown #define SCTLR_ELx_LSMAOE (BIT(29))
75756eb621bSMark Brown #define SCTLR_ELx_nTLSMD (BIT(28))
758fe6ba88bSMasahiro Yamada #define SCTLR_ELx_ENDA	 (BIT(27))
7592ced0f30SArd Biesheuvel #define SCTLR_ELx_EE     (BIT(SCTLR_ELx_EE_SHIFT))
76056eb621bSMark Brown #define SCTLR_ELx_EIS	 (BIT(22))
761fe6ba88bSMasahiro Yamada #define SCTLR_ELx_IESB	 (BIT(21))
76256eb621bSMark Brown #define SCTLR_ELx_TSCXT	 (BIT(20))
763fe6ba88bSMasahiro Yamada #define SCTLR_ELx_WXN	 (BIT(19))
764fe6ba88bSMasahiro Yamada #define SCTLR_ELx_ENDB	 (BIT(13))
765fe6ba88bSMasahiro Yamada #define SCTLR_ELx_I	 (BIT(12))
76656eb621bSMark Brown #define SCTLR_ELx_EOS	 (BIT(11))
767fe6ba88bSMasahiro Yamada #define SCTLR_ELx_SA	 (BIT(3))
768fe6ba88bSMasahiro Yamada #define SCTLR_ELx_C	 (BIT(2))
769fe6ba88bSMasahiro Yamada #define SCTLR_ELx_A	 (BIT(1))
770fe6ba88bSMasahiro Yamada #define SCTLR_ELx_M	 (BIT(0))
771e7227d0eSGeoff Levand 
7727a00d68eSJames Morse /* SCTLR_EL2 specific flags. */
773fe6ba88bSMasahiro Yamada #define SCTLR_EL2_RES1	((BIT(4))  | (BIT(5))  | (BIT(11)) | (BIT(16)) | \
774fe6ba88bSMasahiro Yamada 			 (BIT(18)) | (BIT(22)) | (BIT(23)) | (BIT(28)) | \
775fe6ba88bSMasahiro Yamada 			 (BIT(29)))
7767a00d68eSJames Morse 
777b53d4a27SMostafa Saleh #define SCTLR_EL2_BT	(BIT(36))
7787a00d68eSJames Morse #ifdef CONFIG_CPU_BIG_ENDIAN
7797a00d68eSJames Morse #define ENDIAN_SET_EL2		SCTLR_ELx_EE
7807a00d68eSJames Morse #else
7817a00d68eSJames Morse #define ENDIAN_SET_EL2		0
7821c312e84SMark Rutland #endif
7837a00d68eSJames Morse 
784fe2c8d19SMarc Zyngier #define INIT_SCTLR_EL2_MMU_ON						\
785fe2c8d19SMarc Zyngier 	(SCTLR_ELx_M  | SCTLR_ELx_C | SCTLR_ELx_SA | SCTLR_ELx_I |	\
786e1f358b5SSteven Price 	 SCTLR_ELx_IESB | SCTLR_ELx_WXN | ENDIAN_SET_EL2 |		\
787e1f358b5SSteven Price 	 SCTLR_ELx_ITFSB | SCTLR_EL2_RES1)
788fe2c8d19SMarc Zyngier 
7892ffac9e3SMark Rutland #define INIT_SCTLR_EL2_MMU_OFF \
7902ffac9e3SMark Rutland 	(SCTLR_EL2_RES1 | ENDIAN_SET_EL2)
7912ffac9e3SMark Rutland 
792e7227d0eSGeoff Levand /* SCTLR_EL1 specific flags. */
7937a00d68eSJames Morse #ifdef CONFIG_CPU_BIG_ENDIAN
7947a00d68eSJames Morse #define ENDIAN_SET_EL1		(SCTLR_EL1_E0E | SCTLR_ELx_EE)
7957a00d68eSJames Morse #else
7967a00d68eSJames Morse #define ENDIAN_SET_EL1		0
7977a00d68eSJames Morse #endif
7987a00d68eSJames Morse 
7992ffac9e3SMark Rutland #define INIT_SCTLR_EL1_MMU_OFF \
80056eb621bSMark Brown 	(ENDIAN_SET_EL1 | SCTLR_EL1_LSMAOE | SCTLR_EL1_nTLSMD | \
80156eb621bSMark Brown 	 SCTLR_EL1_EIS  | SCTLR_EL1_TSCXT  | SCTLR_EL1_EOS)
8022ffac9e3SMark Rutland 
8032ffac9e3SMark Rutland #define INIT_SCTLR_EL1_MMU_ON \
80456eb621bSMark Brown 	(SCTLR_ELx_M      | SCTLR_ELx_C      | SCTLR_ELx_SA    | \
80556eb621bSMark Brown 	 SCTLR_EL1_SA0    | SCTLR_EL1_SED    | SCTLR_ELx_I     | \
80656eb621bSMark Brown 	 SCTLR_EL1_DZE    | SCTLR_EL1_UCT    | SCTLR_EL1_nTWE  | \
80756eb621bSMark Brown 	 SCTLR_ELx_IESB   | SCTLR_EL1_SPAN   | SCTLR_ELx_ITFSB | \
80856eb621bSMark Brown 	 ENDIAN_SET_EL1   | SCTLR_EL1_UCI    | SCTLR_EL1_EPAN  | \
80956eb621bSMark Brown 	 SCTLR_EL1_LSMAOE | SCTLR_EL1_nTLSMD | SCTLR_EL1_EIS   | \
81056eb621bSMark Brown 	 SCTLR_EL1_TSCXT  | SCTLR_EL1_EOS)
8113c739b57SSuzuki K. Poulose 
81295b3f74bSCatalin Marinas /* MAIR_ELx memory attributes (used by Linux) */
81395b3f74bSCatalin Marinas #define MAIR_ATTR_DEVICE_nGnRnE		UL(0x00)
81495b3f74bSCatalin Marinas #define MAIR_ATTR_DEVICE_nGnRE		UL(0x04)
81595b3f74bSCatalin Marinas #define MAIR_ATTR_NORMAL_NC		UL(0x44)
816c058b1c4SVincenzo Frascino #define MAIR_ATTR_NORMAL_TAGGED		UL(0xf0)
81795b3f74bSCatalin Marinas #define MAIR_ATTR_NORMAL		UL(0xff)
81895b3f74bSCatalin Marinas #define MAIR_ATTR_MASK			UL(0xff)
81995b3f74bSCatalin Marinas 
82095b3f74bSCatalin Marinas /* Position the attr at the correct index */
82195b3f74bSCatalin Marinas #define MAIR_ATTRIDX(attr, idx)		((attr) << ((idx) * 8))
82295b3f74bSCatalin Marinas 
8233c739b57SSuzuki K. Poulose /* id_aa64pfr0 */
82455adc08dSMark Brown #define ID_AA64PFR0_EL1_ELx_64BIT_ONLY		0x1
82555adc08dSMark Brown #define ID_AA64PFR0_EL1_ELx_32BIT_64BIT		0x2
8263c739b57SSuzuki K. Poulose 
8273c739b57SSuzuki K. Poulose /* id_aa64mmfr0 */
8282d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED_MIN	0x0
8292d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED_MAX	0x7
8302d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED_MIN	0x0
8312d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED_MAX	0x7
8322d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED_MIN	0x1
8332d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED_MAX	0xf
83479d82cbcSAnshuman Khandual 
835504c6295SAnshuman Khandual #define ARM64_MIN_PARANGE_BITS		32
836504c6295SAnshuman Khandual 
8372d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_DEFAULT	0x0
8382d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_NONE		0x1
8392d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_MIN		0x2
8402d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_MAX		0x7
84126f55386SJames Morse 
842787fd1d0SKristina Martsenko #ifdef CONFIG_ARM64_PA_BITS_52
8432d987e64SMark Brown #define ID_AA64MMFR0_EL1_PARANGE_MAX	ID_AA64MMFR0_EL1_PARANGE_52
844787fd1d0SKristina Martsenko #else
8452d987e64SMark Brown #define ID_AA64MMFR0_EL1_PARANGE_MAX	ID_AA64MMFR0_EL1_PARANGE_48
846787fd1d0SKristina Martsenko #endif
8473c739b57SSuzuki K. Poulose 
8484bf8b96eSSuzuki K. Poulose #if defined(CONFIG_ARM64_4K_PAGES)
8492d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_SHIFT		ID_AA64MMFR0_EL1_TGRAN4_SHIFT
8502d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MIN	ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED_MIN
8512d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MAX	ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED_MAX
8522d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_2_SHIFT		ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT
85344eaacf1SSuzuki K. Poulose #elif defined(CONFIG_ARM64_16K_PAGES)
8542d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_SHIFT		ID_AA64MMFR0_EL1_TGRAN16_SHIFT
8552d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MIN	ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED_MIN
8562d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MAX	ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED_MAX
8572d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_2_SHIFT		ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT
8584bf8b96eSSuzuki K. Poulose #elif defined(CONFIG_ARM64_64K_PAGES)
8592d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_SHIFT		ID_AA64MMFR0_EL1_TGRAN64_SHIFT
8602d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MIN	ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED_MIN
8612d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MAX	ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED_MAX
8622d987e64SMark Brown #define ID_AA64MMFR0_EL1_TGRAN_2_SHIFT		ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT
8634bf8b96eSSuzuki K. Poulose #endif
8644bf8b96eSSuzuki K. Poulose 
865879358fcSMark Brown #define CPACR_EL1_FPEN_EL1EN	(BIT(20)) /* enable EL1 access */
866879358fcSMark Brown #define CPACR_EL1_FPEN_EL0EN	(BIT(21)) /* enable EL0 access, if EL1EN set */
867879358fcSMark Brown 
868b4adc83bSMark Brown #define CPACR_EL1_SMEN_EL1EN	(BIT(24)) /* enable EL1 access */
869b4adc83bSMark Brown #define CPACR_EL1_SMEN_EL0EN	(BIT(25)) /* enable EL0 access, if EL1EN set */
870b4adc83bSMark Brown 
871fe6ba88bSMasahiro Yamada #define CPACR_EL1_ZEN_EL1EN	(BIT(16)) /* enable EL1 access */
872fe6ba88bSMasahiro Yamada #define CPACR_EL1_ZEN_EL0EN	(BIT(17)) /* enable EL0 access, if EL1EN set */
87367236564SDave Martin 
874c058b1c4SVincenzo Frascino /* GCR_EL1 Definitions */
875c058b1c4SVincenzo Frascino #define SYS_GCR_EL1_RRND	(BIT(16))
876c058b1c4SVincenzo Frascino #define SYS_GCR_EL1_EXCL_MASK	0xffffUL
877c058b1c4SVincenzo Frascino 
87882868247SMark Rutland #ifdef CONFIG_KASAN_HW_TAGS
87982868247SMark Rutland /*
88082868247SMark Rutland  * KASAN always uses a whole byte for its tags. With CONFIG_KASAN_HW_TAGS it
88182868247SMark Rutland  * only uses tags in the range 0xF0-0xFF, which we map to MTE tags 0x0-0xF.
88282868247SMark Rutland  */
88382868247SMark Rutland #define __MTE_TAG_MIN		(KASAN_TAG_MIN & 0xf)
88482868247SMark Rutland #define __MTE_TAG_MAX		(KASAN_TAG_MAX & 0xf)
88582868247SMark Rutland #define __MTE_TAG_INCL		GENMASK(__MTE_TAG_MAX, __MTE_TAG_MIN)
88682868247SMark Rutland #define KERNEL_GCR_EL1_EXCL	(SYS_GCR_EL1_EXCL_MASK & ~__MTE_TAG_INCL)
88782868247SMark Rutland #else
88882868247SMark Rutland #define KERNEL_GCR_EL1_EXCL	SYS_GCR_EL1_EXCL_MASK
88982868247SMark Rutland #endif
89082868247SMark Rutland 
89182868247SMark Rutland #define KERNEL_GCR_EL1		(SYS_GCR_EL1_RRND | KERNEL_GCR_EL1_EXCL)
89282868247SMark Rutland 
893c058b1c4SVincenzo Frascino /* RGSR_EL1 Definitions */
894c058b1c4SVincenzo Frascino #define SYS_RGSR_EL1_TAG_MASK	0xfUL
895c058b1c4SVincenzo Frascino #define SYS_RGSR_EL1_SEED_SHIFT	8
896c058b1c4SVincenzo Frascino #define SYS_RGSR_EL1_SEED_MASK	0xffffUL
897c058b1c4SVincenzo Frascino 
898c058b1c4SVincenzo Frascino /* TFSR{,E0}_EL1 bit definitions */
899c058b1c4SVincenzo Frascino #define SYS_TFSR_EL1_TF0_SHIFT	0
900c058b1c4SVincenzo Frascino #define SYS_TFSR_EL1_TF1_SHIFT	1
901c058b1c4SVincenzo Frascino #define SYS_TFSR_EL1_TF0	(UL(1) << SYS_TFSR_EL1_TF0_SHIFT)
9029e5344e0SVincenzo Frascino #define SYS_TFSR_EL1_TF1	(UL(1) << SYS_TFSR_EL1_TF1_SHIFT)
90367236564SDave Martin 
90477c97b4eSSuzuki K Poulose /* Safe value for MPIDR_EL1: Bit31:RES1, Bit30:U:0, Bit24:MT:0 */
905fe6ba88bSMasahiro Yamada #define SYS_MPIDR_SAFE_VAL	(BIT(31))
90677c97b4eSSuzuki K Poulose 
9074b6929f5SJonathan Zhou #define TRFCR_ELx_TS_SHIFT		5
9080f00b223SGerman Gomez #define TRFCR_ELx_TS_MASK		((0x3UL) << TRFCR_ELx_TS_SHIFT)
9094b6929f5SJonathan Zhou #define TRFCR_ELx_TS_VIRTUAL		((0x1UL) << TRFCR_ELx_TS_SHIFT)
9104b6929f5SJonathan Zhou #define TRFCR_ELx_TS_GUEST_PHYSICAL	((0x2UL) << TRFCR_ELx_TS_SHIFT)
9114b6929f5SJonathan Zhou #define TRFCR_ELx_TS_PHYSICAL		((0x3UL) << TRFCR_ELx_TS_SHIFT)
9124b6929f5SJonathan Zhou #define TRFCR_EL2_CX			BIT(3)
9134b6929f5SJonathan Zhou #define TRFCR_ELx_ExTRE			BIT(1)
9144b6929f5SJonathan Zhou #define TRFCR_ELx_E0TRE			BIT(0)
9154b6929f5SJonathan Zhou 
9168a657f71SHector Martin /* GIC Hypervisor interface registers */
9178a657f71SHector Martin /* ICH_MISR_EL2 bit definitions */
9188a657f71SHector Martin #define ICH_MISR_EOI		(1 << 0)
9198a657f71SHector Martin #define ICH_MISR_U		(1 << 1)
9208a657f71SHector Martin 
9218a657f71SHector Martin /* ICH_LR*_EL2 bit definitions */
9228a657f71SHector Martin #define ICH_LR_VIRTUAL_ID_MASK	((1ULL << 32) - 1)
9238a657f71SHector Martin 
9248a657f71SHector Martin #define ICH_LR_EOI		(1ULL << 41)
9258a657f71SHector Martin #define ICH_LR_GROUP		(1ULL << 60)
9268a657f71SHector Martin #define ICH_LR_HW		(1ULL << 61)
9278a657f71SHector Martin #define ICH_LR_STATE		(3ULL << 62)
9288a657f71SHector Martin #define ICH_LR_PENDING_BIT	(1ULL << 62)
9298a657f71SHector Martin #define ICH_LR_ACTIVE_BIT	(1ULL << 63)
9308a657f71SHector Martin #define ICH_LR_PHYS_ID_SHIFT	32
9318a657f71SHector Martin #define ICH_LR_PHYS_ID_MASK	(0x3ffULL << ICH_LR_PHYS_ID_SHIFT)
9328a657f71SHector Martin #define ICH_LR_PRIORITY_SHIFT	48
9338a657f71SHector Martin #define ICH_LR_PRIORITY_MASK	(0xffULL << ICH_LR_PRIORITY_SHIFT)
9348a657f71SHector Martin 
9358a657f71SHector Martin /* ICH_HCR_EL2 bit definitions */
9368a657f71SHector Martin #define ICH_HCR_EN		(1 << 0)
9378a657f71SHector Martin #define ICH_HCR_UIE		(1 << 1)
9388a657f71SHector Martin #define ICH_HCR_NPIE		(1 << 3)
9398a657f71SHector Martin #define ICH_HCR_TC		(1 << 10)
9408a657f71SHector Martin #define ICH_HCR_TALL0		(1 << 11)
9418a657f71SHector Martin #define ICH_HCR_TALL1		(1 << 12)
9420924729bSMarc Zyngier #define ICH_HCR_TDIR		(1 << 14)
9438a657f71SHector Martin #define ICH_HCR_EOIcount_SHIFT	27
9448a657f71SHector Martin #define ICH_HCR_EOIcount_MASK	(0x1f << ICH_HCR_EOIcount_SHIFT)
9458a657f71SHector Martin 
9468a657f71SHector Martin /* ICH_VMCR_EL2 bit definitions */
9478a657f71SHector Martin #define ICH_VMCR_ACK_CTL_SHIFT	2
9488a657f71SHector Martin #define ICH_VMCR_ACK_CTL_MASK	(1 << ICH_VMCR_ACK_CTL_SHIFT)
9498a657f71SHector Martin #define ICH_VMCR_FIQ_EN_SHIFT	3
9508a657f71SHector Martin #define ICH_VMCR_FIQ_EN_MASK	(1 << ICH_VMCR_FIQ_EN_SHIFT)
9518a657f71SHector Martin #define ICH_VMCR_CBPR_SHIFT	4
9528a657f71SHector Martin #define ICH_VMCR_CBPR_MASK	(1 << ICH_VMCR_CBPR_SHIFT)
9538a657f71SHector Martin #define ICH_VMCR_EOIM_SHIFT	9
9548a657f71SHector Martin #define ICH_VMCR_EOIM_MASK	(1 << ICH_VMCR_EOIM_SHIFT)
9558a657f71SHector Martin #define ICH_VMCR_BPR1_SHIFT	18
9568a657f71SHector Martin #define ICH_VMCR_BPR1_MASK	(7 << ICH_VMCR_BPR1_SHIFT)
9578a657f71SHector Martin #define ICH_VMCR_BPR0_SHIFT	21
9588a657f71SHector Martin #define ICH_VMCR_BPR0_MASK	(7 << ICH_VMCR_BPR0_SHIFT)
9598a657f71SHector Martin #define ICH_VMCR_PMR_SHIFT	24
9608a657f71SHector Martin #define ICH_VMCR_PMR_MASK	(0xffUL << ICH_VMCR_PMR_SHIFT)
9618a657f71SHector Martin #define ICH_VMCR_ENG0_SHIFT	0
9628a657f71SHector Martin #define ICH_VMCR_ENG0_MASK	(1 << ICH_VMCR_ENG0_SHIFT)
9638a657f71SHector Martin #define ICH_VMCR_ENG1_SHIFT	1
9648a657f71SHector Martin #define ICH_VMCR_ENG1_MASK	(1 << ICH_VMCR_ENG1_SHIFT)
9658a657f71SHector Martin 
9668a657f71SHector Martin /* ICH_VTR_EL2 bit definitions */
9678a657f71SHector Martin #define ICH_VTR_PRI_BITS_SHIFT	29
9688a657f71SHector Martin #define ICH_VTR_PRI_BITS_MASK	(7 << ICH_VTR_PRI_BITS_SHIFT)
9698a657f71SHector Martin #define ICH_VTR_ID_BITS_SHIFT	23
9708a657f71SHector Martin #define ICH_VTR_ID_BITS_MASK	(7 << ICH_VTR_ID_BITS_SHIFT)
9718a657f71SHector Martin #define ICH_VTR_SEIS_SHIFT	22
9728a657f71SHector Martin #define ICH_VTR_SEIS_MASK	(1 << ICH_VTR_SEIS_SHIFT)
9738a657f71SHector Martin #define ICH_VTR_A3V_SHIFT	21
9748a657f71SHector Martin #define ICH_VTR_A3V_MASK	(1 << ICH_VTR_A3V_SHIFT)
9750924729bSMarc Zyngier #define ICH_VTR_TDS_SHIFT	19
9760924729bSMarc Zyngier #define ICH_VTR_TDS_MASK	(1 << ICH_VTR_TDS_SHIFT)
9778a657f71SHector Martin 
978c36ad194SJoey Gouly /*
979c36ad194SJoey Gouly  * Permission Indirection Extension (PIE) permission encodings.
980c36ad194SJoey Gouly  * Encodings with the _O suffix, have overlays applied (Permission Overlay Extension).
981c36ad194SJoey Gouly  */
982c36ad194SJoey Gouly #define PIE_NONE_O	0x0
983c36ad194SJoey Gouly #define PIE_R_O		0x1
984c36ad194SJoey Gouly #define PIE_X_O		0x2
985c36ad194SJoey Gouly #define PIE_RX_O	0x3
986c36ad194SJoey Gouly #define PIE_RW_O	0x5
987c36ad194SJoey Gouly #define PIE_RWnX_O	0x6
988c36ad194SJoey Gouly #define PIE_RWX_O	0x7
989c36ad194SJoey Gouly #define PIE_R		0x8
990c36ad194SJoey Gouly #define PIE_GCS		0x9
991c36ad194SJoey Gouly #define PIE_RX		0xa
992c36ad194SJoey Gouly #define PIE_RW		0xc
993c36ad194SJoey Gouly #define PIE_RWX		0xe
994c36ad194SJoey Gouly 
995c36ad194SJoey Gouly #define PIRx_ELx_PERM(idx, perm)	((perm) << ((idx) * 4))
996c36ad194SJoey Gouly 
997f76f89e2SFuad Tabba #define ARM64_FEATURE_FIELD_BITS	4
998f76f89e2SFuad Tabba 
999e978eacaSMark Brown /* Defined for compatibility only, do not add new users. */
1000e978eacaSMark Brown #define ARM64_FEATURE_MASK(x)	(x##_MASK)
1001f76f89e2SFuad Tabba 
100272c58395SCatalin Marinas #ifdef __ASSEMBLY__
100372c58395SCatalin Marinas 
100472c58395SCatalin Marinas 	.macro	mrs_s, rt, sreg
10058ed1b498SMark Rutland 	 __emit_inst(0xd5200000|(\sreg)|(.L__gpr_num_\rt))
100672c58395SCatalin Marinas 	.endm
100772c58395SCatalin Marinas 
100872c58395SCatalin Marinas 	.macro	msr_s, sreg, rt
10098ed1b498SMark Rutland 	__emit_inst(0xd5000000|(\sreg)|(.L__gpr_num_\rt))
101072c58395SCatalin Marinas 	.endm
101172c58395SCatalin Marinas 
101272c58395SCatalin Marinas #else
101372c58395SCatalin Marinas 
101402e483f8SMark Brown #include <linux/bitfield.h>
10157a00d68eSJames Morse #include <linux/build_bug.h>
10163600c2fdSMark Rutland #include <linux/types.h>
101796d389caSRob Herring #include <asm/alternative.h>
10183600c2fdSMark Rutland 
1019be604c61SKees Cook #define DEFINE_MRS_S						\
10208ed1b498SMark Rutland 	__DEFINE_ASM_GPR_NUMS					\
1021be604c61SKees Cook "	.macro	mrs_s, rt, sreg\n"				\
10228ed1b498SMark Rutland 	__emit_inst(0xd5200000|(\\sreg)|(.L__gpr_num_\\rt))	\
102372c58395SCatalin Marinas "	.endm\n"
1024be604c61SKees Cook 
1025be604c61SKees Cook #define DEFINE_MSR_S						\
10268ed1b498SMark Rutland 	__DEFINE_ASM_GPR_NUMS					\
1027be604c61SKees Cook "	.macro	msr_s, sreg, rt\n"				\
10288ed1b498SMark Rutland 	__emit_inst(0xd5000000|(\\sreg)|(.L__gpr_num_\\rt))	\
102972c58395SCatalin Marinas "	.endm\n"
1030be604c61SKees Cook 
1031be604c61SKees Cook #define UNDEFINE_MRS_S						\
1032be604c61SKees Cook "	.purgem	mrs_s\n"
1033be604c61SKees Cook 
1034be604c61SKees Cook #define UNDEFINE_MSR_S						\
1035be604c61SKees Cook "	.purgem	msr_s\n"
1036be604c61SKees Cook 
1037be604c61SKees Cook #define __mrs_s(v, r)						\
1038be604c61SKees Cook 	DEFINE_MRS_S						\
1039be604c61SKees Cook "	mrs_s " v ", " __stringify(r) "\n"			\
1040be604c61SKees Cook 	UNDEFINE_MRS_S
1041be604c61SKees Cook 
1042be604c61SKees Cook #define __msr_s(r, v)						\
1043be604c61SKees Cook 	DEFINE_MSR_S						\
1044be604c61SKees Cook "	msr_s " __stringify(r) ", " v "\n"			\
1045be604c61SKees Cook 	UNDEFINE_MSR_S
104672c58395SCatalin Marinas 
10473600c2fdSMark Rutland /*
10483600c2fdSMark Rutland  * Unlike read_cpuid, calls to read_sysreg are never expected to be
10493600c2fdSMark Rutland  * optimized away or replaced with synthetic values.
10503600c2fdSMark Rutland  */
10513600c2fdSMark Rutland #define read_sysreg(r) ({					\
10523600c2fdSMark Rutland 	u64 __val;						\
10533600c2fdSMark Rutland 	asm volatile("mrs %0, " __stringify(r) : "=r" (__val));	\
10543600c2fdSMark Rutland 	__val;							\
10553600c2fdSMark Rutland })
10563600c2fdSMark Rutland 
10577aff4a2dSMark Rutland /*
10587aff4a2dSMark Rutland  * The "Z" constraint normally means a zero immediate, but when combined with
10597aff4a2dSMark Rutland  * the "%x0" template means XZR.
10607aff4a2dSMark Rutland  */
10613600c2fdSMark Rutland #define write_sysreg(v, r) do {					\
1062d0153c7fSDave Martin 	u64 __val = (u64)(v);					\
10637aff4a2dSMark Rutland 	asm volatile("msr " __stringify(r) ", %x0"		\
10647aff4a2dSMark Rutland 		     : : "rZ" (__val));				\
10653600c2fdSMark Rutland } while (0)
10663600c2fdSMark Rutland 
10678a71f0c6SWill Deacon /*
10688a71f0c6SWill Deacon  * For registers without architectural names, or simply unsupported by
10698a71f0c6SWill Deacon  * GAS.
107018b8f57aSJames Clark  *
107118b8f57aSJames Clark  * __check_r forces warnings to be generated by the compiler when
107218b8f57aSJames Clark  * evaluating r which wouldn't normally happen due to being passed to
107318b8f57aSJames Clark  * the assembler via __stringify(r).
10748a71f0c6SWill Deacon  */
10758a71f0c6SWill Deacon #define read_sysreg_s(r) ({						\
10768a71f0c6SWill Deacon 	u64 __val;							\
107718b8f57aSJames Clark 	u32 __maybe_unused __check_r = (u32)(r);			\
1078be604c61SKees Cook 	asm volatile(__mrs_s("%0", r) : "=r" (__val));			\
10798a71f0c6SWill Deacon 	__val;								\
10808a71f0c6SWill Deacon })
10818a71f0c6SWill Deacon 
10828a71f0c6SWill Deacon #define write_sysreg_s(v, r) do {					\
1083d0153c7fSDave Martin 	u64 __val = (u64)(v);						\
108418b8f57aSJames Clark 	u32 __maybe_unused __check_r = (u32)(r);			\
1085be604c61SKees Cook 	asm volatile(__msr_s(r, "%x0") : : "rZ" (__val));		\
10868a71f0c6SWill Deacon } while (0)
10878a71f0c6SWill Deacon 
10886ebdf4dbSMark Rutland /*
10896ebdf4dbSMark Rutland  * Modify bits in a sysreg. Bits in the clear mask are zeroed, then bits in the
10906ebdf4dbSMark Rutland  * set mask are set. Other bits are left as-is.
10916ebdf4dbSMark Rutland  */
10926ebdf4dbSMark Rutland #define sysreg_clear_set(sysreg, clear, set) do {			\
10936ebdf4dbSMark Rutland 	u64 __scs_val = read_sysreg(sysreg);				\
10946ebdf4dbSMark Rutland 	u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set);		\
10956ebdf4dbSMark Rutland 	if (__scs_new != __scs_val)					\
10966ebdf4dbSMark Rutland 		write_sysreg(__scs_new, sysreg);			\
10976ebdf4dbSMark Rutland } while (0)
10986ebdf4dbSMark Rutland 
1099af5ce952SCatalin Marinas #define sysreg_clear_set_s(sysreg, clear, set) do {			\
1100af5ce952SCatalin Marinas 	u64 __scs_val = read_sysreg_s(sysreg);				\
1101af5ce952SCatalin Marinas 	u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set);		\
1102af5ce952SCatalin Marinas 	if (__scs_new != __scs_val)					\
1103af5ce952SCatalin Marinas 		write_sysreg_s(__scs_new, sysreg);			\
1104af5ce952SCatalin Marinas } while (0)
1105af5ce952SCatalin Marinas 
110696d389caSRob Herring #define read_sysreg_par() ({						\
110796d389caSRob Herring 	u64 par;							\
110896d389caSRob Herring 	asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412));	\
110996d389caSRob Herring 	par = read_sysreg(par_el1);					\
111096d389caSRob Herring 	asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412));	\
111196d389caSRob Herring 	par;								\
111296d389caSRob Herring })
111396d389caSRob Herring 
11143a87d538SMark Brown #define SYS_FIELD_GET(reg, field, val)		\
11153a87d538SMark Brown 		 FIELD_GET(reg##_##field##_MASK, val)
11163a87d538SMark Brown 
1117e6a6b34fSMark Brown #define SYS_FIELD_PREP(reg, field, val)		\
1118e6a6b34fSMark Brown 		 FIELD_PREP(reg##_##field##_MASK, val)
1119e6a6b34fSMark Brown 
1120e6a6b34fSMark Brown #define SYS_FIELD_PREP_ENUM(reg, field, val)		\
1121e6a6b34fSMark Brown 		 FIELD_PREP(reg##_##field##_MASK, reg##_##field##_##val)
1122e6a6b34fSMark Brown 
1123a10edea4SMark Brown #endif
1124a10edea4SMark Brown 
112572c58395SCatalin Marinas #endif	/* __ASM_SYSREG_H */
1126