xref: /openbmc/linux/arch/arm64/include/asm/mmu_context.h (revision fa2a8445b1d3810c52f2a6b3a006456bd1aacb7e)
1b3901d54SCatalin Marinas /*
2b3901d54SCatalin Marinas  * Based on arch/arm/include/asm/mmu_context.h
3b3901d54SCatalin Marinas  *
4b3901d54SCatalin Marinas  * Copyright (C) 1996 Russell King.
5b3901d54SCatalin Marinas  * Copyright (C) 2012 ARM Ltd.
6b3901d54SCatalin Marinas  *
7b3901d54SCatalin Marinas  * This program is free software; you can redistribute it and/or modify
8b3901d54SCatalin Marinas  * it under the terms of the GNU General Public License version 2 as
9b3901d54SCatalin Marinas  * published by the Free Software Foundation.
10b3901d54SCatalin Marinas  *
11b3901d54SCatalin Marinas  * This program is distributed in the hope that it will be useful,
12b3901d54SCatalin Marinas  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13b3901d54SCatalin Marinas  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14b3901d54SCatalin Marinas  * GNU General Public License for more details.
15b3901d54SCatalin Marinas  *
16b3901d54SCatalin Marinas  * You should have received a copy of the GNU General Public License
17b3901d54SCatalin Marinas  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
18b3901d54SCatalin Marinas  */
19b3901d54SCatalin Marinas #ifndef __ASM_MMU_CONTEXT_H
20b3901d54SCatalin Marinas #define __ASM_MMU_CONTEXT_H
21b3901d54SCatalin Marinas 
2238fd94b0SChristopher Covington #define FALKOR_RESERVED_ASID	1
2338fd94b0SChristopher Covington 
2438fd94b0SChristopher Covington #ifndef __ASSEMBLY__
2538fd94b0SChristopher Covington 
26b3901d54SCatalin Marinas #include <linux/compiler.h>
27b3901d54SCatalin Marinas #include <linux/sched.h>
28ef8bd77fSIngo Molnar #include <linux/sched/hotplug.h>
29589ee628SIngo Molnar #include <linux/mm_types.h>
30b3901d54SCatalin Marinas 
31b3901d54SCatalin Marinas #include <asm/cacheflush.h>
3239bc88e5SCatalin Marinas #include <asm/cpufeature.h>
33b3901d54SCatalin Marinas #include <asm/proc-fns.h>
34b3901d54SCatalin Marinas #include <asm-generic/mm_hooks.h>
35b3901d54SCatalin Marinas #include <asm/cputype.h>
36b3901d54SCatalin Marinas #include <asm/pgtable.h>
37adf75899SMark Rutland #include <asm/sysreg.h>
389e8e865bSMark Rutland #include <asm/tlbflush.h>
39b3901d54SCatalin Marinas 
40ec45d1cfSWill Deacon static inline void contextidr_thread_switch(struct task_struct *next)
41ec45d1cfSWill Deacon {
42d3ea42aaSMark Rutland 	if (!IS_ENABLED(CONFIG_PID_IN_CONTEXTIDR))
43d3ea42aaSMark Rutland 		return;
44d3ea42aaSMark Rutland 
45adf75899SMark Rutland 	write_sysreg(task_pid_nr(next), contextidr_el1);
46adf75899SMark Rutland 	isb();
47ec45d1cfSWill Deacon }
48ec45d1cfSWill Deacon 
49b3901d54SCatalin Marinas /*
50b3901d54SCatalin Marinas  * Set TTBR0 to empty_zero_page. No translations will be possible via TTBR0.
51b3901d54SCatalin Marinas  */
52b3901d54SCatalin Marinas static inline void cpu_set_reserved_ttbr0(void)
53b3901d54SCatalin Marinas {
54529c4b05SKristina Martsenko 	unsigned long ttbr = phys_to_ttbr(__pa_symbol(empty_zero_page));
55b3901d54SCatalin Marinas 
56adf75899SMark Rutland 	write_sysreg(ttbr, ttbr0_el1);
57adf75899SMark Rutland 	isb();
58b3901d54SCatalin Marinas }
59b3901d54SCatalin Marinas 
60dd006da2SArd Biesheuvel /*
61dd006da2SArd Biesheuvel  * TCR.T0SZ value to use when the ID map is active. Usually equals
62dd006da2SArd Biesheuvel  * TCR_T0SZ(VA_BITS), unless system RAM is positioned very high in
63dd006da2SArd Biesheuvel  * physical memory, in which case it will be smaller.
64dd006da2SArd Biesheuvel  */
65dd006da2SArd Biesheuvel extern u64 idmap_t0sz;
66*fa2a8445SKristina Martsenko extern u64 idmap_ptrs_per_pgd;
67dd006da2SArd Biesheuvel 
68dd006da2SArd Biesheuvel static inline bool __cpu_uses_extended_idmap(void)
69dd006da2SArd Biesheuvel {
70dd006da2SArd Biesheuvel 	return (!IS_ENABLED(CONFIG_ARM64_VA_BITS_48) &&
71dd006da2SArd Biesheuvel 		unlikely(idmap_t0sz != TCR_T0SZ(VA_BITS)));
72dd006da2SArd Biesheuvel }
73dd006da2SArd Biesheuvel 
74c51e97d8SWill Deacon /*
75*fa2a8445SKristina Martsenko  * True if the extended ID map requires an extra level of translation table
76*fa2a8445SKristina Martsenko  * to be configured.
77*fa2a8445SKristina Martsenko  */
78*fa2a8445SKristina Martsenko static inline bool __cpu_uses_extended_idmap_level(void)
79*fa2a8445SKristina Martsenko {
80*fa2a8445SKristina Martsenko 	return ARM64_HW_PGTABLE_LEVELS((64 - idmap_t0sz)) > CONFIG_PGTABLE_LEVELS;
81*fa2a8445SKristina Martsenko }
82*fa2a8445SKristina Martsenko 
83*fa2a8445SKristina Martsenko /*
84c51e97d8SWill Deacon  * Set TCR.T0SZ to its default value (based on VA_BITS)
85c51e97d8SWill Deacon  */
86609116d2SMark Rutland static inline void __cpu_set_tcr_t0sz(unsigned long t0sz)
87dd006da2SArd Biesheuvel {
88dd006da2SArd Biesheuvel 	unsigned long tcr;
89dd006da2SArd Biesheuvel 
90c51e97d8SWill Deacon 	if (!__cpu_uses_extended_idmap())
91c51e97d8SWill Deacon 		return;
92c51e97d8SWill Deacon 
93adf75899SMark Rutland 	tcr = read_sysreg(tcr_el1);
94adf75899SMark Rutland 	tcr &= ~TCR_T0SZ_MASK;
95adf75899SMark Rutland 	tcr |= t0sz << TCR_T0SZ_OFFSET;
96adf75899SMark Rutland 	write_sysreg(tcr, tcr_el1);
97adf75899SMark Rutland 	isb();
98dd006da2SArd Biesheuvel }
99dd006da2SArd Biesheuvel 
100609116d2SMark Rutland #define cpu_set_default_tcr_t0sz()	__cpu_set_tcr_t0sz(TCR_T0SZ(VA_BITS))
101609116d2SMark Rutland #define cpu_set_idmap_tcr_t0sz()	__cpu_set_tcr_t0sz(idmap_t0sz)
102609116d2SMark Rutland 
103b3901d54SCatalin Marinas /*
1049e8e865bSMark Rutland  * Remove the idmap from TTBR0_EL1 and install the pgd of the active mm.
1059e8e865bSMark Rutland  *
1069e8e865bSMark Rutland  * The idmap lives in the same VA range as userspace, but uses global entries
1079e8e865bSMark Rutland  * and may use a different TCR_EL1.T0SZ. To avoid issues resulting from
1089e8e865bSMark Rutland  * speculative TLB fetches, we must temporarily install the reserved page
1099e8e865bSMark Rutland  * tables while we invalidate the TLBs and set up the correct TCR_EL1.T0SZ.
1109e8e865bSMark Rutland  *
1119e8e865bSMark Rutland  * If current is a not a user task, the mm covers the TTBR1_EL1 page tables,
1129e8e865bSMark Rutland  * which should not be installed in TTBR0_EL1. In this case we can leave the
1139e8e865bSMark Rutland  * reserved page tables in place.
1149e8e865bSMark Rutland  */
1159e8e865bSMark Rutland static inline void cpu_uninstall_idmap(void)
1169e8e865bSMark Rutland {
1179e8e865bSMark Rutland 	struct mm_struct *mm = current->active_mm;
1189e8e865bSMark Rutland 
1199e8e865bSMark Rutland 	cpu_set_reserved_ttbr0();
1209e8e865bSMark Rutland 	local_flush_tlb_all();
1219e8e865bSMark Rutland 	cpu_set_default_tcr_t0sz();
1229e8e865bSMark Rutland 
12339bc88e5SCatalin Marinas 	if (mm != &init_mm && !system_uses_ttbr0_pan())
1249e8e865bSMark Rutland 		cpu_switch_mm(mm->pgd, mm);
1259e8e865bSMark Rutland }
1269e8e865bSMark Rutland 
127609116d2SMark Rutland static inline void cpu_install_idmap(void)
128609116d2SMark Rutland {
129609116d2SMark Rutland 	cpu_set_reserved_ttbr0();
130609116d2SMark Rutland 	local_flush_tlb_all();
131609116d2SMark Rutland 	cpu_set_idmap_tcr_t0sz();
132609116d2SMark Rutland 
1332077be67SLaura Abbott 	cpu_switch_mm(lm_alias(idmap_pg_dir), &init_mm);
134609116d2SMark Rutland }
135609116d2SMark Rutland 
1369e8e865bSMark Rutland /*
13750e1881dSMark Rutland  * Atomically replaces the active TTBR1_EL1 PGD with a new VA-compatible PGD,
13850e1881dSMark Rutland  * avoiding the possibility of conflicting TLB entries being allocated.
13950e1881dSMark Rutland  */
14050e1881dSMark Rutland static inline void cpu_replace_ttbr1(pgd_t *pgd)
14150e1881dSMark Rutland {
14250e1881dSMark Rutland 	typedef void (ttbr_replace_func)(phys_addr_t);
14350e1881dSMark Rutland 	extern ttbr_replace_func idmap_cpu_replace_ttbr1;
14450e1881dSMark Rutland 	ttbr_replace_func *replace_phys;
14550e1881dSMark Rutland 
14650e1881dSMark Rutland 	phys_addr_t pgd_phys = virt_to_phys(pgd);
14750e1881dSMark Rutland 
1482077be67SLaura Abbott 	replace_phys = (void *)__pa_symbol(idmap_cpu_replace_ttbr1);
14950e1881dSMark Rutland 
15050e1881dSMark Rutland 	cpu_install_idmap();
15150e1881dSMark Rutland 	replace_phys(pgd_phys);
15250e1881dSMark Rutland 	cpu_uninstall_idmap();
15350e1881dSMark Rutland }
15450e1881dSMark Rutland 
15550e1881dSMark Rutland /*
1565aec715dSWill Deacon  * It would be nice to return ASIDs back to the allocator, but unfortunately
1575aec715dSWill Deacon  * that introduces a race with a generation rollover where we could erroneously
1585aec715dSWill Deacon  * free an ASID allocated in a future generation. We could workaround this by
1595aec715dSWill Deacon  * freeing the ASID from the context of the dying mm (e.g. in arch_exit_mmap),
1605aec715dSWill Deacon  * but we'd then need to make sure that we didn't dirty any TLBs afterwards.
1615aec715dSWill Deacon  * Setting a reserved TTBR0 or EPD0 would work, but it all gets ugly when you
1625aec715dSWill Deacon  * take CPU migration into account.
163b3901d54SCatalin Marinas  */
164b3901d54SCatalin Marinas #define destroy_context(mm)		do { } while(0)
1655aec715dSWill Deacon void check_and_switch_context(struct mm_struct *mm, unsigned int cpu);
166b3901d54SCatalin Marinas 
16765da0a8eSArd Biesheuvel #define init_new_context(tsk,mm)	({ atomic64_set(&(mm)->context.id, 0); 0; })
168b3901d54SCatalin Marinas 
16939bc88e5SCatalin Marinas #ifdef CONFIG_ARM64_SW_TTBR0_PAN
17039bc88e5SCatalin Marinas static inline void update_saved_ttbr0(struct task_struct *tsk,
17139bc88e5SCatalin Marinas 				      struct mm_struct *mm)
17239bc88e5SCatalin Marinas {
1730adbdfdeSWill Deacon 	u64 ttbr;
1740adbdfdeSWill Deacon 
1750adbdfdeSWill Deacon 	if (!system_uses_ttbr0_pan())
1760adbdfdeSWill Deacon 		return;
1770adbdfdeSWill Deacon 
1780adbdfdeSWill Deacon 	if (mm == &init_mm)
1790adbdfdeSWill Deacon 		ttbr = __pa_symbol(empty_zero_page);
1800adbdfdeSWill Deacon 	else
1810adbdfdeSWill Deacon 		ttbr = virt_to_phys(mm->pgd) | ASID(mm) << 48;
1820adbdfdeSWill Deacon 
1830adbdfdeSWill Deacon 	task_thread_info(tsk)->ttbr0 = ttbr;
18439bc88e5SCatalin Marinas }
18539bc88e5SCatalin Marinas #else
18639bc88e5SCatalin Marinas static inline void update_saved_ttbr0(struct task_struct *tsk,
18739bc88e5SCatalin Marinas 				      struct mm_struct *mm)
18839bc88e5SCatalin Marinas {
18939bc88e5SCatalin Marinas }
19039bc88e5SCatalin Marinas #endif
19139bc88e5SCatalin Marinas 
192d96cc49bSWill Deacon static inline void
193d96cc49bSWill Deacon enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
194d96cc49bSWill Deacon {
195d96cc49bSWill Deacon 	/*
196d96cc49bSWill Deacon 	 * We don't actually care about the ttbr0 mapping, so point it at the
197d96cc49bSWill Deacon 	 * zero page.
198d96cc49bSWill Deacon 	 */
199d96cc49bSWill Deacon 	update_saved_ttbr0(tsk, &init_mm);
200d96cc49bSWill Deacon }
201d96cc49bSWill Deacon 
20239bc88e5SCatalin Marinas static inline void __switch_mm(struct mm_struct *next)
203b3901d54SCatalin Marinas {
204b3901d54SCatalin Marinas 	unsigned int cpu = smp_processor_id();
205b3901d54SCatalin Marinas 
206e53f21bcSCatalin Marinas 	/*
207e53f21bcSCatalin Marinas 	 * init_mm.pgd does not contain any user mappings and it is always
208e53f21bcSCatalin Marinas 	 * active for kernel addresses in TTBR1. Just set the reserved TTBR0.
209e53f21bcSCatalin Marinas 	 */
210e53f21bcSCatalin Marinas 	if (next == &init_mm) {
211e53f21bcSCatalin Marinas 		cpu_set_reserved_ttbr0();
212e53f21bcSCatalin Marinas 		return;
213e53f21bcSCatalin Marinas 	}
214e53f21bcSCatalin Marinas 
215c2775b2eSWill Deacon 	check_and_switch_context(next, cpu);
216b3901d54SCatalin Marinas }
217b3901d54SCatalin Marinas 
21839bc88e5SCatalin Marinas static inline void
21939bc88e5SCatalin Marinas switch_mm(struct mm_struct *prev, struct mm_struct *next,
22039bc88e5SCatalin Marinas 	  struct task_struct *tsk)
22139bc88e5SCatalin Marinas {
22239bc88e5SCatalin Marinas 	if (prev != next)
22339bc88e5SCatalin Marinas 		__switch_mm(next);
22439bc88e5SCatalin Marinas 
22539bc88e5SCatalin Marinas 	/*
22639bc88e5SCatalin Marinas 	 * Update the saved TTBR0_EL1 of the scheduled-in task as the previous
22739bc88e5SCatalin Marinas 	 * value may have not been initialised yet (activate_mm caller) or the
22839bc88e5SCatalin Marinas 	 * ASID has changed since the last run (following the context switch
2290adbdfdeSWill Deacon 	 * of another thread of the same process).
23039bc88e5SCatalin Marinas 	 */
23139bc88e5SCatalin Marinas 	update_saved_ttbr0(tsk, next);
23239bc88e5SCatalin Marinas }
23339bc88e5SCatalin Marinas 
234b3901d54SCatalin Marinas #define deactivate_mm(tsk,mm)	do { } while (0)
23539bc88e5SCatalin Marinas #define activate_mm(prev,next)	switch_mm(prev, next, current)
236b3901d54SCatalin Marinas 
23713f417f3SSuzuki K Poulose void verify_cpu_asid_bits(void);
23813f417f3SSuzuki K Poulose 
23938fd94b0SChristopher Covington #endif /* !__ASSEMBLY__ */
24038fd94b0SChristopher Covington 
24138fd94b0SChristopher Covington #endif /* !__ASM_MMU_CONTEXT_H */
242