1b3901d54SCatalin Marinas /* 2b3901d54SCatalin Marinas * Based on arch/arm/include/asm/mmu_context.h 3b3901d54SCatalin Marinas * 4b3901d54SCatalin Marinas * Copyright (C) 1996 Russell King. 5b3901d54SCatalin Marinas * Copyright (C) 2012 ARM Ltd. 6b3901d54SCatalin Marinas * 7b3901d54SCatalin Marinas * This program is free software; you can redistribute it and/or modify 8b3901d54SCatalin Marinas * it under the terms of the GNU General Public License version 2 as 9b3901d54SCatalin Marinas * published by the Free Software Foundation. 10b3901d54SCatalin Marinas * 11b3901d54SCatalin Marinas * This program is distributed in the hope that it will be useful, 12b3901d54SCatalin Marinas * but WITHOUT ANY WARRANTY; without even the implied warranty of 13b3901d54SCatalin Marinas * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14b3901d54SCatalin Marinas * GNU General Public License for more details. 15b3901d54SCatalin Marinas * 16b3901d54SCatalin Marinas * You should have received a copy of the GNU General Public License 17b3901d54SCatalin Marinas * along with this program. If not, see <http://www.gnu.org/licenses/>. 18b3901d54SCatalin Marinas */ 19b3901d54SCatalin Marinas #ifndef __ASM_MMU_CONTEXT_H 20b3901d54SCatalin Marinas #define __ASM_MMU_CONTEXT_H 21b3901d54SCatalin Marinas 2238fd94b0SChristopher Covington #define FALKOR_RESERVED_ASID 1 2338fd94b0SChristopher Covington 2438fd94b0SChristopher Covington #ifndef __ASSEMBLY__ 2538fd94b0SChristopher Covington 26b3901d54SCatalin Marinas #include <linux/compiler.h> 27b3901d54SCatalin Marinas #include <linux/sched.h> 28*ef8bd77fSIngo Molnar #include <linux/sched/hotplug.h> 29b3901d54SCatalin Marinas 30b3901d54SCatalin Marinas #include <asm/cacheflush.h> 3139bc88e5SCatalin Marinas #include <asm/cpufeature.h> 32b3901d54SCatalin Marinas #include <asm/proc-fns.h> 33b3901d54SCatalin Marinas #include <asm-generic/mm_hooks.h> 34b3901d54SCatalin Marinas #include <asm/cputype.h> 35b3901d54SCatalin Marinas #include <asm/pgtable.h> 36adf75899SMark Rutland #include <asm/sysreg.h> 379e8e865bSMark Rutland #include <asm/tlbflush.h> 38b3901d54SCatalin Marinas 39ec45d1cfSWill Deacon static inline void contextidr_thread_switch(struct task_struct *next) 40ec45d1cfSWill Deacon { 41d3ea42aaSMark Rutland if (!IS_ENABLED(CONFIG_PID_IN_CONTEXTIDR)) 42d3ea42aaSMark Rutland return; 43d3ea42aaSMark Rutland 44adf75899SMark Rutland write_sysreg(task_pid_nr(next), contextidr_el1); 45adf75899SMark Rutland isb(); 46ec45d1cfSWill Deacon } 47ec45d1cfSWill Deacon 48b3901d54SCatalin Marinas /* 49b3901d54SCatalin Marinas * Set TTBR0 to empty_zero_page. No translations will be possible via TTBR0. 50b3901d54SCatalin Marinas */ 51b3901d54SCatalin Marinas static inline void cpu_set_reserved_ttbr0(void) 52b3901d54SCatalin Marinas { 532077be67SLaura Abbott unsigned long ttbr = __pa_symbol(empty_zero_page); 54b3901d54SCatalin Marinas 55adf75899SMark Rutland write_sysreg(ttbr, ttbr0_el1); 56adf75899SMark Rutland isb(); 57b3901d54SCatalin Marinas } 58b3901d54SCatalin Marinas 59dd006da2SArd Biesheuvel /* 60dd006da2SArd Biesheuvel * TCR.T0SZ value to use when the ID map is active. Usually equals 61dd006da2SArd Biesheuvel * TCR_T0SZ(VA_BITS), unless system RAM is positioned very high in 62dd006da2SArd Biesheuvel * physical memory, in which case it will be smaller. 63dd006da2SArd Biesheuvel */ 64dd006da2SArd Biesheuvel extern u64 idmap_t0sz; 65dd006da2SArd Biesheuvel 66dd006da2SArd Biesheuvel static inline bool __cpu_uses_extended_idmap(void) 67dd006da2SArd Biesheuvel { 68dd006da2SArd Biesheuvel return (!IS_ENABLED(CONFIG_ARM64_VA_BITS_48) && 69dd006da2SArd Biesheuvel unlikely(idmap_t0sz != TCR_T0SZ(VA_BITS))); 70dd006da2SArd Biesheuvel } 71dd006da2SArd Biesheuvel 72c51e97d8SWill Deacon /* 73c51e97d8SWill Deacon * Set TCR.T0SZ to its default value (based on VA_BITS) 74c51e97d8SWill Deacon */ 75609116d2SMark Rutland static inline void __cpu_set_tcr_t0sz(unsigned long t0sz) 76dd006da2SArd Biesheuvel { 77dd006da2SArd Biesheuvel unsigned long tcr; 78dd006da2SArd Biesheuvel 79c51e97d8SWill Deacon if (!__cpu_uses_extended_idmap()) 80c51e97d8SWill Deacon return; 81c51e97d8SWill Deacon 82adf75899SMark Rutland tcr = read_sysreg(tcr_el1); 83adf75899SMark Rutland tcr &= ~TCR_T0SZ_MASK; 84adf75899SMark Rutland tcr |= t0sz << TCR_T0SZ_OFFSET; 85adf75899SMark Rutland write_sysreg(tcr, tcr_el1); 86adf75899SMark Rutland isb(); 87dd006da2SArd Biesheuvel } 88dd006da2SArd Biesheuvel 89609116d2SMark Rutland #define cpu_set_default_tcr_t0sz() __cpu_set_tcr_t0sz(TCR_T0SZ(VA_BITS)) 90609116d2SMark Rutland #define cpu_set_idmap_tcr_t0sz() __cpu_set_tcr_t0sz(idmap_t0sz) 91609116d2SMark Rutland 92b3901d54SCatalin Marinas /* 939e8e865bSMark Rutland * Remove the idmap from TTBR0_EL1 and install the pgd of the active mm. 949e8e865bSMark Rutland * 959e8e865bSMark Rutland * The idmap lives in the same VA range as userspace, but uses global entries 969e8e865bSMark Rutland * and may use a different TCR_EL1.T0SZ. To avoid issues resulting from 979e8e865bSMark Rutland * speculative TLB fetches, we must temporarily install the reserved page 989e8e865bSMark Rutland * tables while we invalidate the TLBs and set up the correct TCR_EL1.T0SZ. 999e8e865bSMark Rutland * 1009e8e865bSMark Rutland * If current is a not a user task, the mm covers the TTBR1_EL1 page tables, 1019e8e865bSMark Rutland * which should not be installed in TTBR0_EL1. In this case we can leave the 1029e8e865bSMark Rutland * reserved page tables in place. 1039e8e865bSMark Rutland */ 1049e8e865bSMark Rutland static inline void cpu_uninstall_idmap(void) 1059e8e865bSMark Rutland { 1069e8e865bSMark Rutland struct mm_struct *mm = current->active_mm; 1079e8e865bSMark Rutland 1089e8e865bSMark Rutland cpu_set_reserved_ttbr0(); 1099e8e865bSMark Rutland local_flush_tlb_all(); 1109e8e865bSMark Rutland cpu_set_default_tcr_t0sz(); 1119e8e865bSMark Rutland 11239bc88e5SCatalin Marinas if (mm != &init_mm && !system_uses_ttbr0_pan()) 1139e8e865bSMark Rutland cpu_switch_mm(mm->pgd, mm); 1149e8e865bSMark Rutland } 1159e8e865bSMark Rutland 116609116d2SMark Rutland static inline void cpu_install_idmap(void) 117609116d2SMark Rutland { 118609116d2SMark Rutland cpu_set_reserved_ttbr0(); 119609116d2SMark Rutland local_flush_tlb_all(); 120609116d2SMark Rutland cpu_set_idmap_tcr_t0sz(); 121609116d2SMark Rutland 1222077be67SLaura Abbott cpu_switch_mm(lm_alias(idmap_pg_dir), &init_mm); 123609116d2SMark Rutland } 124609116d2SMark Rutland 1259e8e865bSMark Rutland /* 12650e1881dSMark Rutland * Atomically replaces the active TTBR1_EL1 PGD with a new VA-compatible PGD, 12750e1881dSMark Rutland * avoiding the possibility of conflicting TLB entries being allocated. 12850e1881dSMark Rutland */ 12950e1881dSMark Rutland static inline void cpu_replace_ttbr1(pgd_t *pgd) 13050e1881dSMark Rutland { 13150e1881dSMark Rutland typedef void (ttbr_replace_func)(phys_addr_t); 13250e1881dSMark Rutland extern ttbr_replace_func idmap_cpu_replace_ttbr1; 13350e1881dSMark Rutland ttbr_replace_func *replace_phys; 13450e1881dSMark Rutland 13550e1881dSMark Rutland phys_addr_t pgd_phys = virt_to_phys(pgd); 13650e1881dSMark Rutland 1372077be67SLaura Abbott replace_phys = (void *)__pa_symbol(idmap_cpu_replace_ttbr1); 13850e1881dSMark Rutland 13950e1881dSMark Rutland cpu_install_idmap(); 14050e1881dSMark Rutland replace_phys(pgd_phys); 14150e1881dSMark Rutland cpu_uninstall_idmap(); 14250e1881dSMark Rutland } 14350e1881dSMark Rutland 14450e1881dSMark Rutland /* 1455aec715dSWill Deacon * It would be nice to return ASIDs back to the allocator, but unfortunately 1465aec715dSWill Deacon * that introduces a race with a generation rollover where we could erroneously 1475aec715dSWill Deacon * free an ASID allocated in a future generation. We could workaround this by 1485aec715dSWill Deacon * freeing the ASID from the context of the dying mm (e.g. in arch_exit_mmap), 1495aec715dSWill Deacon * but we'd then need to make sure that we didn't dirty any TLBs afterwards. 1505aec715dSWill Deacon * Setting a reserved TTBR0 or EPD0 would work, but it all gets ugly when you 1515aec715dSWill Deacon * take CPU migration into account. 152b3901d54SCatalin Marinas */ 153b3901d54SCatalin Marinas #define destroy_context(mm) do { } while(0) 1545aec715dSWill Deacon void check_and_switch_context(struct mm_struct *mm, unsigned int cpu); 155b3901d54SCatalin Marinas 15665da0a8eSArd Biesheuvel #define init_new_context(tsk,mm) ({ atomic64_set(&(mm)->context.id, 0); 0; }) 157b3901d54SCatalin Marinas 158b3901d54SCatalin Marinas /* 159b3901d54SCatalin Marinas * This is called when "tsk" is about to enter lazy TLB mode. 160b3901d54SCatalin Marinas * 161b3901d54SCatalin Marinas * mm: describes the currently active mm context 162b3901d54SCatalin Marinas * tsk: task which is entering lazy tlb 163b3901d54SCatalin Marinas * cpu: cpu number which is entering lazy tlb 164b3901d54SCatalin Marinas * 165b3901d54SCatalin Marinas * tsk->mm will be NULL 166b3901d54SCatalin Marinas */ 167b3901d54SCatalin Marinas static inline void 168b3901d54SCatalin Marinas enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk) 169b3901d54SCatalin Marinas { 170b3901d54SCatalin Marinas } 171b3901d54SCatalin Marinas 17239bc88e5SCatalin Marinas #ifdef CONFIG_ARM64_SW_TTBR0_PAN 17339bc88e5SCatalin Marinas static inline void update_saved_ttbr0(struct task_struct *tsk, 17439bc88e5SCatalin Marinas struct mm_struct *mm) 17539bc88e5SCatalin Marinas { 17639bc88e5SCatalin Marinas if (system_uses_ttbr0_pan()) { 17739bc88e5SCatalin Marinas BUG_ON(mm->pgd == swapper_pg_dir); 17839bc88e5SCatalin Marinas task_thread_info(tsk)->ttbr0 = 17939bc88e5SCatalin Marinas virt_to_phys(mm->pgd) | ASID(mm) << 48; 18039bc88e5SCatalin Marinas } 18139bc88e5SCatalin Marinas } 18239bc88e5SCatalin Marinas #else 18339bc88e5SCatalin Marinas static inline void update_saved_ttbr0(struct task_struct *tsk, 18439bc88e5SCatalin Marinas struct mm_struct *mm) 18539bc88e5SCatalin Marinas { 18639bc88e5SCatalin Marinas } 18739bc88e5SCatalin Marinas #endif 18839bc88e5SCatalin Marinas 18939bc88e5SCatalin Marinas static inline void __switch_mm(struct mm_struct *next) 190b3901d54SCatalin Marinas { 191b3901d54SCatalin Marinas unsigned int cpu = smp_processor_id(); 192b3901d54SCatalin Marinas 193e53f21bcSCatalin Marinas /* 194e53f21bcSCatalin Marinas * init_mm.pgd does not contain any user mappings and it is always 195e53f21bcSCatalin Marinas * active for kernel addresses in TTBR1. Just set the reserved TTBR0. 196e53f21bcSCatalin Marinas */ 197e53f21bcSCatalin Marinas if (next == &init_mm) { 198e53f21bcSCatalin Marinas cpu_set_reserved_ttbr0(); 199e53f21bcSCatalin Marinas return; 200e53f21bcSCatalin Marinas } 201e53f21bcSCatalin Marinas 202c2775b2eSWill Deacon check_and_switch_context(next, cpu); 203b3901d54SCatalin Marinas } 204b3901d54SCatalin Marinas 20539bc88e5SCatalin Marinas static inline void 20639bc88e5SCatalin Marinas switch_mm(struct mm_struct *prev, struct mm_struct *next, 20739bc88e5SCatalin Marinas struct task_struct *tsk) 20839bc88e5SCatalin Marinas { 20939bc88e5SCatalin Marinas if (prev != next) 21039bc88e5SCatalin Marinas __switch_mm(next); 21139bc88e5SCatalin Marinas 21239bc88e5SCatalin Marinas /* 21339bc88e5SCatalin Marinas * Update the saved TTBR0_EL1 of the scheduled-in task as the previous 21439bc88e5SCatalin Marinas * value may have not been initialised yet (activate_mm caller) or the 21539bc88e5SCatalin Marinas * ASID has changed since the last run (following the context switch 21639bc88e5SCatalin Marinas * of another thread of the same process). Avoid setting the reserved 21739bc88e5SCatalin Marinas * TTBR0_EL1 to swapper_pg_dir (init_mm; e.g. via idle_task_exit). 21839bc88e5SCatalin Marinas */ 21939bc88e5SCatalin Marinas if (next != &init_mm) 22039bc88e5SCatalin Marinas update_saved_ttbr0(tsk, next); 22139bc88e5SCatalin Marinas } 22239bc88e5SCatalin Marinas 223b3901d54SCatalin Marinas #define deactivate_mm(tsk,mm) do { } while (0) 22439bc88e5SCatalin Marinas #define activate_mm(prev,next) switch_mm(prev, next, current) 225b3901d54SCatalin Marinas 22613f417f3SSuzuki K Poulose void verify_cpu_asid_bits(void); 22713f417f3SSuzuki K Poulose 22838fd94b0SChristopher Covington #endif /* !__ASSEMBLY__ */ 22938fd94b0SChristopher Covington 23038fd94b0SChristopher Covington #endif /* !__ASM_MMU_CONTEXT_H */ 231