1b3901d54SCatalin Marinas /* 2b3901d54SCatalin Marinas * Based on arch/arm/include/asm/mmu_context.h 3b3901d54SCatalin Marinas * 4b3901d54SCatalin Marinas * Copyright (C) 1996 Russell King. 5b3901d54SCatalin Marinas * Copyright (C) 2012 ARM Ltd. 6b3901d54SCatalin Marinas * 7b3901d54SCatalin Marinas * This program is free software; you can redistribute it and/or modify 8b3901d54SCatalin Marinas * it under the terms of the GNU General Public License version 2 as 9b3901d54SCatalin Marinas * published by the Free Software Foundation. 10b3901d54SCatalin Marinas * 11b3901d54SCatalin Marinas * This program is distributed in the hope that it will be useful, 12b3901d54SCatalin Marinas * but WITHOUT ANY WARRANTY; without even the implied warranty of 13b3901d54SCatalin Marinas * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14b3901d54SCatalin Marinas * GNU General Public License for more details. 15b3901d54SCatalin Marinas * 16b3901d54SCatalin Marinas * You should have received a copy of the GNU General Public License 17b3901d54SCatalin Marinas * along with this program. If not, see <http://www.gnu.org/licenses/>. 18b3901d54SCatalin Marinas */ 19b3901d54SCatalin Marinas #ifndef __ASM_MMU_CONTEXT_H 20b3901d54SCatalin Marinas #define __ASM_MMU_CONTEXT_H 21b3901d54SCatalin Marinas 22b3901d54SCatalin Marinas #include <linux/compiler.h> 23b3901d54SCatalin Marinas #include <linux/sched.h> 24b3901d54SCatalin Marinas 25b3901d54SCatalin Marinas #include <asm/cacheflush.h> 26b3901d54SCatalin Marinas #include <asm/proc-fns.h> 27b3901d54SCatalin Marinas #include <asm-generic/mm_hooks.h> 28b3901d54SCatalin Marinas #include <asm/cputype.h> 29b3901d54SCatalin Marinas #include <asm/pgtable.h> 30b3901d54SCatalin Marinas 31b3901d54SCatalin Marinas #define MAX_ASID_BITS 16 32b3901d54SCatalin Marinas 33b3901d54SCatalin Marinas extern unsigned int cpu_last_asid; 34b3901d54SCatalin Marinas 35b3901d54SCatalin Marinas void __init_new_context(struct task_struct *tsk, struct mm_struct *mm); 36b3901d54SCatalin Marinas void __new_context(struct mm_struct *mm); 37b3901d54SCatalin Marinas 38*ec45d1cfSWill Deacon #ifdef CONFIG_PID_IN_CONTEXTIDR 39*ec45d1cfSWill Deacon static inline void contextidr_thread_switch(struct task_struct *next) 40*ec45d1cfSWill Deacon { 41*ec45d1cfSWill Deacon asm( 42*ec45d1cfSWill Deacon " msr contextidr_el1, %0\n" 43*ec45d1cfSWill Deacon " isb" 44*ec45d1cfSWill Deacon : 45*ec45d1cfSWill Deacon : "r" (task_pid_nr(next))); 46*ec45d1cfSWill Deacon } 47*ec45d1cfSWill Deacon #else 48*ec45d1cfSWill Deacon static inline void contextidr_thread_switch(struct task_struct *next) 49*ec45d1cfSWill Deacon { 50*ec45d1cfSWill Deacon } 51*ec45d1cfSWill Deacon #endif 52*ec45d1cfSWill Deacon 53b3901d54SCatalin Marinas /* 54b3901d54SCatalin Marinas * Set TTBR0 to empty_zero_page. No translations will be possible via TTBR0. 55b3901d54SCatalin Marinas */ 56b3901d54SCatalin Marinas static inline void cpu_set_reserved_ttbr0(void) 57b3901d54SCatalin Marinas { 58b3901d54SCatalin Marinas unsigned long ttbr = page_to_phys(empty_zero_page); 59b3901d54SCatalin Marinas 60b3901d54SCatalin Marinas asm( 61b3901d54SCatalin Marinas " msr ttbr0_el1, %0 // set TTBR0\n" 62b3901d54SCatalin Marinas " isb" 63b3901d54SCatalin Marinas : 64b3901d54SCatalin Marinas : "r" (ttbr)); 65b3901d54SCatalin Marinas } 66b3901d54SCatalin Marinas 67b3901d54SCatalin Marinas static inline void switch_new_context(struct mm_struct *mm) 68b3901d54SCatalin Marinas { 69b3901d54SCatalin Marinas unsigned long flags; 70b3901d54SCatalin Marinas 71b3901d54SCatalin Marinas __new_context(mm); 72b3901d54SCatalin Marinas 73b3901d54SCatalin Marinas local_irq_save(flags); 74b3901d54SCatalin Marinas cpu_switch_mm(mm->pgd, mm); 75b3901d54SCatalin Marinas local_irq_restore(flags); 76b3901d54SCatalin Marinas } 77b3901d54SCatalin Marinas 78b3901d54SCatalin Marinas static inline void check_and_switch_context(struct mm_struct *mm, 79b3901d54SCatalin Marinas struct task_struct *tsk) 80b3901d54SCatalin Marinas { 81b3901d54SCatalin Marinas /* 82b3901d54SCatalin Marinas * Required during context switch to avoid speculative page table 83b3901d54SCatalin Marinas * walking with the wrong TTBR. 84b3901d54SCatalin Marinas */ 85b3901d54SCatalin Marinas cpu_set_reserved_ttbr0(); 86b3901d54SCatalin Marinas 87b3901d54SCatalin Marinas if (!((mm->context.id ^ cpu_last_asid) >> MAX_ASID_BITS)) 88b3901d54SCatalin Marinas /* 89b3901d54SCatalin Marinas * The ASID is from the current generation, just switch to the 90b3901d54SCatalin Marinas * new pgd. This condition is only true for calls from 91b3901d54SCatalin Marinas * context_switch() and interrupts are already disabled. 92b3901d54SCatalin Marinas */ 93b3901d54SCatalin Marinas cpu_switch_mm(mm->pgd, mm); 94b3901d54SCatalin Marinas else if (irqs_disabled()) 95b3901d54SCatalin Marinas /* 96b3901d54SCatalin Marinas * Defer the new ASID allocation until after the context 97b3901d54SCatalin Marinas * switch critical region since __new_context() cannot be 98b3901d54SCatalin Marinas * called with interrupts disabled. 99b3901d54SCatalin Marinas */ 100b3901d54SCatalin Marinas set_ti_thread_flag(task_thread_info(tsk), TIF_SWITCH_MM); 101b3901d54SCatalin Marinas else 102b3901d54SCatalin Marinas /* 103b3901d54SCatalin Marinas * That is a direct call to switch_mm() or activate_mm() with 104b3901d54SCatalin Marinas * interrupts enabled and a new context. 105b3901d54SCatalin Marinas */ 106b3901d54SCatalin Marinas switch_new_context(mm); 107b3901d54SCatalin Marinas } 108b3901d54SCatalin Marinas 109b3901d54SCatalin Marinas #define init_new_context(tsk,mm) (__init_new_context(tsk,mm),0) 110b3901d54SCatalin Marinas #define destroy_context(mm) do { } while(0) 111b3901d54SCatalin Marinas 112b3901d54SCatalin Marinas #define finish_arch_post_lock_switch \ 113b3901d54SCatalin Marinas finish_arch_post_lock_switch 114b3901d54SCatalin Marinas static inline void finish_arch_post_lock_switch(void) 115b3901d54SCatalin Marinas { 116b3901d54SCatalin Marinas if (test_and_clear_thread_flag(TIF_SWITCH_MM)) { 117b3901d54SCatalin Marinas struct mm_struct *mm = current->mm; 118b3901d54SCatalin Marinas unsigned long flags; 119b3901d54SCatalin Marinas 120b3901d54SCatalin Marinas __new_context(mm); 121b3901d54SCatalin Marinas 122b3901d54SCatalin Marinas local_irq_save(flags); 123b3901d54SCatalin Marinas cpu_switch_mm(mm->pgd, mm); 124b3901d54SCatalin Marinas local_irq_restore(flags); 125b3901d54SCatalin Marinas } 126b3901d54SCatalin Marinas } 127b3901d54SCatalin Marinas 128b3901d54SCatalin Marinas /* 129b3901d54SCatalin Marinas * This is called when "tsk" is about to enter lazy TLB mode. 130b3901d54SCatalin Marinas * 131b3901d54SCatalin Marinas * mm: describes the currently active mm context 132b3901d54SCatalin Marinas * tsk: task which is entering lazy tlb 133b3901d54SCatalin Marinas * cpu: cpu number which is entering lazy tlb 134b3901d54SCatalin Marinas * 135b3901d54SCatalin Marinas * tsk->mm will be NULL 136b3901d54SCatalin Marinas */ 137b3901d54SCatalin Marinas static inline void 138b3901d54SCatalin Marinas enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk) 139b3901d54SCatalin Marinas { 140b3901d54SCatalin Marinas } 141b3901d54SCatalin Marinas 142b3901d54SCatalin Marinas /* 143b3901d54SCatalin Marinas * This is the actual mm switch as far as the scheduler 144b3901d54SCatalin Marinas * is concerned. No registers are touched. We avoid 145b3901d54SCatalin Marinas * calling the CPU specific function when the mm hasn't 146b3901d54SCatalin Marinas * actually changed. 147b3901d54SCatalin Marinas */ 148b3901d54SCatalin Marinas static inline void 149b3901d54SCatalin Marinas switch_mm(struct mm_struct *prev, struct mm_struct *next, 150b3901d54SCatalin Marinas struct task_struct *tsk) 151b3901d54SCatalin Marinas { 152b3901d54SCatalin Marinas unsigned int cpu = smp_processor_id(); 153b3901d54SCatalin Marinas 154b3901d54SCatalin Marinas #ifdef CONFIG_SMP 155b3901d54SCatalin Marinas /* check for possible thread migration */ 156b3901d54SCatalin Marinas if (!cpumask_empty(mm_cpumask(next)) && 157b3901d54SCatalin Marinas !cpumask_test_cpu(cpu, mm_cpumask(next))) 158b3901d54SCatalin Marinas __flush_icache_all(); 159b3901d54SCatalin Marinas #endif 160b3901d54SCatalin Marinas if (!cpumask_test_and_set_cpu(cpu, mm_cpumask(next)) || prev != next) 161b3901d54SCatalin Marinas check_and_switch_context(next, tsk); 162b3901d54SCatalin Marinas } 163b3901d54SCatalin Marinas 164b3901d54SCatalin Marinas #define deactivate_mm(tsk,mm) do { } while (0) 165b3901d54SCatalin Marinas #define activate_mm(prev,next) switch_mm(prev, next, NULL) 166b3901d54SCatalin Marinas 167b3901d54SCatalin Marinas #endif 168