xref: /openbmc/linux/arch/arm64/include/asm/mmu_context.h (revision dd006da21646f1c86f0242eb8f527d093303127a)
1b3901d54SCatalin Marinas /*
2b3901d54SCatalin Marinas  * Based on arch/arm/include/asm/mmu_context.h
3b3901d54SCatalin Marinas  *
4b3901d54SCatalin Marinas  * Copyright (C) 1996 Russell King.
5b3901d54SCatalin Marinas  * Copyright (C) 2012 ARM Ltd.
6b3901d54SCatalin Marinas  *
7b3901d54SCatalin Marinas  * This program is free software; you can redistribute it and/or modify
8b3901d54SCatalin Marinas  * it under the terms of the GNU General Public License version 2 as
9b3901d54SCatalin Marinas  * published by the Free Software Foundation.
10b3901d54SCatalin Marinas  *
11b3901d54SCatalin Marinas  * This program is distributed in the hope that it will be useful,
12b3901d54SCatalin Marinas  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13b3901d54SCatalin Marinas  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14b3901d54SCatalin Marinas  * GNU General Public License for more details.
15b3901d54SCatalin Marinas  *
16b3901d54SCatalin Marinas  * You should have received a copy of the GNU General Public License
17b3901d54SCatalin Marinas  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
18b3901d54SCatalin Marinas  */
19b3901d54SCatalin Marinas #ifndef __ASM_MMU_CONTEXT_H
20b3901d54SCatalin Marinas #define __ASM_MMU_CONTEXT_H
21b3901d54SCatalin Marinas 
22b3901d54SCatalin Marinas #include <linux/compiler.h>
23b3901d54SCatalin Marinas #include <linux/sched.h>
24b3901d54SCatalin Marinas 
25b3901d54SCatalin Marinas #include <asm/cacheflush.h>
26b3901d54SCatalin Marinas #include <asm/proc-fns.h>
27b3901d54SCatalin Marinas #include <asm-generic/mm_hooks.h>
28b3901d54SCatalin Marinas #include <asm/cputype.h>
29b3901d54SCatalin Marinas #include <asm/pgtable.h>
30b3901d54SCatalin Marinas 
31b3901d54SCatalin Marinas #define MAX_ASID_BITS	16
32b3901d54SCatalin Marinas 
33b3901d54SCatalin Marinas extern unsigned int cpu_last_asid;
34b3901d54SCatalin Marinas 
35b3901d54SCatalin Marinas void __init_new_context(struct task_struct *tsk, struct mm_struct *mm);
36b3901d54SCatalin Marinas void __new_context(struct mm_struct *mm);
37b3901d54SCatalin Marinas 
38ec45d1cfSWill Deacon #ifdef CONFIG_PID_IN_CONTEXTIDR
39ec45d1cfSWill Deacon static inline void contextidr_thread_switch(struct task_struct *next)
40ec45d1cfSWill Deacon {
41ec45d1cfSWill Deacon 	asm(
42ec45d1cfSWill Deacon 	"	msr	contextidr_el1, %0\n"
43ec45d1cfSWill Deacon 	"	isb"
44ec45d1cfSWill Deacon 	:
45ec45d1cfSWill Deacon 	: "r" (task_pid_nr(next)));
46ec45d1cfSWill Deacon }
47ec45d1cfSWill Deacon #else
48ec45d1cfSWill Deacon static inline void contextidr_thread_switch(struct task_struct *next)
49ec45d1cfSWill Deacon {
50ec45d1cfSWill Deacon }
51ec45d1cfSWill Deacon #endif
52ec45d1cfSWill Deacon 
53b3901d54SCatalin Marinas /*
54b3901d54SCatalin Marinas  * Set TTBR0 to empty_zero_page. No translations will be possible via TTBR0.
55b3901d54SCatalin Marinas  */
56b3901d54SCatalin Marinas static inline void cpu_set_reserved_ttbr0(void)
57b3901d54SCatalin Marinas {
58b3901d54SCatalin Marinas 	unsigned long ttbr = page_to_phys(empty_zero_page);
59b3901d54SCatalin Marinas 
60b3901d54SCatalin Marinas 	asm(
61b3901d54SCatalin Marinas 	"	msr	ttbr0_el1, %0			// set TTBR0\n"
62b3901d54SCatalin Marinas 	"	isb"
63b3901d54SCatalin Marinas 	:
64b3901d54SCatalin Marinas 	: "r" (ttbr));
65b3901d54SCatalin Marinas }
66b3901d54SCatalin Marinas 
67*dd006da2SArd Biesheuvel /*
68*dd006da2SArd Biesheuvel  * TCR.T0SZ value to use when the ID map is active. Usually equals
69*dd006da2SArd Biesheuvel  * TCR_T0SZ(VA_BITS), unless system RAM is positioned very high in
70*dd006da2SArd Biesheuvel  * physical memory, in which case it will be smaller.
71*dd006da2SArd Biesheuvel  */
72*dd006da2SArd Biesheuvel extern u64 idmap_t0sz;
73*dd006da2SArd Biesheuvel 
74*dd006da2SArd Biesheuvel static inline bool __cpu_uses_extended_idmap(void)
75*dd006da2SArd Biesheuvel {
76*dd006da2SArd Biesheuvel 	return (!IS_ENABLED(CONFIG_ARM64_VA_BITS_48) &&
77*dd006da2SArd Biesheuvel 		unlikely(idmap_t0sz != TCR_T0SZ(VA_BITS)));
78*dd006da2SArd Biesheuvel }
79*dd006da2SArd Biesheuvel 
80*dd006da2SArd Biesheuvel static inline void __cpu_set_tcr_t0sz(u64 t0sz)
81*dd006da2SArd Biesheuvel {
82*dd006da2SArd Biesheuvel 	unsigned long tcr;
83*dd006da2SArd Biesheuvel 
84*dd006da2SArd Biesheuvel 	if (__cpu_uses_extended_idmap())
85*dd006da2SArd Biesheuvel 		asm volatile (
86*dd006da2SArd Biesheuvel 		"	mrs	%0, tcr_el1	;"
87*dd006da2SArd Biesheuvel 		"	bfi	%0, %1, %2, %3	;"
88*dd006da2SArd Biesheuvel 		"	msr	tcr_el1, %0	;"
89*dd006da2SArd Biesheuvel 		"	isb"
90*dd006da2SArd Biesheuvel 		: "=&r" (tcr)
91*dd006da2SArd Biesheuvel 		: "r"(t0sz), "I"(TCR_T0SZ_OFFSET), "I"(TCR_TxSZ_WIDTH));
92*dd006da2SArd Biesheuvel }
93*dd006da2SArd Biesheuvel 
94*dd006da2SArd Biesheuvel /*
95*dd006da2SArd Biesheuvel  * Set TCR.T0SZ to the value appropriate for activating the identity map.
96*dd006da2SArd Biesheuvel  */
97*dd006da2SArd Biesheuvel static inline void cpu_set_idmap_tcr_t0sz(void)
98*dd006da2SArd Biesheuvel {
99*dd006da2SArd Biesheuvel 	__cpu_set_tcr_t0sz(idmap_t0sz);
100*dd006da2SArd Biesheuvel }
101*dd006da2SArd Biesheuvel 
102*dd006da2SArd Biesheuvel /*
103*dd006da2SArd Biesheuvel  * Set TCR.T0SZ to its default value (based on VA_BITS)
104*dd006da2SArd Biesheuvel  */
105*dd006da2SArd Biesheuvel static inline void cpu_set_default_tcr_t0sz(void)
106*dd006da2SArd Biesheuvel {
107*dd006da2SArd Biesheuvel 	__cpu_set_tcr_t0sz(TCR_T0SZ(VA_BITS));
108*dd006da2SArd Biesheuvel }
109*dd006da2SArd Biesheuvel 
110b3901d54SCatalin Marinas static inline void switch_new_context(struct mm_struct *mm)
111b3901d54SCatalin Marinas {
112b3901d54SCatalin Marinas 	unsigned long flags;
113b3901d54SCatalin Marinas 
114b3901d54SCatalin Marinas 	__new_context(mm);
115b3901d54SCatalin Marinas 
116b3901d54SCatalin Marinas 	local_irq_save(flags);
117b3901d54SCatalin Marinas 	cpu_switch_mm(mm->pgd, mm);
118b3901d54SCatalin Marinas 	local_irq_restore(flags);
119b3901d54SCatalin Marinas }
120b3901d54SCatalin Marinas 
121b3901d54SCatalin Marinas static inline void check_and_switch_context(struct mm_struct *mm,
122b3901d54SCatalin Marinas 					    struct task_struct *tsk)
123b3901d54SCatalin Marinas {
124b3901d54SCatalin Marinas 	/*
125b3901d54SCatalin Marinas 	 * Required during context switch to avoid speculative page table
126b3901d54SCatalin Marinas 	 * walking with the wrong TTBR.
127b3901d54SCatalin Marinas 	 */
128b3901d54SCatalin Marinas 	cpu_set_reserved_ttbr0();
129b3901d54SCatalin Marinas 
130b3901d54SCatalin Marinas 	if (!((mm->context.id ^ cpu_last_asid) >> MAX_ASID_BITS))
131b3901d54SCatalin Marinas 		/*
132b3901d54SCatalin Marinas 		 * The ASID is from the current generation, just switch to the
133b3901d54SCatalin Marinas 		 * new pgd. This condition is only true for calls from
134b3901d54SCatalin Marinas 		 * context_switch() and interrupts are already disabled.
135b3901d54SCatalin Marinas 		 */
136b3901d54SCatalin Marinas 		cpu_switch_mm(mm->pgd, mm);
137b3901d54SCatalin Marinas 	else if (irqs_disabled())
138b3901d54SCatalin Marinas 		/*
139b3901d54SCatalin Marinas 		 * Defer the new ASID allocation until after the context
140b3901d54SCatalin Marinas 		 * switch critical region since __new_context() cannot be
141b3901d54SCatalin Marinas 		 * called with interrupts disabled.
142b3901d54SCatalin Marinas 		 */
143b3901d54SCatalin Marinas 		set_ti_thread_flag(task_thread_info(tsk), TIF_SWITCH_MM);
144b3901d54SCatalin Marinas 	else
145b3901d54SCatalin Marinas 		/*
146b3901d54SCatalin Marinas 		 * That is a direct call to switch_mm() or activate_mm() with
147b3901d54SCatalin Marinas 		 * interrupts enabled and a new context.
148b3901d54SCatalin Marinas 		 */
149b3901d54SCatalin Marinas 		switch_new_context(mm);
150b3901d54SCatalin Marinas }
151b3901d54SCatalin Marinas 
152b3901d54SCatalin Marinas #define init_new_context(tsk,mm)	(__init_new_context(tsk,mm),0)
153b3901d54SCatalin Marinas #define destroy_context(mm)		do { } while(0)
154b3901d54SCatalin Marinas 
155b3901d54SCatalin Marinas #define finish_arch_post_lock_switch \
156b3901d54SCatalin Marinas 	finish_arch_post_lock_switch
157b3901d54SCatalin Marinas static inline void finish_arch_post_lock_switch(void)
158b3901d54SCatalin Marinas {
159b3901d54SCatalin Marinas 	if (test_and_clear_thread_flag(TIF_SWITCH_MM)) {
160b3901d54SCatalin Marinas 		struct mm_struct *mm = current->mm;
161b3901d54SCatalin Marinas 		unsigned long flags;
162b3901d54SCatalin Marinas 
163b3901d54SCatalin Marinas 		__new_context(mm);
164b3901d54SCatalin Marinas 
165b3901d54SCatalin Marinas 		local_irq_save(flags);
166b3901d54SCatalin Marinas 		cpu_switch_mm(mm->pgd, mm);
167b3901d54SCatalin Marinas 		local_irq_restore(flags);
168b3901d54SCatalin Marinas 	}
169b3901d54SCatalin Marinas }
170b3901d54SCatalin Marinas 
171b3901d54SCatalin Marinas /*
172b3901d54SCatalin Marinas  * This is called when "tsk" is about to enter lazy TLB mode.
173b3901d54SCatalin Marinas  *
174b3901d54SCatalin Marinas  * mm:  describes the currently active mm context
175b3901d54SCatalin Marinas  * tsk: task which is entering lazy tlb
176b3901d54SCatalin Marinas  * cpu: cpu number which is entering lazy tlb
177b3901d54SCatalin Marinas  *
178b3901d54SCatalin Marinas  * tsk->mm will be NULL
179b3901d54SCatalin Marinas  */
180b3901d54SCatalin Marinas static inline void
181b3901d54SCatalin Marinas enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
182b3901d54SCatalin Marinas {
183b3901d54SCatalin Marinas }
184b3901d54SCatalin Marinas 
185b3901d54SCatalin Marinas /*
186b3901d54SCatalin Marinas  * This is the actual mm switch as far as the scheduler
187b3901d54SCatalin Marinas  * is concerned.  No registers are touched.  We avoid
188b3901d54SCatalin Marinas  * calling the CPU specific function when the mm hasn't
189b3901d54SCatalin Marinas  * actually changed.
190b3901d54SCatalin Marinas  */
191b3901d54SCatalin Marinas static inline void
192b3901d54SCatalin Marinas switch_mm(struct mm_struct *prev, struct mm_struct *next,
193b3901d54SCatalin Marinas 	  struct task_struct *tsk)
194b3901d54SCatalin Marinas {
195b3901d54SCatalin Marinas 	unsigned int cpu = smp_processor_id();
196b3901d54SCatalin Marinas 
197b3901d54SCatalin Marinas 	if (!cpumask_test_and_set_cpu(cpu, mm_cpumask(next)) || prev != next)
198b3901d54SCatalin Marinas 		check_and_switch_context(next, tsk);
199b3901d54SCatalin Marinas }
200b3901d54SCatalin Marinas 
201b3901d54SCatalin Marinas #define deactivate_mm(tsk,mm)	do { } while (0)
202b3901d54SCatalin Marinas #define activate_mm(prev,next)	switch_mm(prev, next, NULL)
203b3901d54SCatalin Marinas 
204b3901d54SCatalin Marinas #endif
205