xref: /openbmc/linux/arch/arm64/include/asm/mmu_context.h (revision d82158fa6df4237c9859b27d719c53b4fe09e69e)
1caab277bSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2b3901d54SCatalin Marinas /*
3b3901d54SCatalin Marinas  * Based on arch/arm/include/asm/mmu_context.h
4b3901d54SCatalin Marinas  *
5b3901d54SCatalin Marinas  * Copyright (C) 1996 Russell King.
6b3901d54SCatalin Marinas  * Copyright (C) 2012 ARM Ltd.
7b3901d54SCatalin Marinas  */
8b3901d54SCatalin Marinas #ifndef __ASM_MMU_CONTEXT_H
9b3901d54SCatalin Marinas #define __ASM_MMU_CONTEXT_H
10b3901d54SCatalin Marinas 
1138fd94b0SChristopher Covington #ifndef __ASSEMBLY__
1238fd94b0SChristopher Covington 
13b3901d54SCatalin Marinas #include <linux/compiler.h>
14b3901d54SCatalin Marinas #include <linux/sched.h>
15ef8bd77fSIngo Molnar #include <linux/sched/hotplug.h>
16589ee628SIngo Molnar #include <linux/mm_types.h>
1765fddcfcSMike Rapoport #include <linux/pgtable.h>
18b3901d54SCatalin Marinas 
19b3901d54SCatalin Marinas #include <asm/cacheflush.h>
2039bc88e5SCatalin Marinas #include <asm/cpufeature.h>
21b3901d54SCatalin Marinas #include <asm/proc-fns.h>
22b3901d54SCatalin Marinas #include <asm-generic/mm_hooks.h>
23b3901d54SCatalin Marinas #include <asm/cputype.h>
24adf75899SMark Rutland #include <asm/sysreg.h>
259e8e865bSMark Rutland #include <asm/tlbflush.h>
26b3901d54SCatalin Marinas 
27c55191e9SArd Biesheuvel extern bool rodata_full;
28c55191e9SArd Biesheuvel 
29ec45d1cfSWill Deacon static inline void contextidr_thread_switch(struct task_struct *next)
30ec45d1cfSWill Deacon {
31d3ea42aaSMark Rutland 	if (!IS_ENABLED(CONFIG_PID_IN_CONTEXTIDR))
32d3ea42aaSMark Rutland 		return;
33d3ea42aaSMark Rutland 
34adf75899SMark Rutland 	write_sysreg(task_pid_nr(next), contextidr_el1);
35adf75899SMark Rutland 	isb();
36ec45d1cfSWill Deacon }
37ec45d1cfSWill Deacon 
38b3901d54SCatalin Marinas /*
39833be850SMark Rutland  * Set TTBR0 to reserved_pg_dir. No translations will be possible via TTBR0.
40b3901d54SCatalin Marinas  */
41b3901d54SCatalin Marinas static inline void cpu_set_reserved_ttbr0(void)
42b3901d54SCatalin Marinas {
43833be850SMark Rutland 	unsigned long ttbr = phys_to_ttbr(__pa_symbol(reserved_pg_dir));
44b3901d54SCatalin Marinas 
45adf75899SMark Rutland 	write_sysreg(ttbr, ttbr0_el1);
46adf75899SMark Rutland 	isb();
47b3901d54SCatalin Marinas }
48b3901d54SCatalin Marinas 
4925b92693SMark Rutland void cpu_do_switch_mm(phys_addr_t pgd_phys, struct mm_struct *mm);
5025b92693SMark Rutland 
517655abb9SWill Deacon static inline void cpu_switch_mm(pgd_t *pgd, struct mm_struct *mm)
527655abb9SWill Deacon {
537655abb9SWill Deacon 	BUG_ON(pgd == swapper_pg_dir);
547655abb9SWill Deacon 	cpu_set_reserved_ttbr0();
557655abb9SWill Deacon 	cpu_do_switch_mm(virt_to_phys(pgd),mm);
567655abb9SWill Deacon }
577655abb9SWill Deacon 
58dd006da2SArd Biesheuvel /*
59dd006da2SArd Biesheuvel  * TCR.T0SZ value to use when the ID map is active. Usually equals
60dd006da2SArd Biesheuvel  * TCR_T0SZ(VA_BITS), unless system RAM is positioned very high in
61dd006da2SArd Biesheuvel  * physical memory, in which case it will be smaller.
62dd006da2SArd Biesheuvel  */
63dd006da2SArd Biesheuvel extern u64 idmap_t0sz;
64fa2a8445SKristina Martsenko extern u64 idmap_ptrs_per_pgd;
65dd006da2SArd Biesheuvel 
66fa2a8445SKristina Martsenko /*
671401bef7SJames Morse  * Ensure TCR.T0SZ is set to the provided value.
68c51e97d8SWill Deacon  */
69609116d2SMark Rutland static inline void __cpu_set_tcr_t0sz(unsigned long t0sz)
70dd006da2SArd Biesheuvel {
711401bef7SJames Morse 	unsigned long tcr = read_sysreg(tcr_el1);
72dd006da2SArd Biesheuvel 
731401bef7SJames Morse 	if ((tcr & TCR_T0SZ_MASK) >> TCR_T0SZ_OFFSET == t0sz)
74c51e97d8SWill Deacon 		return;
75c51e97d8SWill Deacon 
76adf75899SMark Rutland 	tcr &= ~TCR_T0SZ_MASK;
77adf75899SMark Rutland 	tcr |= t0sz << TCR_T0SZ_OFFSET;
78adf75899SMark Rutland 	write_sysreg(tcr, tcr_el1);
79adf75899SMark Rutland 	isb();
80dd006da2SArd Biesheuvel }
81dd006da2SArd Biesheuvel 
825383cc6eSSteve Capper #define cpu_set_default_tcr_t0sz()	__cpu_set_tcr_t0sz(TCR_T0SZ(vabits_actual))
83609116d2SMark Rutland #define cpu_set_idmap_tcr_t0sz()	__cpu_set_tcr_t0sz(idmap_t0sz)
84609116d2SMark Rutland 
85b3901d54SCatalin Marinas /*
869e8e865bSMark Rutland  * Remove the idmap from TTBR0_EL1 and install the pgd of the active mm.
879e8e865bSMark Rutland  *
889e8e865bSMark Rutland  * The idmap lives in the same VA range as userspace, but uses global entries
899e8e865bSMark Rutland  * and may use a different TCR_EL1.T0SZ. To avoid issues resulting from
909e8e865bSMark Rutland  * speculative TLB fetches, we must temporarily install the reserved page
919e8e865bSMark Rutland  * tables while we invalidate the TLBs and set up the correct TCR_EL1.T0SZ.
929e8e865bSMark Rutland  *
939e8e865bSMark Rutland  * If current is a not a user task, the mm covers the TTBR1_EL1 page tables,
949e8e865bSMark Rutland  * which should not be installed in TTBR0_EL1. In this case we can leave the
959e8e865bSMark Rutland  * reserved page tables in place.
969e8e865bSMark Rutland  */
979e8e865bSMark Rutland static inline void cpu_uninstall_idmap(void)
989e8e865bSMark Rutland {
999e8e865bSMark Rutland 	struct mm_struct *mm = current->active_mm;
1009e8e865bSMark Rutland 
1019e8e865bSMark Rutland 	cpu_set_reserved_ttbr0();
1029e8e865bSMark Rutland 	local_flush_tlb_all();
1039e8e865bSMark Rutland 	cpu_set_default_tcr_t0sz();
1049e8e865bSMark Rutland 
10539bc88e5SCatalin Marinas 	if (mm != &init_mm && !system_uses_ttbr0_pan())
1069e8e865bSMark Rutland 		cpu_switch_mm(mm->pgd, mm);
1079e8e865bSMark Rutland }
1089e8e865bSMark Rutland 
109609116d2SMark Rutland static inline void cpu_install_idmap(void)
110609116d2SMark Rutland {
111609116d2SMark Rutland 	cpu_set_reserved_ttbr0();
112609116d2SMark Rutland 	local_flush_tlb_all();
113609116d2SMark Rutland 	cpu_set_idmap_tcr_t0sz();
114609116d2SMark Rutland 
1152077be67SLaura Abbott 	cpu_switch_mm(lm_alias(idmap_pg_dir), &init_mm);
116609116d2SMark Rutland }
117609116d2SMark Rutland 
1189e8e865bSMark Rutland /*
11950e1881dSMark Rutland  * Atomically replaces the active TTBR1_EL1 PGD with a new VA-compatible PGD,
12050e1881dSMark Rutland  * avoiding the possibility of conflicting TLB entries being allocated.
12150e1881dSMark Rutland  */
122cbdac841SSami Tolvanen static inline void __nocfi cpu_replace_ttbr1(pgd_t *pgdp)
12350e1881dSMark Rutland {
12450e1881dSMark Rutland 	typedef void (ttbr_replace_func)(phys_addr_t);
12550e1881dSMark Rutland 	extern ttbr_replace_func idmap_cpu_replace_ttbr1;
12650e1881dSMark Rutland 	ttbr_replace_func *replace_phys;
12750e1881dSMark Rutland 
1285ffdfaedSVladimir Murzin 	/* phys_to_ttbr() zeros lower 2 bits of ttbr with 52-bit PA */
1295ffdfaedSVladimir Murzin 	phys_addr_t ttbr1 = phys_to_ttbr(virt_to_phys(pgdp));
1305ffdfaedSVladimir Murzin 
1315ffdfaedSVladimir Murzin 	if (system_supports_cnp() && !WARN_ON(pgdp != lm_alias(swapper_pg_dir))) {
1325ffdfaedSVladimir Murzin 		/*
1335ffdfaedSVladimir Murzin 		 * cpu_replace_ttbr1() is used when there's a boot CPU
1345ffdfaedSVladimir Murzin 		 * up (i.e. cpufeature framework is not up yet) and
1355ffdfaedSVladimir Murzin 		 * latter only when we enable CNP via cpufeature's
1365ffdfaedSVladimir Murzin 		 * enable() callback.
1375ffdfaedSVladimir Murzin 		 * Also we rely on the cpu_hwcap bit being set before
1385ffdfaedSVladimir Murzin 		 * calling the enable() function.
1395ffdfaedSVladimir Murzin 		 */
1405ffdfaedSVladimir Murzin 		ttbr1 |= TTBR_CNP_BIT;
1415ffdfaedSVladimir Murzin 	}
14250e1881dSMark Rutland 
143bde33977SSami Tolvanen 	replace_phys = (void *)__pa_symbol(function_nocfi(idmap_cpu_replace_ttbr1));
14450e1881dSMark Rutland 
14550e1881dSMark Rutland 	cpu_install_idmap();
1465ffdfaedSVladimir Murzin 	replace_phys(ttbr1);
14750e1881dSMark Rutland 	cpu_uninstall_idmap();
14850e1881dSMark Rutland }
14950e1881dSMark Rutland 
15050e1881dSMark Rutland /*
1515aec715dSWill Deacon  * It would be nice to return ASIDs back to the allocator, but unfortunately
1525aec715dSWill Deacon  * that introduces a race with a generation rollover where we could erroneously
1535aec715dSWill Deacon  * free an ASID allocated in a future generation. We could workaround this by
1545aec715dSWill Deacon  * freeing the ASID from the context of the dying mm (e.g. in arch_exit_mmap),
1555aec715dSWill Deacon  * but we'd then need to make sure that we didn't dirty any TLBs afterwards.
1565aec715dSWill Deacon  * Setting a reserved TTBR0 or EPD0 would work, but it all gets ugly when you
1575aec715dSWill Deacon  * take CPU migration into account.
158b3901d54SCatalin Marinas  */
159c4885bbbSPingfan Liu void check_and_switch_context(struct mm_struct *mm);
160b3901d54SCatalin Marinas 
161d98295d3SNicholas Piggin #define init_new_context(tsk, mm) init_new_context(tsk, mm)
16248118151SJean-Philippe Brucker static inline int
16348118151SJean-Philippe Brucker init_new_context(struct task_struct *tsk, struct mm_struct *mm)
16448118151SJean-Philippe Brucker {
16548118151SJean-Philippe Brucker 	atomic64_set(&mm->context.id, 0);
16648118151SJean-Philippe Brucker 	refcount_set(&mm->context.pinned, 0);
16748118151SJean-Philippe Brucker 	return 0;
16848118151SJean-Philippe Brucker }
169b3901d54SCatalin Marinas 
17039bc88e5SCatalin Marinas #ifdef CONFIG_ARM64_SW_TTBR0_PAN
17139bc88e5SCatalin Marinas static inline void update_saved_ttbr0(struct task_struct *tsk,
17239bc88e5SCatalin Marinas 				      struct mm_struct *mm)
17339bc88e5SCatalin Marinas {
1740adbdfdeSWill Deacon 	u64 ttbr;
1750adbdfdeSWill Deacon 
1760adbdfdeSWill Deacon 	if (!system_uses_ttbr0_pan())
1770adbdfdeSWill Deacon 		return;
1780adbdfdeSWill Deacon 
1790adbdfdeSWill Deacon 	if (mm == &init_mm)
1809163f011SAnshuman Khandual 		ttbr = phys_to_ttbr(__pa_symbol(reserved_pg_dir));
1810adbdfdeSWill Deacon 	else
1829163f011SAnshuman Khandual 		ttbr = phys_to_ttbr(virt_to_phys(mm->pgd)) | ASID(mm) << 48;
1830adbdfdeSWill Deacon 
1846b88a32cSCatalin Marinas 	WRITE_ONCE(task_thread_info(tsk)->ttbr0, ttbr);
18539bc88e5SCatalin Marinas }
18639bc88e5SCatalin Marinas #else
18739bc88e5SCatalin Marinas static inline void update_saved_ttbr0(struct task_struct *tsk,
18839bc88e5SCatalin Marinas 				      struct mm_struct *mm)
18939bc88e5SCatalin Marinas {
19039bc88e5SCatalin Marinas }
19139bc88e5SCatalin Marinas #endif
19239bc88e5SCatalin Marinas 
193d98295d3SNicholas Piggin #define enter_lazy_tlb enter_lazy_tlb
194d96cc49bSWill Deacon static inline void
195d96cc49bSWill Deacon enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
196d96cc49bSWill Deacon {
197d96cc49bSWill Deacon 	/*
198d96cc49bSWill Deacon 	 * We don't actually care about the ttbr0 mapping, so point it at the
199d96cc49bSWill Deacon 	 * zero page.
200d96cc49bSWill Deacon 	 */
201d96cc49bSWill Deacon 	update_saved_ttbr0(tsk, &init_mm);
202d96cc49bSWill Deacon }
203d96cc49bSWill Deacon 
20439bc88e5SCatalin Marinas static inline void __switch_mm(struct mm_struct *next)
205b3901d54SCatalin Marinas {
206e53f21bcSCatalin Marinas 	/*
207e53f21bcSCatalin Marinas 	 * init_mm.pgd does not contain any user mappings and it is always
208e53f21bcSCatalin Marinas 	 * active for kernel addresses in TTBR1. Just set the reserved TTBR0.
209e53f21bcSCatalin Marinas 	 */
210e53f21bcSCatalin Marinas 	if (next == &init_mm) {
211e53f21bcSCatalin Marinas 		cpu_set_reserved_ttbr0();
212e53f21bcSCatalin Marinas 		return;
213e53f21bcSCatalin Marinas 	}
214e53f21bcSCatalin Marinas 
215c4885bbbSPingfan Liu 	check_and_switch_context(next);
216b3901d54SCatalin Marinas }
217b3901d54SCatalin Marinas 
21839bc88e5SCatalin Marinas static inline void
21939bc88e5SCatalin Marinas switch_mm(struct mm_struct *prev, struct mm_struct *next,
22039bc88e5SCatalin Marinas 	  struct task_struct *tsk)
22139bc88e5SCatalin Marinas {
22239bc88e5SCatalin Marinas 	if (prev != next)
22339bc88e5SCatalin Marinas 		__switch_mm(next);
22439bc88e5SCatalin Marinas 
22539bc88e5SCatalin Marinas 	/*
22639bc88e5SCatalin Marinas 	 * Update the saved TTBR0_EL1 of the scheduled-in task as the previous
22739bc88e5SCatalin Marinas 	 * value may have not been initialised yet (activate_mm caller) or the
22839bc88e5SCatalin Marinas 	 * ASID has changed since the last run (following the context switch
2290adbdfdeSWill Deacon 	 * of another thread of the same process).
23039bc88e5SCatalin Marinas 	 */
23139bc88e5SCatalin Marinas 	update_saved_ttbr0(tsk, next);
23239bc88e5SCatalin Marinas }
23339bc88e5SCatalin Marinas 
234*d82158faSWill Deacon static inline const struct cpumask *
235*d82158faSWill Deacon task_cpu_possible_mask(struct task_struct *p)
236*d82158faSWill Deacon {
237*d82158faSWill Deacon 	if (!static_branch_unlikely(&arm64_mismatched_32bit_el0))
238*d82158faSWill Deacon 		return cpu_possible_mask;
239*d82158faSWill Deacon 
240*d82158faSWill Deacon 	if (!is_compat_thread(task_thread_info(p)))
241*d82158faSWill Deacon 		return cpu_possible_mask;
242*d82158faSWill Deacon 
243*d82158faSWill Deacon 	return system_32bit_el0_cpumask();
244*d82158faSWill Deacon }
245*d82158faSWill Deacon #define task_cpu_possible_mask	task_cpu_possible_mask
246*d82158faSWill Deacon 
24713f417f3SSuzuki K Poulose void verify_cpu_asid_bits(void);
2486b88a32cSCatalin Marinas void post_ttbr_update_workaround(void);
24913f417f3SSuzuki K Poulose 
25048118151SJean-Philippe Brucker unsigned long arm64_mm_context_get(struct mm_struct *mm);
25148118151SJean-Philippe Brucker void arm64_mm_context_put(struct mm_struct *mm);
25248118151SJean-Philippe Brucker 
253d98295d3SNicholas Piggin #include <asm-generic/mmu_context.h>
254d98295d3SNicholas Piggin 
25538fd94b0SChristopher Covington #endif /* !__ASSEMBLY__ */
25638fd94b0SChristopher Covington 
25738fd94b0SChristopher Covington #endif /* !__ASM_MMU_CONTEXT_H */
258