1b3901d54SCatalin Marinas /* 2b3901d54SCatalin Marinas * Based on arch/arm/include/asm/mmu_context.h 3b3901d54SCatalin Marinas * 4b3901d54SCatalin Marinas * Copyright (C) 1996 Russell King. 5b3901d54SCatalin Marinas * Copyright (C) 2012 ARM Ltd. 6b3901d54SCatalin Marinas * 7b3901d54SCatalin Marinas * This program is free software; you can redistribute it and/or modify 8b3901d54SCatalin Marinas * it under the terms of the GNU General Public License version 2 as 9b3901d54SCatalin Marinas * published by the Free Software Foundation. 10b3901d54SCatalin Marinas * 11b3901d54SCatalin Marinas * This program is distributed in the hope that it will be useful, 12b3901d54SCatalin Marinas * but WITHOUT ANY WARRANTY; without even the implied warranty of 13b3901d54SCatalin Marinas * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14b3901d54SCatalin Marinas * GNU General Public License for more details. 15b3901d54SCatalin Marinas * 16b3901d54SCatalin Marinas * You should have received a copy of the GNU General Public License 17b3901d54SCatalin Marinas * along with this program. If not, see <http://www.gnu.org/licenses/>. 18b3901d54SCatalin Marinas */ 19b3901d54SCatalin Marinas #ifndef __ASM_MMU_CONTEXT_H 20b3901d54SCatalin Marinas #define __ASM_MMU_CONTEXT_H 21b3901d54SCatalin Marinas 22b3901d54SCatalin Marinas #include <linux/compiler.h> 23b3901d54SCatalin Marinas #include <linux/sched.h> 24b3901d54SCatalin Marinas 25b3901d54SCatalin Marinas #include <asm/cacheflush.h> 26b3901d54SCatalin Marinas #include <asm/proc-fns.h> 27b3901d54SCatalin Marinas #include <asm-generic/mm_hooks.h> 28b3901d54SCatalin Marinas #include <asm/cputype.h> 29b3901d54SCatalin Marinas #include <asm/pgtable.h> 30b3901d54SCatalin Marinas 31b3901d54SCatalin Marinas #define MAX_ASID_BITS 16 32b3901d54SCatalin Marinas 33b3901d54SCatalin Marinas extern unsigned int cpu_last_asid; 34b3901d54SCatalin Marinas 35b3901d54SCatalin Marinas void __init_new_context(struct task_struct *tsk, struct mm_struct *mm); 36b3901d54SCatalin Marinas void __new_context(struct mm_struct *mm); 37b3901d54SCatalin Marinas 38ec45d1cfSWill Deacon #ifdef CONFIG_PID_IN_CONTEXTIDR 39ec45d1cfSWill Deacon static inline void contextidr_thread_switch(struct task_struct *next) 40ec45d1cfSWill Deacon { 41ec45d1cfSWill Deacon asm( 42ec45d1cfSWill Deacon " msr contextidr_el1, %0\n" 43ec45d1cfSWill Deacon " isb" 44ec45d1cfSWill Deacon : 45ec45d1cfSWill Deacon : "r" (task_pid_nr(next))); 46ec45d1cfSWill Deacon } 47ec45d1cfSWill Deacon #else 48ec45d1cfSWill Deacon static inline void contextidr_thread_switch(struct task_struct *next) 49ec45d1cfSWill Deacon { 50ec45d1cfSWill Deacon } 51ec45d1cfSWill Deacon #endif 52ec45d1cfSWill Deacon 53b3901d54SCatalin Marinas /* 54b3901d54SCatalin Marinas * Set TTBR0 to empty_zero_page. No translations will be possible via TTBR0. 55b3901d54SCatalin Marinas */ 56b3901d54SCatalin Marinas static inline void cpu_set_reserved_ttbr0(void) 57b3901d54SCatalin Marinas { 58b3901d54SCatalin Marinas unsigned long ttbr = page_to_phys(empty_zero_page); 59b3901d54SCatalin Marinas 60b3901d54SCatalin Marinas asm( 61b3901d54SCatalin Marinas " msr ttbr0_el1, %0 // set TTBR0\n" 62b3901d54SCatalin Marinas " isb" 63b3901d54SCatalin Marinas : 64b3901d54SCatalin Marinas : "r" (ttbr)); 65b3901d54SCatalin Marinas } 66b3901d54SCatalin Marinas 67dd006da2SArd Biesheuvel /* 68dd006da2SArd Biesheuvel * TCR.T0SZ value to use when the ID map is active. Usually equals 69dd006da2SArd Biesheuvel * TCR_T0SZ(VA_BITS), unless system RAM is positioned very high in 70dd006da2SArd Biesheuvel * physical memory, in which case it will be smaller. 71dd006da2SArd Biesheuvel */ 72dd006da2SArd Biesheuvel extern u64 idmap_t0sz; 73dd006da2SArd Biesheuvel 74dd006da2SArd Biesheuvel static inline bool __cpu_uses_extended_idmap(void) 75dd006da2SArd Biesheuvel { 76dd006da2SArd Biesheuvel return (!IS_ENABLED(CONFIG_ARM64_VA_BITS_48) && 77dd006da2SArd Biesheuvel unlikely(idmap_t0sz != TCR_T0SZ(VA_BITS))); 78dd006da2SArd Biesheuvel } 79dd006da2SArd Biesheuvel 80*c51e97d8SWill Deacon /* 81*c51e97d8SWill Deacon * Set TCR.T0SZ to its default value (based on VA_BITS) 82*c51e97d8SWill Deacon */ 83*c51e97d8SWill Deacon static inline void cpu_set_default_tcr_t0sz(void) 84dd006da2SArd Biesheuvel { 85dd006da2SArd Biesheuvel unsigned long tcr; 86dd006da2SArd Biesheuvel 87*c51e97d8SWill Deacon if (!__cpu_uses_extended_idmap()) 88*c51e97d8SWill Deacon return; 89*c51e97d8SWill Deacon 90dd006da2SArd Biesheuvel asm volatile ( 91dd006da2SArd Biesheuvel " mrs %0, tcr_el1 ;" 92dd006da2SArd Biesheuvel " bfi %0, %1, %2, %3 ;" 93dd006da2SArd Biesheuvel " msr tcr_el1, %0 ;" 94dd006da2SArd Biesheuvel " isb" 95dd006da2SArd Biesheuvel : "=&r" (tcr) 96*c51e97d8SWill Deacon : "r"(TCR_T0SZ(VA_BITS)), "I"(TCR_T0SZ_OFFSET), "I"(TCR_TxSZ_WIDTH)); 97dd006da2SArd Biesheuvel } 98dd006da2SArd Biesheuvel 99b3901d54SCatalin Marinas static inline void switch_new_context(struct mm_struct *mm) 100b3901d54SCatalin Marinas { 101b3901d54SCatalin Marinas unsigned long flags; 102b3901d54SCatalin Marinas 103b3901d54SCatalin Marinas __new_context(mm); 104b3901d54SCatalin Marinas 105b3901d54SCatalin Marinas local_irq_save(flags); 106b3901d54SCatalin Marinas cpu_switch_mm(mm->pgd, mm); 107b3901d54SCatalin Marinas local_irq_restore(flags); 108b3901d54SCatalin Marinas } 109b3901d54SCatalin Marinas 110b3901d54SCatalin Marinas static inline void check_and_switch_context(struct mm_struct *mm, 111b3901d54SCatalin Marinas struct task_struct *tsk) 112b3901d54SCatalin Marinas { 113b3901d54SCatalin Marinas /* 114b3901d54SCatalin Marinas * Required during context switch to avoid speculative page table 115b3901d54SCatalin Marinas * walking with the wrong TTBR. 116b3901d54SCatalin Marinas */ 117b3901d54SCatalin Marinas cpu_set_reserved_ttbr0(); 118b3901d54SCatalin Marinas 119b3901d54SCatalin Marinas if (!((mm->context.id ^ cpu_last_asid) >> MAX_ASID_BITS)) 120b3901d54SCatalin Marinas /* 121b3901d54SCatalin Marinas * The ASID is from the current generation, just switch to the 122b3901d54SCatalin Marinas * new pgd. This condition is only true for calls from 123b3901d54SCatalin Marinas * context_switch() and interrupts are already disabled. 124b3901d54SCatalin Marinas */ 125b3901d54SCatalin Marinas cpu_switch_mm(mm->pgd, mm); 126b3901d54SCatalin Marinas else if (irqs_disabled()) 127b3901d54SCatalin Marinas /* 128b3901d54SCatalin Marinas * Defer the new ASID allocation until after the context 129b3901d54SCatalin Marinas * switch critical region since __new_context() cannot be 130b3901d54SCatalin Marinas * called with interrupts disabled. 131b3901d54SCatalin Marinas */ 132b3901d54SCatalin Marinas set_ti_thread_flag(task_thread_info(tsk), TIF_SWITCH_MM); 133b3901d54SCatalin Marinas else 134b3901d54SCatalin Marinas /* 135b3901d54SCatalin Marinas * That is a direct call to switch_mm() or activate_mm() with 136b3901d54SCatalin Marinas * interrupts enabled and a new context. 137b3901d54SCatalin Marinas */ 138b3901d54SCatalin Marinas switch_new_context(mm); 139b3901d54SCatalin Marinas } 140b3901d54SCatalin Marinas 141b3901d54SCatalin Marinas #define init_new_context(tsk,mm) (__init_new_context(tsk,mm),0) 142b3901d54SCatalin Marinas #define destroy_context(mm) do { } while(0) 143b3901d54SCatalin Marinas 144b3901d54SCatalin Marinas #define finish_arch_post_lock_switch \ 145b3901d54SCatalin Marinas finish_arch_post_lock_switch 146b3901d54SCatalin Marinas static inline void finish_arch_post_lock_switch(void) 147b3901d54SCatalin Marinas { 148b3901d54SCatalin Marinas if (test_and_clear_thread_flag(TIF_SWITCH_MM)) { 149b3901d54SCatalin Marinas struct mm_struct *mm = current->mm; 150b3901d54SCatalin Marinas unsigned long flags; 151b3901d54SCatalin Marinas 152b3901d54SCatalin Marinas __new_context(mm); 153b3901d54SCatalin Marinas 154b3901d54SCatalin Marinas local_irq_save(flags); 155b3901d54SCatalin Marinas cpu_switch_mm(mm->pgd, mm); 156b3901d54SCatalin Marinas local_irq_restore(flags); 157b3901d54SCatalin Marinas } 158b3901d54SCatalin Marinas } 159b3901d54SCatalin Marinas 160b3901d54SCatalin Marinas /* 161b3901d54SCatalin Marinas * This is called when "tsk" is about to enter lazy TLB mode. 162b3901d54SCatalin Marinas * 163b3901d54SCatalin Marinas * mm: describes the currently active mm context 164b3901d54SCatalin Marinas * tsk: task which is entering lazy tlb 165b3901d54SCatalin Marinas * cpu: cpu number which is entering lazy tlb 166b3901d54SCatalin Marinas * 167b3901d54SCatalin Marinas * tsk->mm will be NULL 168b3901d54SCatalin Marinas */ 169b3901d54SCatalin Marinas static inline void 170b3901d54SCatalin Marinas enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk) 171b3901d54SCatalin Marinas { 172b3901d54SCatalin Marinas } 173b3901d54SCatalin Marinas 174b3901d54SCatalin Marinas /* 175b3901d54SCatalin Marinas * This is the actual mm switch as far as the scheduler 176b3901d54SCatalin Marinas * is concerned. No registers are touched. We avoid 177b3901d54SCatalin Marinas * calling the CPU specific function when the mm hasn't 178b3901d54SCatalin Marinas * actually changed. 179b3901d54SCatalin Marinas */ 180b3901d54SCatalin Marinas static inline void 181b3901d54SCatalin Marinas switch_mm(struct mm_struct *prev, struct mm_struct *next, 182b3901d54SCatalin Marinas struct task_struct *tsk) 183b3901d54SCatalin Marinas { 184b3901d54SCatalin Marinas unsigned int cpu = smp_processor_id(); 185b3901d54SCatalin Marinas 186e53f21bcSCatalin Marinas /* 187e53f21bcSCatalin Marinas * init_mm.pgd does not contain any user mappings and it is always 188e53f21bcSCatalin Marinas * active for kernel addresses in TTBR1. Just set the reserved TTBR0. 189e53f21bcSCatalin Marinas */ 190e53f21bcSCatalin Marinas if (next == &init_mm) { 191e53f21bcSCatalin Marinas cpu_set_reserved_ttbr0(); 192e53f21bcSCatalin Marinas return; 193e53f21bcSCatalin Marinas } 194e53f21bcSCatalin Marinas 195b3901d54SCatalin Marinas if (!cpumask_test_and_set_cpu(cpu, mm_cpumask(next)) || prev != next) 196b3901d54SCatalin Marinas check_and_switch_context(next, tsk); 197b3901d54SCatalin Marinas } 198b3901d54SCatalin Marinas 199b3901d54SCatalin Marinas #define deactivate_mm(tsk,mm) do { } while (0) 200b3901d54SCatalin Marinas #define activate_mm(prev,next) switch_mm(prev, next, NULL) 201b3901d54SCatalin Marinas 202b3901d54SCatalin Marinas #endif 203