1caab277bSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 2b3901d54SCatalin Marinas /* 3b3901d54SCatalin Marinas * Based on arch/arm/include/asm/mmu_context.h 4b3901d54SCatalin Marinas * 5b3901d54SCatalin Marinas * Copyright (C) 1996 Russell King. 6b3901d54SCatalin Marinas * Copyright (C) 2012 ARM Ltd. 7b3901d54SCatalin Marinas */ 8b3901d54SCatalin Marinas #ifndef __ASM_MMU_CONTEXT_H 9b3901d54SCatalin Marinas #define __ASM_MMU_CONTEXT_H 10b3901d54SCatalin Marinas 1138fd94b0SChristopher Covington #ifndef __ASSEMBLY__ 1238fd94b0SChristopher Covington 13b3901d54SCatalin Marinas #include <linux/compiler.h> 14b3901d54SCatalin Marinas #include <linux/sched.h> 15ef8bd77fSIngo Molnar #include <linux/sched/hotplug.h> 16589ee628SIngo Molnar #include <linux/mm_types.h> 1765fddcfcSMike Rapoport #include <linux/pgtable.h> 18b3901d54SCatalin Marinas 19b3901d54SCatalin Marinas #include <asm/cacheflush.h> 2039bc88e5SCatalin Marinas #include <asm/cpufeature.h> 21b3901d54SCatalin Marinas #include <asm/proc-fns.h> 22b3901d54SCatalin Marinas #include <asm-generic/mm_hooks.h> 23b3901d54SCatalin Marinas #include <asm/cputype.h> 24adf75899SMark Rutland #include <asm/sysreg.h> 259e8e865bSMark Rutland #include <asm/tlbflush.h> 26b3901d54SCatalin Marinas 27c55191e9SArd Biesheuvel extern bool rodata_full; 28c55191e9SArd Biesheuvel 29ec45d1cfSWill Deacon static inline void contextidr_thread_switch(struct task_struct *next) 30ec45d1cfSWill Deacon { 31d3ea42aaSMark Rutland if (!IS_ENABLED(CONFIG_PID_IN_CONTEXTIDR)) 32d3ea42aaSMark Rutland return; 33d3ea42aaSMark Rutland 34adf75899SMark Rutland write_sysreg(task_pid_nr(next), contextidr_el1); 35adf75899SMark Rutland isb(); 36ec45d1cfSWill Deacon } 37ec45d1cfSWill Deacon 38b3901d54SCatalin Marinas /* 39833be850SMark Rutland * Set TTBR0 to reserved_pg_dir. No translations will be possible via TTBR0. 40b3901d54SCatalin Marinas */ 41b3901d54SCatalin Marinas static inline void cpu_set_reserved_ttbr0(void) 42b3901d54SCatalin Marinas { 43833be850SMark Rutland unsigned long ttbr = phys_to_ttbr(__pa_symbol(reserved_pg_dir)); 44b3901d54SCatalin Marinas 45adf75899SMark Rutland write_sysreg(ttbr, ttbr0_el1); 46adf75899SMark Rutland isb(); 47b3901d54SCatalin Marinas } 48b3901d54SCatalin Marinas 4925b92693SMark Rutland void cpu_do_switch_mm(phys_addr_t pgd_phys, struct mm_struct *mm); 5025b92693SMark Rutland 517655abb9SWill Deacon static inline void cpu_switch_mm(pgd_t *pgd, struct mm_struct *mm) 527655abb9SWill Deacon { 537655abb9SWill Deacon BUG_ON(pgd == swapper_pg_dir); 547655abb9SWill Deacon cpu_set_reserved_ttbr0(); 557655abb9SWill Deacon cpu_do_switch_mm(virt_to_phys(pgd),mm); 567655abb9SWill Deacon } 577655abb9SWill Deacon 58dd006da2SArd Biesheuvel /* 59dd006da2SArd Biesheuvel * TCR.T0SZ value to use when the ID map is active. Usually equals 60dd006da2SArd Biesheuvel * TCR_T0SZ(VA_BITS), unless system RAM is positioned very high in 61dd006da2SArd Biesheuvel * physical memory, in which case it will be smaller. 62dd006da2SArd Biesheuvel */ 63dd006da2SArd Biesheuvel extern u64 idmap_t0sz; 64fa2a8445SKristina Martsenko extern u64 idmap_ptrs_per_pgd; 65dd006da2SArd Biesheuvel 66fa2a8445SKristina Martsenko /* 671401bef7SJames Morse * Ensure TCR.T0SZ is set to the provided value. 68c51e97d8SWill Deacon */ 69609116d2SMark Rutland static inline void __cpu_set_tcr_t0sz(unsigned long t0sz) 70dd006da2SArd Biesheuvel { 711401bef7SJames Morse unsigned long tcr = read_sysreg(tcr_el1); 72dd006da2SArd Biesheuvel 731401bef7SJames Morse if ((tcr & TCR_T0SZ_MASK) >> TCR_T0SZ_OFFSET == t0sz) 74c51e97d8SWill Deacon return; 75c51e97d8SWill Deacon 76adf75899SMark Rutland tcr &= ~TCR_T0SZ_MASK; 77adf75899SMark Rutland tcr |= t0sz << TCR_T0SZ_OFFSET; 78adf75899SMark Rutland write_sysreg(tcr, tcr_el1); 79adf75899SMark Rutland isb(); 80dd006da2SArd Biesheuvel } 81dd006da2SArd Biesheuvel 825383cc6eSSteve Capper #define cpu_set_default_tcr_t0sz() __cpu_set_tcr_t0sz(TCR_T0SZ(vabits_actual)) 83609116d2SMark Rutland #define cpu_set_idmap_tcr_t0sz() __cpu_set_tcr_t0sz(idmap_t0sz) 84609116d2SMark Rutland 85b3901d54SCatalin Marinas /* 869e8e865bSMark Rutland * Remove the idmap from TTBR0_EL1 and install the pgd of the active mm. 879e8e865bSMark Rutland * 889e8e865bSMark Rutland * The idmap lives in the same VA range as userspace, but uses global entries 899e8e865bSMark Rutland * and may use a different TCR_EL1.T0SZ. To avoid issues resulting from 909e8e865bSMark Rutland * speculative TLB fetches, we must temporarily install the reserved page 919e8e865bSMark Rutland * tables while we invalidate the TLBs and set up the correct TCR_EL1.T0SZ. 929e8e865bSMark Rutland * 939e8e865bSMark Rutland * If current is a not a user task, the mm covers the TTBR1_EL1 page tables, 949e8e865bSMark Rutland * which should not be installed in TTBR0_EL1. In this case we can leave the 959e8e865bSMark Rutland * reserved page tables in place. 969e8e865bSMark Rutland */ 979e8e865bSMark Rutland static inline void cpu_uninstall_idmap(void) 989e8e865bSMark Rutland { 999e8e865bSMark Rutland struct mm_struct *mm = current->active_mm; 1009e8e865bSMark Rutland 1019e8e865bSMark Rutland cpu_set_reserved_ttbr0(); 1029e8e865bSMark Rutland local_flush_tlb_all(); 1039e8e865bSMark Rutland cpu_set_default_tcr_t0sz(); 1049e8e865bSMark Rutland 10539bc88e5SCatalin Marinas if (mm != &init_mm && !system_uses_ttbr0_pan()) 1069e8e865bSMark Rutland cpu_switch_mm(mm->pgd, mm); 1079e8e865bSMark Rutland } 1089e8e865bSMark Rutland 109609116d2SMark Rutland static inline void cpu_install_idmap(void) 110609116d2SMark Rutland { 111609116d2SMark Rutland cpu_set_reserved_ttbr0(); 112609116d2SMark Rutland local_flush_tlb_all(); 113609116d2SMark Rutland cpu_set_idmap_tcr_t0sz(); 114609116d2SMark Rutland 1152077be67SLaura Abbott cpu_switch_mm(lm_alias(idmap_pg_dir), &init_mm); 116609116d2SMark Rutland } 117609116d2SMark Rutland 1189e8e865bSMark Rutland /* 119*a347f601SPasha Tatashin * Load our new page tables. A strict BBM approach requires that we ensure that 120*a347f601SPasha Tatashin * TLBs are free of any entries that may overlap with the global mappings we are 121*a347f601SPasha Tatashin * about to install. 122*a347f601SPasha Tatashin * 123*a347f601SPasha Tatashin * For a real hibernate/resume/kexec cycle TTBR0 currently points to a zero 124*a347f601SPasha Tatashin * page, but TLBs may contain stale ASID-tagged entries (e.g. for EFI runtime 125*a347f601SPasha Tatashin * services), while for a userspace-driven test_resume cycle it points to 126*a347f601SPasha Tatashin * userspace page tables (and we must point it at a zero page ourselves). 127*a347f601SPasha Tatashin * 128*a347f601SPasha Tatashin * We change T0SZ as part of installing the idmap. This is undone by 129*a347f601SPasha Tatashin * cpu_uninstall_idmap() in __cpu_suspend_exit(). 130*a347f601SPasha Tatashin */ 131*a347f601SPasha Tatashin static inline void cpu_install_ttbr0(phys_addr_t ttbr0, unsigned long t0sz) 132*a347f601SPasha Tatashin { 133*a347f601SPasha Tatashin cpu_set_reserved_ttbr0(); 134*a347f601SPasha Tatashin local_flush_tlb_all(); 135*a347f601SPasha Tatashin __cpu_set_tcr_t0sz(t0sz); 136*a347f601SPasha Tatashin 137*a347f601SPasha Tatashin /* avoid cpu_switch_mm() and its SW-PAN and CNP interactions */ 138*a347f601SPasha Tatashin write_sysreg(ttbr0, ttbr0_el1); 139*a347f601SPasha Tatashin isb(); 140*a347f601SPasha Tatashin } 141*a347f601SPasha Tatashin 142*a347f601SPasha Tatashin /* 14350e1881dSMark Rutland * Atomically replaces the active TTBR1_EL1 PGD with a new VA-compatible PGD, 14450e1881dSMark Rutland * avoiding the possibility of conflicting TLB entries being allocated. 14550e1881dSMark Rutland */ 146cbdac841SSami Tolvanen static inline void __nocfi cpu_replace_ttbr1(pgd_t *pgdp) 14750e1881dSMark Rutland { 14850e1881dSMark Rutland typedef void (ttbr_replace_func)(phys_addr_t); 14950e1881dSMark Rutland extern ttbr_replace_func idmap_cpu_replace_ttbr1; 15050e1881dSMark Rutland ttbr_replace_func *replace_phys; 15150e1881dSMark Rutland 1525ffdfaedSVladimir Murzin /* phys_to_ttbr() zeros lower 2 bits of ttbr with 52-bit PA */ 1535ffdfaedSVladimir Murzin phys_addr_t ttbr1 = phys_to_ttbr(virt_to_phys(pgdp)); 1545ffdfaedSVladimir Murzin 1555ffdfaedSVladimir Murzin if (system_supports_cnp() && !WARN_ON(pgdp != lm_alias(swapper_pg_dir))) { 1565ffdfaedSVladimir Murzin /* 1575ffdfaedSVladimir Murzin * cpu_replace_ttbr1() is used when there's a boot CPU 1585ffdfaedSVladimir Murzin * up (i.e. cpufeature framework is not up yet) and 1595ffdfaedSVladimir Murzin * latter only when we enable CNP via cpufeature's 1605ffdfaedSVladimir Murzin * enable() callback. 1615ffdfaedSVladimir Murzin * Also we rely on the cpu_hwcap bit being set before 1625ffdfaedSVladimir Murzin * calling the enable() function. 1635ffdfaedSVladimir Murzin */ 1645ffdfaedSVladimir Murzin ttbr1 |= TTBR_CNP_BIT; 1655ffdfaedSVladimir Murzin } 16650e1881dSMark Rutland 167bde33977SSami Tolvanen replace_phys = (void *)__pa_symbol(function_nocfi(idmap_cpu_replace_ttbr1)); 16850e1881dSMark Rutland 16950e1881dSMark Rutland cpu_install_idmap(); 1705ffdfaedSVladimir Murzin replace_phys(ttbr1); 17150e1881dSMark Rutland cpu_uninstall_idmap(); 17250e1881dSMark Rutland } 17350e1881dSMark Rutland 17450e1881dSMark Rutland /* 1755aec715dSWill Deacon * It would be nice to return ASIDs back to the allocator, but unfortunately 1765aec715dSWill Deacon * that introduces a race with a generation rollover where we could erroneously 1775aec715dSWill Deacon * free an ASID allocated in a future generation. We could workaround this by 1785aec715dSWill Deacon * freeing the ASID from the context of the dying mm (e.g. in arch_exit_mmap), 1795aec715dSWill Deacon * but we'd then need to make sure that we didn't dirty any TLBs afterwards. 1805aec715dSWill Deacon * Setting a reserved TTBR0 or EPD0 would work, but it all gets ugly when you 1815aec715dSWill Deacon * take CPU migration into account. 182b3901d54SCatalin Marinas */ 183c4885bbbSPingfan Liu void check_and_switch_context(struct mm_struct *mm); 184b3901d54SCatalin Marinas 185d98295d3SNicholas Piggin #define init_new_context(tsk, mm) init_new_context(tsk, mm) 18648118151SJean-Philippe Brucker static inline int 18748118151SJean-Philippe Brucker init_new_context(struct task_struct *tsk, struct mm_struct *mm) 18848118151SJean-Philippe Brucker { 18948118151SJean-Philippe Brucker atomic64_set(&mm->context.id, 0); 19048118151SJean-Philippe Brucker refcount_set(&mm->context.pinned, 0); 19148118151SJean-Philippe Brucker return 0; 19248118151SJean-Philippe Brucker } 193b3901d54SCatalin Marinas 19439bc88e5SCatalin Marinas #ifdef CONFIG_ARM64_SW_TTBR0_PAN 19539bc88e5SCatalin Marinas static inline void update_saved_ttbr0(struct task_struct *tsk, 19639bc88e5SCatalin Marinas struct mm_struct *mm) 19739bc88e5SCatalin Marinas { 1980adbdfdeSWill Deacon u64 ttbr; 1990adbdfdeSWill Deacon 2000adbdfdeSWill Deacon if (!system_uses_ttbr0_pan()) 2010adbdfdeSWill Deacon return; 2020adbdfdeSWill Deacon 2030adbdfdeSWill Deacon if (mm == &init_mm) 2049163f011SAnshuman Khandual ttbr = phys_to_ttbr(__pa_symbol(reserved_pg_dir)); 2050adbdfdeSWill Deacon else 2069163f011SAnshuman Khandual ttbr = phys_to_ttbr(virt_to_phys(mm->pgd)) | ASID(mm) << 48; 2070adbdfdeSWill Deacon 2086b88a32cSCatalin Marinas WRITE_ONCE(task_thread_info(tsk)->ttbr0, ttbr); 20939bc88e5SCatalin Marinas } 21039bc88e5SCatalin Marinas #else 21139bc88e5SCatalin Marinas static inline void update_saved_ttbr0(struct task_struct *tsk, 21239bc88e5SCatalin Marinas struct mm_struct *mm) 21339bc88e5SCatalin Marinas { 21439bc88e5SCatalin Marinas } 21539bc88e5SCatalin Marinas #endif 21639bc88e5SCatalin Marinas 217d98295d3SNicholas Piggin #define enter_lazy_tlb enter_lazy_tlb 218d96cc49bSWill Deacon static inline void 219d96cc49bSWill Deacon enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk) 220d96cc49bSWill Deacon { 221d96cc49bSWill Deacon /* 222d96cc49bSWill Deacon * We don't actually care about the ttbr0 mapping, so point it at the 223d96cc49bSWill Deacon * zero page. 224d96cc49bSWill Deacon */ 225d96cc49bSWill Deacon update_saved_ttbr0(tsk, &init_mm); 226d96cc49bSWill Deacon } 227d96cc49bSWill Deacon 22839bc88e5SCatalin Marinas static inline void __switch_mm(struct mm_struct *next) 229b3901d54SCatalin Marinas { 230e53f21bcSCatalin Marinas /* 231e53f21bcSCatalin Marinas * init_mm.pgd does not contain any user mappings and it is always 232e53f21bcSCatalin Marinas * active for kernel addresses in TTBR1. Just set the reserved TTBR0. 233e53f21bcSCatalin Marinas */ 234e53f21bcSCatalin Marinas if (next == &init_mm) { 235e53f21bcSCatalin Marinas cpu_set_reserved_ttbr0(); 236e53f21bcSCatalin Marinas return; 237e53f21bcSCatalin Marinas } 238e53f21bcSCatalin Marinas 239c4885bbbSPingfan Liu check_and_switch_context(next); 240b3901d54SCatalin Marinas } 241b3901d54SCatalin Marinas 24239bc88e5SCatalin Marinas static inline void 24339bc88e5SCatalin Marinas switch_mm(struct mm_struct *prev, struct mm_struct *next, 24439bc88e5SCatalin Marinas struct task_struct *tsk) 24539bc88e5SCatalin Marinas { 24639bc88e5SCatalin Marinas if (prev != next) 24739bc88e5SCatalin Marinas __switch_mm(next); 24839bc88e5SCatalin Marinas 24939bc88e5SCatalin Marinas /* 25039bc88e5SCatalin Marinas * Update the saved TTBR0_EL1 of the scheduled-in task as the previous 25139bc88e5SCatalin Marinas * value may have not been initialised yet (activate_mm caller) or the 25239bc88e5SCatalin Marinas * ASID has changed since the last run (following the context switch 2530adbdfdeSWill Deacon * of another thread of the same process). 25439bc88e5SCatalin Marinas */ 25539bc88e5SCatalin Marinas update_saved_ttbr0(tsk, next); 25639bc88e5SCatalin Marinas } 25739bc88e5SCatalin Marinas 258d82158faSWill Deacon static inline const struct cpumask * 259d82158faSWill Deacon task_cpu_possible_mask(struct task_struct *p) 260d82158faSWill Deacon { 261d82158faSWill Deacon if (!static_branch_unlikely(&arm64_mismatched_32bit_el0)) 262d82158faSWill Deacon return cpu_possible_mask; 263d82158faSWill Deacon 264d82158faSWill Deacon if (!is_compat_thread(task_thread_info(p))) 265d82158faSWill Deacon return cpu_possible_mask; 266d82158faSWill Deacon 267d82158faSWill Deacon return system_32bit_el0_cpumask(); 268d82158faSWill Deacon } 269d82158faSWill Deacon #define task_cpu_possible_mask task_cpu_possible_mask 270d82158faSWill Deacon 27113f417f3SSuzuki K Poulose void verify_cpu_asid_bits(void); 2726b88a32cSCatalin Marinas void post_ttbr_update_workaround(void); 27313f417f3SSuzuki K Poulose 27448118151SJean-Philippe Brucker unsigned long arm64_mm_context_get(struct mm_struct *mm); 27548118151SJean-Philippe Brucker void arm64_mm_context_put(struct mm_struct *mm); 27648118151SJean-Philippe Brucker 277d98295d3SNicholas Piggin #include <asm-generic/mmu_context.h> 278d98295d3SNicholas Piggin 27938fd94b0SChristopher Covington #endif /* !__ASSEMBLY__ */ 28038fd94b0SChristopher Covington 28138fd94b0SChristopher Covington #endif /* !__ASM_MMU_CONTEXT_H */ 282