1caab277bSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 237c43753SMarc Zyngier /* 337c43753SMarc Zyngier * Copyright (C) 2012,2013 - ARM Ltd 437c43753SMarc Zyngier * Author: Marc Zyngier <marc.zyngier@arm.com> 537c43753SMarc Zyngier */ 637c43753SMarc Zyngier 737c43753SMarc Zyngier #ifndef __ARM64_KVM_MMU_H__ 837c43753SMarc Zyngier #define __ARM64_KVM_MMU_H__ 937c43753SMarc Zyngier 1037c43753SMarc Zyngier #include <asm/page.h> 1137c43753SMarc Zyngier #include <asm/memory.h> 1220475f78SVladimir Murzin #include <asm/cpufeature.h> 1337c43753SMarc Zyngier 1437c43753SMarc Zyngier /* 15cedbb8b7SMarc Zyngier * As ARMv8.0 only has the TTBR0_EL2 register, we cannot express 1637c43753SMarc Zyngier * "negative" addresses. This makes it impossible to directly share 1737c43753SMarc Zyngier * mappings with the kernel. 1837c43753SMarc Zyngier * 1937c43753SMarc Zyngier * Instead, give the HYP mode its own VA region at a fixed offset from 2037c43753SMarc Zyngier * the kernel by just masking the top bits (which are all ones for a 2182a81bffSMarc Zyngier * kernel address). We need to find out how many bits to mask. 22cedbb8b7SMarc Zyngier * 2382a81bffSMarc Zyngier * We want to build a set of page tables that cover both parts of the 2482a81bffSMarc Zyngier * idmap (the trampoline page used to initialize EL2), and our normal 2582a81bffSMarc Zyngier * runtime VA space, at the same time. 2682a81bffSMarc Zyngier * 2782a81bffSMarc Zyngier * Given that the kernel uses VA_BITS for its entire address space, 2882a81bffSMarc Zyngier * and that half of that space (VA_BITS - 1) is used for the linear 2982a81bffSMarc Zyngier * mapping, we can also limit the EL2 space to (VA_BITS - 1). 3082a81bffSMarc Zyngier * 3182a81bffSMarc Zyngier * The main question is "Within the VA_BITS space, does EL2 use the 3282a81bffSMarc Zyngier * top or the bottom half of that space to shadow the kernel's linear 3382a81bffSMarc Zyngier * mapping?". As we need to idmap the trampoline page, this is 3482a81bffSMarc Zyngier * determined by the range in which this page lives. 3582a81bffSMarc Zyngier * 3682a81bffSMarc Zyngier * If the page is in the bottom half, we have to use the top half. If 3782a81bffSMarc Zyngier * the page is in the top half, we have to use the bottom half: 3882a81bffSMarc Zyngier * 392077be67SLaura Abbott * T = __pa_symbol(__hyp_idmap_text_start) 4082a81bffSMarc Zyngier * if (T & BIT(VA_BITS - 1)) 4182a81bffSMarc Zyngier * HYP_VA_MIN = 0 //idmap in upper half 4282a81bffSMarc Zyngier * else 4382a81bffSMarc Zyngier * HYP_VA_MIN = 1 << (VA_BITS - 1) 4482a81bffSMarc Zyngier * HYP_VA_MAX = HYP_VA_MIN + (1 << (VA_BITS - 1)) - 1 4582a81bffSMarc Zyngier * 4682a81bffSMarc Zyngier * This of course assumes that the trampoline page exists within the 4782a81bffSMarc Zyngier * VA_BITS range. If it doesn't, then it means we're in the odd case 4882a81bffSMarc Zyngier * where the kernel idmap (as well as HYP) uses more levels than the 4982a81bffSMarc Zyngier * kernel runtime page tables (as seen when the kernel is configured 5082a81bffSMarc Zyngier * for 4k pages, 39bits VA, and yet memory lives just above that 5182a81bffSMarc Zyngier * limit, forcing the idmap to use 4 levels of page tables while the 5282a81bffSMarc Zyngier * kernel itself only uses 3). In this particular case, it doesn't 5382a81bffSMarc Zyngier * matter which side of VA_BITS we use, as we're guaranteed not to 5482a81bffSMarc Zyngier * conflict with anything. 5582a81bffSMarc Zyngier * 5682a81bffSMarc Zyngier * When using VHE, there are no separate hyp mappings and all KVM 5782a81bffSMarc Zyngier * functionality is already mapped as part of the main kernel 5882a81bffSMarc Zyngier * mappings, and none of this applies in that case. 5937c43753SMarc Zyngier */ 60d53d9bc6SMarc Zyngier 6137c43753SMarc Zyngier #ifdef __ASSEMBLY__ 6237c43753SMarc Zyngier 63cedbb8b7SMarc Zyngier #include <asm/alternative.h> 64cedbb8b7SMarc Zyngier 6537c43753SMarc Zyngier /* 6637c43753SMarc Zyngier * Convert a kernel VA into a HYP VA. 6737c43753SMarc Zyngier * reg: VA to be converted. 68fd81e6bfSMarc Zyngier * 692b4d1606SMarc Zyngier * The actual code generation takes place in kvm_update_va_mask, and 702b4d1606SMarc Zyngier * the instructions below are only there to reserve the space and 712b4d1606SMarc Zyngier * perform the register allocation (kvm_update_va_mask uses the 722b4d1606SMarc Zyngier * specific registers encoded in the instructions). 7337c43753SMarc Zyngier */ 7437c43753SMarc Zyngier .macro kern_hyp_va reg 752b4d1606SMarc Zyngier alternative_cb kvm_update_va_mask 76ed57cac8SMarc Zyngier and \reg, \reg, #1 /* mask with va_mask */ 77ed57cac8SMarc Zyngier ror \reg, \reg, #1 /* rotate to the first tag bit */ 78ed57cac8SMarc Zyngier add \reg, \reg, #0 /* insert the low 12 bits of the tag */ 79ed57cac8SMarc Zyngier add \reg, \reg, #0, lsl 12 /* insert the top 12 bits of the tag */ 80ed57cac8SMarc Zyngier ror \reg, \reg, #63 /* rotate back */ 812b4d1606SMarc Zyngier alternative_cb_end 8237c43753SMarc Zyngier .endm 8337c43753SMarc Zyngier 8437c43753SMarc Zyngier #else 8537c43753SMarc Zyngier 8638f791a4SChristoffer Dall #include <asm/pgalloc.h> 8702f7760eSWill Deacon #include <asm/cache.h> 8837c43753SMarc Zyngier #include <asm/cacheflush.h> 89e4c5a685SArd Biesheuvel #include <asm/mmu_context.h> 90e4c5a685SArd Biesheuvel #include <asm/pgtable.h> 9137c43753SMarc Zyngier 922b4d1606SMarc Zyngier void kvm_update_va_mask(struct alt_instr *alt, 932b4d1606SMarc Zyngier __le32 *origptr, __le32 *updptr, int nr_inst); 940492747cSSebastian Andrzej Siewior void kvm_compute_layout(void); 952b4d1606SMarc Zyngier 965c37f1aeSJames Morse static __always_inline unsigned long __kern_hyp_va(unsigned long v) 97fd81e6bfSMarc Zyngier { 98ed57cac8SMarc Zyngier asm volatile(ALTERNATIVE_CB("and %0, %0, #1\n" 99ed57cac8SMarc Zyngier "ror %0, %0, #1\n" 100ed57cac8SMarc Zyngier "add %0, %0, #0\n" 101ed57cac8SMarc Zyngier "add %0, %0, #0, lsl 12\n" 102ed57cac8SMarc Zyngier "ror %0, %0, #63\n", 1032b4d1606SMarc Zyngier kvm_update_va_mask) 1042b4d1606SMarc Zyngier : "+r" (v)); 105fd81e6bfSMarc Zyngier return v; 106fd81e6bfSMarc Zyngier } 107fd81e6bfSMarc Zyngier 10894d0e598SMarc Zyngier #define kern_hyp_va(v) ((typeof(v))(__kern_hyp_va((unsigned long)(v)))) 10937c43753SMarc Zyngier 11037c43753SMarc Zyngier /* 11144a497abSMarc Zyngier * Obtain the PC-relative address of a kernel symbol 11244a497abSMarc Zyngier * s: symbol 11344a497abSMarc Zyngier * 11444a497abSMarc Zyngier * The goal of this macro is to return a symbol's address based on a 11544a497abSMarc Zyngier * PC-relative computation, as opposed to a loading the VA from a 11644a497abSMarc Zyngier * constant pool or something similar. This works well for HYP, as an 11744a497abSMarc Zyngier * absolute VA is guaranteed to be wrong. Only use this if trying to 11844a497abSMarc Zyngier * obtain the address of a symbol (i.e. not something you obtained by 11944a497abSMarc Zyngier * following a pointer). 12044a497abSMarc Zyngier */ 12144a497abSMarc Zyngier #define hyp_symbol_addr(s) \ 12244a497abSMarc Zyngier ({ \ 12344a497abSMarc Zyngier typeof(s) *addr; \ 12444a497abSMarc Zyngier asm("adrp %0, %1\n" \ 12544a497abSMarc Zyngier "add %0, %0, :lo12:%1\n" \ 12644a497abSMarc Zyngier : "=r" (addr) : "S" (&s)); \ 12744a497abSMarc Zyngier addr; \ 12844a497abSMarc Zyngier }) 12944a497abSMarc Zyngier 13044a497abSMarc Zyngier /* 1311b44471bSZenghui Yu * We currently support using a VM-specified IPA size. For backward 1321b44471bSZenghui Yu * compatibility, the default IPA size is fixed to 40bits. 13337c43753SMarc Zyngier */ 134dbff124eSJoel Schopp #define KVM_PHYS_SHIFT (40) 135e55cac5bSSuzuki K Poulose 13613ac4bbcSSuzuki K Poulose #define kvm_phys_shift(kvm) VTCR_EL2_IPA(kvm->arch.vtcr) 137e55cac5bSSuzuki K Poulose #define kvm_phys_size(kvm) (_AC(1, ULL) << kvm_phys_shift(kvm)) 138e55cac5bSSuzuki K Poulose #define kvm_phys_mask(kvm) (kvm_phys_size(kvm) - _AC(1, ULL)) 13937c43753SMarc Zyngier 140865b30cdSSuzuki K Poulose static inline bool kvm_page_empty(void *ptr) 141865b30cdSSuzuki K Poulose { 142865b30cdSSuzuki K Poulose struct page *ptr_page = virt_to_page(ptr); 143865b30cdSSuzuki K Poulose return page_count(ptr_page) == 1; 144865b30cdSSuzuki K Poulose } 14537c43753SMarc Zyngier 146c0ef6326SSuzuki K Poulose #include <asm/stage2_pgtable.h> 147c0ef6326SSuzuki K Poulose 148c8dddecdSMarc Zyngier int create_hyp_mappings(void *from, void *to, pgprot_t prot); 149807a3784SMarc Zyngier int create_hyp_io_mappings(phys_addr_t phys_addr, size_t size, 1501bb32a44SMarc Zyngier void __iomem **kaddr, 1511bb32a44SMarc Zyngier void __iomem **haddr); 152dc2e4633SMarc Zyngier int create_hyp_exec_mappings(phys_addr_t phys_addr, size_t size, 153dc2e4633SMarc Zyngier void **haddr); 15437c43753SMarc Zyngier void free_hyp_pgds(void); 15537c43753SMarc Zyngier 156957db105SChristoffer Dall void stage2_unmap_vm(struct kvm *kvm); 15737c43753SMarc Zyngier int kvm_alloc_stage2_pgd(struct kvm *kvm); 15837c43753SMarc Zyngier void kvm_free_stage2_pgd(struct kvm *kvm); 15937c43753SMarc Zyngier int kvm_phys_addr_ioremap(struct kvm *kvm, phys_addr_t guest_ipa, 160c40f2f8fSArd Biesheuvel phys_addr_t pa, unsigned long size, bool writable); 16137c43753SMarc Zyngier 16237c43753SMarc Zyngier int kvm_handle_guest_abort(struct kvm_vcpu *vcpu, struct kvm_run *run); 16337c43753SMarc Zyngier 16437c43753SMarc Zyngier void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu); 16537c43753SMarc Zyngier 16637c43753SMarc Zyngier phys_addr_t kvm_mmu_get_httbr(void); 16737c43753SMarc Zyngier phys_addr_t kvm_get_idmap_vector(void); 16837c43753SMarc Zyngier int kvm_mmu_init(void); 16937c43753SMarc Zyngier void kvm_clear_hyp_idmap(void); 17037c43753SMarc Zyngier 1710db9dd8aSMarc Zyngier #define kvm_mk_pmd(ptep) \ 1720db9dd8aSMarc Zyngier __pmd(__phys_to_pmd_val(__pa(ptep)) | PMD_TYPE_TABLE) 1730db9dd8aSMarc Zyngier #define kvm_mk_pud(pmdp) \ 1740db9dd8aSMarc Zyngier __pud(__phys_to_pud_val(__pa(pmdp)) | PMD_TYPE_TABLE) 175*e9f63768SMike Rapoport #define kvm_mk_p4d(pmdp) \ 176*e9f63768SMike Rapoport __p4d(__phys_to_p4d_val(__pa(pmdp)) | PUD_TYPE_TABLE) 1770db9dd8aSMarc Zyngier 178b8e0ba7cSPunit Agrawal #define kvm_set_pud(pudp, pud) set_pud(pudp, pud) 179b8e0ba7cSPunit Agrawal 180f8df7338SPunit Agrawal #define kvm_pfn_pte(pfn, prot) pfn_pte(pfn, prot) 181f8df7338SPunit Agrawal #define kvm_pfn_pmd(pfn, prot) pfn_pmd(pfn, prot) 182b8e0ba7cSPunit Agrawal #define kvm_pfn_pud(pfn, prot) pfn_pud(pfn, prot) 183f8df7338SPunit Agrawal 184eb3f0624SPunit Agrawal #define kvm_pud_pfn(pud) pud_pfn(pud) 185eb3f0624SPunit Agrawal 186f8df7338SPunit Agrawal #define kvm_pmd_mkhuge(pmd) pmd_mkhuge(pmd) 187b8e0ba7cSPunit Agrawal #define kvm_pud_mkhuge(pud) pud_mkhuge(pud) 188f8df7338SPunit Agrawal 18906485053SCatalin Marinas static inline pte_t kvm_s2pte_mkwrite(pte_t pte) 19037c43753SMarc Zyngier { 19106485053SCatalin Marinas pte_val(pte) |= PTE_S2_RDWR; 19206485053SCatalin Marinas return pte; 19337c43753SMarc Zyngier } 19437c43753SMarc Zyngier 19506485053SCatalin Marinas static inline pmd_t kvm_s2pmd_mkwrite(pmd_t pmd) 196ad361f09SChristoffer Dall { 19706485053SCatalin Marinas pmd_val(pmd) |= PMD_S2_RDWR; 19806485053SCatalin Marinas return pmd; 199ad361f09SChristoffer Dall } 200ad361f09SChristoffer Dall 201b8e0ba7cSPunit Agrawal static inline pud_t kvm_s2pud_mkwrite(pud_t pud) 202b8e0ba7cSPunit Agrawal { 203b8e0ba7cSPunit Agrawal pud_val(pud) |= PUD_S2_RDWR; 204b8e0ba7cSPunit Agrawal return pud; 205b8e0ba7cSPunit Agrawal } 206b8e0ba7cSPunit Agrawal 207d0e22b4aSMarc Zyngier static inline pte_t kvm_s2pte_mkexec(pte_t pte) 208d0e22b4aSMarc Zyngier { 209d0e22b4aSMarc Zyngier pte_val(pte) &= ~PTE_S2_XN; 210d0e22b4aSMarc Zyngier return pte; 211d0e22b4aSMarc Zyngier } 212d0e22b4aSMarc Zyngier 213d0e22b4aSMarc Zyngier static inline pmd_t kvm_s2pmd_mkexec(pmd_t pmd) 214d0e22b4aSMarc Zyngier { 215d0e22b4aSMarc Zyngier pmd_val(pmd) &= ~PMD_S2_XN; 216d0e22b4aSMarc Zyngier return pmd; 217d0e22b4aSMarc Zyngier } 218d0e22b4aSMarc Zyngier 219b8e0ba7cSPunit Agrawal static inline pud_t kvm_s2pud_mkexec(pud_t pud) 220b8e0ba7cSPunit Agrawal { 221b8e0ba7cSPunit Agrawal pud_val(pud) &= ~PUD_S2_XN; 222b8e0ba7cSPunit Agrawal return pud; 223b8e0ba7cSPunit Agrawal } 224b8e0ba7cSPunit Agrawal 22520a004e7SWill Deacon static inline void kvm_set_s2pte_readonly(pte_t *ptep) 2268199ed0eSMario Smarduch { 2270966253dSCatalin Marinas pteval_t old_pteval, pteval; 22806485053SCatalin Marinas 22920a004e7SWill Deacon pteval = READ_ONCE(pte_val(*ptep)); 2300966253dSCatalin Marinas do { 2310966253dSCatalin Marinas old_pteval = pteval; 2320966253dSCatalin Marinas pteval &= ~PTE_S2_RDWR; 2330966253dSCatalin Marinas pteval |= PTE_S2_RDONLY; 23420a004e7SWill Deacon pteval = cmpxchg_relaxed(&pte_val(*ptep), old_pteval, pteval); 2350966253dSCatalin Marinas } while (pteval != old_pteval); 2368199ed0eSMario Smarduch } 2378199ed0eSMario Smarduch 23820a004e7SWill Deacon static inline bool kvm_s2pte_readonly(pte_t *ptep) 2398199ed0eSMario Smarduch { 24020a004e7SWill Deacon return (READ_ONCE(pte_val(*ptep)) & PTE_S2_RDWR) == PTE_S2_RDONLY; 2418199ed0eSMario Smarduch } 2428199ed0eSMario Smarduch 24320a004e7SWill Deacon static inline bool kvm_s2pte_exec(pte_t *ptep) 2447a3796d2SMarc Zyngier { 24520a004e7SWill Deacon return !(READ_ONCE(pte_val(*ptep)) & PTE_S2_XN); 2467a3796d2SMarc Zyngier } 2477a3796d2SMarc Zyngier 24820a004e7SWill Deacon static inline void kvm_set_s2pmd_readonly(pmd_t *pmdp) 2498199ed0eSMario Smarduch { 25020a004e7SWill Deacon kvm_set_s2pte_readonly((pte_t *)pmdp); 2518199ed0eSMario Smarduch } 2528199ed0eSMario Smarduch 25320a004e7SWill Deacon static inline bool kvm_s2pmd_readonly(pmd_t *pmdp) 2548199ed0eSMario Smarduch { 25520a004e7SWill Deacon return kvm_s2pte_readonly((pte_t *)pmdp); 25638f791a4SChristoffer Dall } 25738f791a4SChristoffer Dall 25820a004e7SWill Deacon static inline bool kvm_s2pmd_exec(pmd_t *pmdp) 2597a3796d2SMarc Zyngier { 26020a004e7SWill Deacon return !(READ_ONCE(pmd_val(*pmdp)) & PMD_S2_XN); 2617a3796d2SMarc Zyngier } 2627a3796d2SMarc Zyngier 2634ea5af53SPunit Agrawal static inline void kvm_set_s2pud_readonly(pud_t *pudp) 2644ea5af53SPunit Agrawal { 2654ea5af53SPunit Agrawal kvm_set_s2pte_readonly((pte_t *)pudp); 2664ea5af53SPunit Agrawal } 2674ea5af53SPunit Agrawal 2684ea5af53SPunit Agrawal static inline bool kvm_s2pud_readonly(pud_t *pudp) 2694ea5af53SPunit Agrawal { 2704ea5af53SPunit Agrawal return kvm_s2pte_readonly((pte_t *)pudp); 2714ea5af53SPunit Agrawal } 2724ea5af53SPunit Agrawal 27386d1c55eSPunit Agrawal static inline bool kvm_s2pud_exec(pud_t *pudp) 27486d1c55eSPunit Agrawal { 27586d1c55eSPunit Agrawal return !(READ_ONCE(pud_val(*pudp)) & PUD_S2_XN); 27686d1c55eSPunit Agrawal } 27786d1c55eSPunit Agrawal 278eb3f0624SPunit Agrawal static inline pud_t kvm_s2pud_mkyoung(pud_t pud) 279eb3f0624SPunit Agrawal { 280eb3f0624SPunit Agrawal return pud_mkyoung(pud); 281eb3f0624SPunit Agrawal } 282eb3f0624SPunit Agrawal 28335a63966SPunit Agrawal static inline bool kvm_s2pud_young(pud_t pud) 28435a63966SPunit Agrawal { 28535a63966SPunit Agrawal return pud_young(pud); 28635a63966SPunit Agrawal } 28735a63966SPunit Agrawal 28866f877faSSuzuki K Poulose #define hyp_pte_table_empty(ptep) kvm_page_empty(ptep) 28938f791a4SChristoffer Dall 29038f791a4SChristoffer Dall #ifdef __PAGETABLE_PMD_FOLDED 29166f877faSSuzuki K Poulose #define hyp_pmd_table_empty(pmdp) (0) 2924f853a71SChristoffer Dall #else 29366f877faSSuzuki K Poulose #define hyp_pmd_table_empty(pmdp) kvm_page_empty(pmdp) 2944f853a71SChristoffer Dall #endif 29538f791a4SChristoffer Dall 29638f791a4SChristoffer Dall #ifdef __PAGETABLE_PUD_FOLDED 29766f877faSSuzuki K Poulose #define hyp_pud_table_empty(pudp) (0) 29838f791a4SChristoffer Dall #else 29966f877faSSuzuki K Poulose #define hyp_pud_table_empty(pudp) kvm_page_empty(pudp) 30038f791a4SChristoffer Dall #endif 3014f853a71SChristoffer Dall 302*e9f63768SMike Rapoport #ifdef __PAGETABLE_P4D_FOLDED 303*e9f63768SMike Rapoport #define hyp_p4d_table_empty(p4dp) (0) 304*e9f63768SMike Rapoport #else 305*e9f63768SMike Rapoport #define hyp_p4d_table_empty(p4dp) kvm_page_empty(p4dp) 306*e9f63768SMike Rapoport #endif 307*e9f63768SMike Rapoport 30837c43753SMarc Zyngier struct kvm; 30937c43753SMarc Zyngier 3102d58b733SMarc Zyngier #define kvm_flush_dcache_to_poc(a,l) __flush_dcache_area((a), (l)) 3112d58b733SMarc Zyngier 3122d58b733SMarc Zyngier static inline bool vcpu_has_cache_enabled(struct kvm_vcpu *vcpu) 3132d58b733SMarc Zyngier { 3148d404c4cSChristoffer Dall return (vcpu_read_sys_reg(vcpu, SCTLR_EL1) & 0b101) == 0b101; 3152d58b733SMarc Zyngier } 3162d58b733SMarc Zyngier 31717ab9d57SMarc Zyngier static inline void __clean_dcache_guest_page(kvm_pfn_t pfn, unsigned long size) 31837c43753SMarc Zyngier { 3190d3e4d4fSMarc Zyngier void *va = page_address(pfn_to_page(pfn)); 3200d3e4d4fSMarc Zyngier 321e48d53a9SMarc Zyngier /* 322e48d53a9SMarc Zyngier * With FWB, we ensure that the guest always accesses memory using 323e48d53a9SMarc Zyngier * cacheable attributes, and we don't have to clean to PoC when 324e48d53a9SMarc Zyngier * faulting in pages. Furthermore, FWB implies IDC, so cleaning to 325e48d53a9SMarc Zyngier * PoU is not required either in this case. 326e48d53a9SMarc Zyngier */ 327e48d53a9SMarc Zyngier if (cpus_have_const_cap(ARM64_HAS_STAGE2_FWB)) 328e48d53a9SMarc Zyngier return; 329e48d53a9SMarc Zyngier 3300d3e4d4fSMarc Zyngier kvm_flush_dcache_to_poc(va, size); 331a15f6939SMarc Zyngier } 3322d58b733SMarc Zyngier 33317ab9d57SMarc Zyngier static inline void __invalidate_icache_guest_page(kvm_pfn_t pfn, 334a15f6939SMarc Zyngier unsigned long size) 335a15f6939SMarc Zyngier { 33687da236eSWill Deacon if (icache_is_aliasing()) { 33737c43753SMarc Zyngier /* any kind of VIPT cache */ 33837c43753SMarc Zyngier __flush_icache_all(); 33987da236eSWill Deacon } else if (is_kernel_in_hyp_mode() || !icache_is_vpipt()) { 34087da236eSWill Deacon /* PIPT or VPIPT at EL2 (see comment in __kvm_tlb_flush_vmid_ipa) */ 341a15f6939SMarc Zyngier void *va = page_address(pfn_to_page(pfn)); 342a15f6939SMarc Zyngier 3434fee9473SMarc Zyngier invalidate_icache_range((unsigned long)va, 34487da236eSWill Deacon (unsigned long)va + size); 34537c43753SMarc Zyngier } 34637c43753SMarc Zyngier } 34737c43753SMarc Zyngier 348363ef89fSMarc Zyngier static inline void __kvm_flush_dcache_pte(pte_t pte) 349363ef89fSMarc Zyngier { 350e48d53a9SMarc Zyngier if (!cpus_have_const_cap(ARM64_HAS_STAGE2_FWB)) { 351363ef89fSMarc Zyngier struct page *page = pte_page(pte); 352363ef89fSMarc Zyngier kvm_flush_dcache_to_poc(page_address(page), PAGE_SIZE); 353363ef89fSMarc Zyngier } 354e48d53a9SMarc Zyngier } 355363ef89fSMarc Zyngier 356363ef89fSMarc Zyngier static inline void __kvm_flush_dcache_pmd(pmd_t pmd) 357363ef89fSMarc Zyngier { 358e48d53a9SMarc Zyngier if (!cpus_have_const_cap(ARM64_HAS_STAGE2_FWB)) { 359363ef89fSMarc Zyngier struct page *page = pmd_page(pmd); 360363ef89fSMarc Zyngier kvm_flush_dcache_to_poc(page_address(page), PMD_SIZE); 361363ef89fSMarc Zyngier } 362e48d53a9SMarc Zyngier } 363363ef89fSMarc Zyngier 364363ef89fSMarc Zyngier static inline void __kvm_flush_dcache_pud(pud_t pud) 365363ef89fSMarc Zyngier { 366e48d53a9SMarc Zyngier if (!cpus_have_const_cap(ARM64_HAS_STAGE2_FWB)) { 367363ef89fSMarc Zyngier struct page *page = pud_page(pud); 368363ef89fSMarc Zyngier kvm_flush_dcache_to_poc(page_address(page), PUD_SIZE); 369363ef89fSMarc Zyngier } 370e48d53a9SMarc Zyngier } 371363ef89fSMarc Zyngier 3723c1e7165SMarc Zyngier void kvm_set_way_flush(struct kvm_vcpu *vcpu); 3733c1e7165SMarc Zyngier void kvm_toggle_cache(struct kvm_vcpu *vcpu, bool was_enabled); 3749d218a1fSMarc Zyngier 375e4c5a685SArd Biesheuvel static inline bool __kvm_cpu_uses_extended_idmap(void) 376e4c5a685SArd Biesheuvel { 377fa2a8445SKristina Martsenko return __cpu_uses_extended_idmap_level(); 378fa2a8445SKristina Martsenko } 379fa2a8445SKristina Martsenko 380fa2a8445SKristina Martsenko static inline unsigned long __kvm_idmap_ptrs_per_pgd(void) 381fa2a8445SKristina Martsenko { 382fa2a8445SKristina Martsenko return idmap_ptrs_per_pgd; 383e4c5a685SArd Biesheuvel } 384e4c5a685SArd Biesheuvel 38519338304SKristina Martsenko /* 38619338304SKristina Martsenko * Can't use pgd_populate here, because the extended idmap adds an extra level 38719338304SKristina Martsenko * above CONFIG_PGTABLE_LEVELS (which is 2 or 3 if we're using the extended 38819338304SKristina Martsenko * idmap), and pgd_populate is only available if CONFIG_PGTABLE_LEVELS = 4. 38919338304SKristina Martsenko */ 390e4c5a685SArd Biesheuvel static inline void __kvm_extend_hypmap(pgd_t *boot_hyp_pgd, 391e4c5a685SArd Biesheuvel pgd_t *hyp_pgd, 392e4c5a685SArd Biesheuvel pgd_t *merged_hyp_pgd, 393e4c5a685SArd Biesheuvel unsigned long hyp_idmap_start) 394e4c5a685SArd Biesheuvel { 395e4c5a685SArd Biesheuvel int idmap_idx; 39675387b92SKristina Martsenko u64 pgd_addr; 397e4c5a685SArd Biesheuvel 398e4c5a685SArd Biesheuvel /* 399e4c5a685SArd Biesheuvel * Use the first entry to access the HYP mappings. It is 400e4c5a685SArd Biesheuvel * guaranteed to be free, otherwise we wouldn't use an 401e4c5a685SArd Biesheuvel * extended idmap. 402e4c5a685SArd Biesheuvel */ 403e4c5a685SArd Biesheuvel VM_BUG_ON(pgd_val(merged_hyp_pgd[0])); 40475387b92SKristina Martsenko pgd_addr = __phys_to_pgd_val(__pa(hyp_pgd)); 40575387b92SKristina Martsenko merged_hyp_pgd[0] = __pgd(pgd_addr | PMD_TYPE_TABLE); 406e4c5a685SArd Biesheuvel 407e4c5a685SArd Biesheuvel /* 408e4c5a685SArd Biesheuvel * Create another extended level entry that points to the boot HYP map, 409e4c5a685SArd Biesheuvel * which contains an ID mapping of the HYP init code. We essentially 410e4c5a685SArd Biesheuvel * merge the boot and runtime HYP maps by doing so, but they don't 411e4c5a685SArd Biesheuvel * overlap anyway, so this is fine. 412e4c5a685SArd Biesheuvel */ 413e4c5a685SArd Biesheuvel idmap_idx = hyp_idmap_start >> VA_BITS; 414e4c5a685SArd Biesheuvel VM_BUG_ON(pgd_val(merged_hyp_pgd[idmap_idx])); 41575387b92SKristina Martsenko pgd_addr = __phys_to_pgd_val(__pa(boot_hyp_pgd)); 41675387b92SKristina Martsenko merged_hyp_pgd[idmap_idx] = __pgd(pgd_addr | PMD_TYPE_TABLE); 417e4c5a685SArd Biesheuvel } 418e4c5a685SArd Biesheuvel 41920475f78SVladimir Murzin static inline unsigned int kvm_get_vmid_bits(void) 42020475f78SVladimir Murzin { 42146823dd1SDave Martin int reg = read_sanitised_ftr_reg(SYS_ID_AA64MMFR1_EL1); 42220475f78SVladimir Murzin 423c73433fcSAnshuman Khandual return get_vmid_bits(reg); 42420475f78SVladimir Murzin } 42520475f78SVladimir Murzin 426bf308242SAndre Przywara /* 427bf308242SAndre Przywara * We are not in the kvm->srcu critical section most of the time, so we take 428bf308242SAndre Przywara * the SRCU read lock here. Since we copy the data from the user page, we 429bf308242SAndre Przywara * can immediately drop the lock again. 430bf308242SAndre Przywara */ 431bf308242SAndre Przywara static inline int kvm_read_guest_lock(struct kvm *kvm, 432bf308242SAndre Przywara gpa_t gpa, void *data, unsigned long len) 433bf308242SAndre Przywara { 434bf308242SAndre Przywara int srcu_idx = srcu_read_lock(&kvm->srcu); 435bf308242SAndre Przywara int ret = kvm_read_guest(kvm, gpa, data, len); 436bf308242SAndre Przywara 437bf308242SAndre Przywara srcu_read_unlock(&kvm->srcu, srcu_idx); 438bf308242SAndre Przywara 439bf308242SAndre Przywara return ret; 440bf308242SAndre Przywara } 441bf308242SAndre Przywara 442a6ecfb11SMarc Zyngier static inline int kvm_write_guest_lock(struct kvm *kvm, gpa_t gpa, 443a6ecfb11SMarc Zyngier const void *data, unsigned long len) 444a6ecfb11SMarc Zyngier { 445a6ecfb11SMarc Zyngier int srcu_idx = srcu_read_lock(&kvm->srcu); 446a6ecfb11SMarc Zyngier int ret = kvm_write_guest(kvm, gpa, data, len); 447a6ecfb11SMarc Zyngier 448a6ecfb11SMarc Zyngier srcu_read_unlock(&kvm->srcu, srcu_idx); 449a6ecfb11SMarc Zyngier 450a6ecfb11SMarc Zyngier return ret; 451a6ecfb11SMarc Zyngier } 452a6ecfb11SMarc Zyngier 453dee39247SMarc Zyngier #ifdef CONFIG_KVM_INDIRECT_VECTORS 454dee39247SMarc Zyngier /* 455dee39247SMarc Zyngier * EL2 vectors can be mapped and rerouted in a number of ways, 456dee39247SMarc Zyngier * depending on the kernel configuration and CPU present: 457dee39247SMarc Zyngier * 458dee39247SMarc Zyngier * - If the CPU has the ARM64_HARDEN_BRANCH_PREDICTOR cap, the 459dee39247SMarc Zyngier * hardening sequence is placed in one of the vector slots, which is 460dee39247SMarc Zyngier * executed before jumping to the real vectors. 461dee39247SMarc Zyngier * 462dee39247SMarc Zyngier * - If the CPU has both the ARM64_HARDEN_EL2_VECTORS cap and the 463dee39247SMarc Zyngier * ARM64_HARDEN_BRANCH_PREDICTOR cap, the slot containing the 464dee39247SMarc Zyngier * hardening sequence is mapped next to the idmap page, and executed 465dee39247SMarc Zyngier * before jumping to the real vectors. 466dee39247SMarc Zyngier * 467dee39247SMarc Zyngier * - If the CPU only has the ARM64_HARDEN_EL2_VECTORS cap, then an 468dee39247SMarc Zyngier * empty slot is selected, mapped next to the idmap page, and 469dee39247SMarc Zyngier * executed before jumping to the real vectors. 470dee39247SMarc Zyngier * 471dee39247SMarc Zyngier * Note that ARM64_HARDEN_EL2_VECTORS is somewhat incompatible with 472dee39247SMarc Zyngier * VHE, as we don't have hypervisor-specific mappings. If the system 473dee39247SMarc Zyngier * is VHE and yet selects this capability, it will be ignored. 474dee39247SMarc Zyngier */ 4756840bdd7SMarc Zyngier #include <asm/mmu.h> 4766840bdd7SMarc Zyngier 477dee39247SMarc Zyngier extern void *__kvm_bp_vect_base; 478dee39247SMarc Zyngier extern int __kvm_harden_el2_vector_slot; 479dee39247SMarc Zyngier 480438f711cSDavid Brazdil /* This is called on both VHE and !VHE systems */ 4816840bdd7SMarc Zyngier static inline void *kvm_get_hyp_vector(void) 4826840bdd7SMarc Zyngier { 4836840bdd7SMarc Zyngier struct bp_hardening_data *data = arm64_get_bp_hardening_data(); 484dee39247SMarc Zyngier void *vect = kern_hyp_va(kvm_ksym_ref(__kvm_hyp_vector)); 485dee39247SMarc Zyngier int slot = -1; 4866840bdd7SMarc Zyngier 487dee39247SMarc Zyngier if (cpus_have_const_cap(ARM64_HARDEN_BRANCH_PREDICTOR) && data->fn) { 4886e52aab9SMark Brown vect = kern_hyp_va(kvm_ksym_ref(__bp_harden_hyp_vecs)); 489dee39247SMarc Zyngier slot = data->hyp_vectors_slot; 4906840bdd7SMarc Zyngier } 4916840bdd7SMarc Zyngier 492dee39247SMarc Zyngier if (this_cpu_has_cap(ARM64_HARDEN_EL2_VECTORS) && !has_vhe()) { 493dee39247SMarc Zyngier vect = __kvm_bp_vect_base; 494dee39247SMarc Zyngier if (slot == -1) 495dee39247SMarc Zyngier slot = __kvm_harden_el2_vector_slot; 496dee39247SMarc Zyngier } 497dee39247SMarc Zyngier 498dee39247SMarc Zyngier if (slot != -1) 499dee39247SMarc Zyngier vect += slot * SZ_2K; 500dee39247SMarc Zyngier 5016840bdd7SMarc Zyngier return vect; 5026840bdd7SMarc Zyngier } 5036840bdd7SMarc Zyngier 504dee39247SMarc Zyngier /* This is only called on a !VHE system */ 5056840bdd7SMarc Zyngier static inline int kvm_map_vectors(void) 5066840bdd7SMarc Zyngier { 507dee39247SMarc Zyngier /* 508dee39247SMarc Zyngier * HBP = ARM64_HARDEN_BRANCH_PREDICTOR 509dee39247SMarc Zyngier * HEL2 = ARM64_HARDEN_EL2_VECTORS 510dee39247SMarc Zyngier * 511dee39247SMarc Zyngier * !HBP + !HEL2 -> use direct vectors 512dee39247SMarc Zyngier * HBP + !HEL2 -> use hardened vectors in place 513dee39247SMarc Zyngier * !HBP + HEL2 -> allocate one vector slot and use exec mapping 514dee39247SMarc Zyngier * HBP + HEL2 -> use hardened vertors and use exec mapping 515dee39247SMarc Zyngier */ 516dee39247SMarc Zyngier if (cpus_have_const_cap(ARM64_HARDEN_BRANCH_PREDICTOR)) { 5176e52aab9SMark Brown __kvm_bp_vect_base = kvm_ksym_ref(__bp_harden_hyp_vecs); 518dee39247SMarc Zyngier __kvm_bp_vect_base = kern_hyp_va(__kvm_bp_vect_base); 5196840bdd7SMarc Zyngier } 5206840bdd7SMarc Zyngier 521dee39247SMarc Zyngier if (cpus_have_const_cap(ARM64_HARDEN_EL2_VECTORS)) { 5226e52aab9SMark Brown phys_addr_t vect_pa = __pa_symbol(__bp_harden_hyp_vecs); 5236e52aab9SMark Brown unsigned long size = __BP_HARDEN_HYP_VECS_SZ; 524dee39247SMarc Zyngier 525dee39247SMarc Zyngier /* 526dee39247SMarc Zyngier * Always allocate a spare vector slot, as we don't 527dee39247SMarc Zyngier * know yet which CPUs have a BP hardening slot that 528dee39247SMarc Zyngier * we can reuse. 529dee39247SMarc Zyngier */ 530dee39247SMarc Zyngier __kvm_harden_el2_vector_slot = atomic_inc_return(&arm64_el2_vector_last_slot); 531dee39247SMarc Zyngier BUG_ON(__kvm_harden_el2_vector_slot >= BP_HARDEN_EL2_SLOTS); 532dee39247SMarc Zyngier return create_hyp_exec_mappings(vect_pa, size, 533dee39247SMarc Zyngier &__kvm_bp_vect_base); 534dee39247SMarc Zyngier } 535dee39247SMarc Zyngier 536dee39247SMarc Zyngier return 0; 537dee39247SMarc Zyngier } 5386840bdd7SMarc Zyngier #else 5396840bdd7SMarc Zyngier static inline void *kvm_get_hyp_vector(void) 5406840bdd7SMarc Zyngier { 5413c5e8123SMarc Zyngier return kern_hyp_va(kvm_ksym_ref(__kvm_hyp_vector)); 5426840bdd7SMarc Zyngier } 5436840bdd7SMarc Zyngier 5446840bdd7SMarc Zyngier static inline int kvm_map_vectors(void) 5456840bdd7SMarc Zyngier { 5466840bdd7SMarc Zyngier return 0; 5476840bdd7SMarc Zyngier } 5486840bdd7SMarc Zyngier #endif 5496840bdd7SMarc Zyngier 55055e3748eSMarc Zyngier #ifdef CONFIG_ARM64_SSBD 55155e3748eSMarc Zyngier DECLARE_PER_CPU_READ_MOSTLY(u64, arm64_ssbd_callback_required); 55255e3748eSMarc Zyngier 55355e3748eSMarc Zyngier static inline int hyp_map_aux_data(void) 55455e3748eSMarc Zyngier { 55555e3748eSMarc Zyngier int cpu, err; 55655e3748eSMarc Zyngier 55755e3748eSMarc Zyngier for_each_possible_cpu(cpu) { 55855e3748eSMarc Zyngier u64 *ptr; 55955e3748eSMarc Zyngier 56055e3748eSMarc Zyngier ptr = per_cpu_ptr(&arm64_ssbd_callback_required, cpu); 56155e3748eSMarc Zyngier err = create_hyp_mappings(ptr, ptr + 1, PAGE_HYP); 56255e3748eSMarc Zyngier if (err) 56355e3748eSMarc Zyngier return err; 56455e3748eSMarc Zyngier } 56555e3748eSMarc Zyngier return 0; 56655e3748eSMarc Zyngier } 56755e3748eSMarc Zyngier #else 56855e3748eSMarc Zyngier static inline int hyp_map_aux_data(void) 56955e3748eSMarc Zyngier { 57055e3748eSMarc Zyngier return 0; 57155e3748eSMarc Zyngier } 57255e3748eSMarc Zyngier #endif 57355e3748eSMarc Zyngier 574529c4b05SKristina Martsenko #define kvm_phys_to_vttbr(addr) phys_to_ttbr(addr) 575529c4b05SKristina Martsenko 57659558330SSuzuki K Poulose /* 57759558330SSuzuki K Poulose * Get the magic number 'x' for VTTBR:BADDR of this KVM instance. 57859558330SSuzuki K Poulose * With v8.2 LVA extensions, 'x' should be a minimum of 6 with 57959558330SSuzuki K Poulose * 52bit IPS. 58059558330SSuzuki K Poulose */ 58159558330SSuzuki K Poulose static inline int arm64_vttbr_x(u32 ipa_shift, u32 levels) 58259558330SSuzuki K Poulose { 58359558330SSuzuki K Poulose int x = ARM64_VTTBR_X(ipa_shift, levels); 58459558330SSuzuki K Poulose 58559558330SSuzuki K Poulose return (IS_ENABLED(CONFIG_ARM64_PA_BITS_52) && x < 6) ? 6 : x; 58659558330SSuzuki K Poulose } 58759558330SSuzuki K Poulose 58859558330SSuzuki K Poulose static inline u64 vttbr_baddr_mask(u32 ipa_shift, u32 levels) 58959558330SSuzuki K Poulose { 59059558330SSuzuki K Poulose unsigned int x = arm64_vttbr_x(ipa_shift, levels); 59159558330SSuzuki K Poulose 59259558330SSuzuki K Poulose return GENMASK_ULL(PHYS_MASK_SHIFT - 1, x); 59359558330SSuzuki K Poulose } 59459558330SSuzuki K Poulose 59559558330SSuzuki K Poulose static inline u64 kvm_vttbr_baddr_mask(struct kvm *kvm) 59659558330SSuzuki K Poulose { 59759558330SSuzuki K Poulose return vttbr_baddr_mask(kvm_phys_shift(kvm), kvm_stage2_levels(kvm)); 59859558330SSuzuki K Poulose } 59959558330SSuzuki K Poulose 600e329fb75SChristoffer Dall static __always_inline u64 kvm_get_vttbr(struct kvm *kvm) 601ab510027SVladimir Murzin { 602e329fb75SChristoffer Dall struct kvm_vmid *vmid = &kvm->arch.vmid; 603e329fb75SChristoffer Dall u64 vmid_field, baddr; 604e329fb75SChristoffer Dall u64 cnp = system_supports_cnp() ? VTTBR_CNP_BIT : 0; 605e329fb75SChristoffer Dall 606e329fb75SChristoffer Dall baddr = kvm->arch.pgd_phys; 607e329fb75SChristoffer Dall vmid_field = (u64)vmid->vmid << VTTBR_VMID_SHIFT; 608e329fb75SChristoffer Dall return kvm_phys_to_vttbr(baddr) | vmid_field | cnp; 609ab510027SVladimir Murzin } 610ab510027SVladimir Murzin 611fe677be9SMarc Zyngier /* 612fe677be9SMarc Zyngier * Must be called from hyp code running at EL2 with an updated VTTBR 613fe677be9SMarc Zyngier * and interrupts disabled. 614fe677be9SMarc Zyngier */ 615fe677be9SMarc Zyngier static __always_inline void __load_guest_stage2(struct kvm *kvm) 616fe677be9SMarc Zyngier { 617fe677be9SMarc Zyngier write_sysreg(kvm->arch.vtcr, vtcr_el2); 618fe677be9SMarc Zyngier write_sysreg(kvm_get_vttbr(kvm), vttbr_el2); 619fe677be9SMarc Zyngier 620fe677be9SMarc Zyngier /* 621fe677be9SMarc Zyngier * ARM errata 1165522 and 1530923 require the actual execution of the 622fe677be9SMarc Zyngier * above before we can switch to the EL1/EL0 translation regime used by 623fe677be9SMarc Zyngier * the guest. 624fe677be9SMarc Zyngier */ 625fe677be9SMarc Zyngier asm(ALTERNATIVE("nop", "isb", ARM64_WORKAROUND_SPECULATIVE_AT)); 626fe677be9SMarc Zyngier } 627fe677be9SMarc Zyngier 62837c43753SMarc Zyngier #endif /* __ASSEMBLY__ */ 62937c43753SMarc Zyngier #endif /* __ARM64_KVM_MMU_H__ */ 630