xref: /openbmc/linux/arch/arm64/include/asm/kernel-pgtable.h (revision 0370b31e48454d8cf11120664aedd1c51b3004cb)
187d1587bSSuzuki K. Poulose /*
287d1587bSSuzuki K. Poulose  * Kernel page table mapping
387d1587bSSuzuki K. Poulose  *
487d1587bSSuzuki K. Poulose  * Copyright (C) 2015 ARM Ltd.
587d1587bSSuzuki K. Poulose  *
687d1587bSSuzuki K. Poulose  * This program is free software; you can redistribute it and/or modify
787d1587bSSuzuki K. Poulose  * it under the terms of the GNU General Public License version 2 as
887d1587bSSuzuki K. Poulose  * published by the Free Software Foundation.
987d1587bSSuzuki K. Poulose  *
1087d1587bSSuzuki K. Poulose  * This program is distributed in the hope that it will be useful,
1187d1587bSSuzuki K. Poulose  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1287d1587bSSuzuki K. Poulose  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1387d1587bSSuzuki K. Poulose  * GNU General Public License for more details.
1487d1587bSSuzuki K. Poulose  *
1587d1587bSSuzuki K. Poulose  * You should have received a copy of the GNU General Public License
1687d1587bSSuzuki K. Poulose  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
1787d1587bSSuzuki K. Poulose  */
1887d1587bSSuzuki K. Poulose 
1987d1587bSSuzuki K. Poulose #ifndef __ASM_KERNEL_PGTABLE_H
2087d1587bSSuzuki K. Poulose #define __ASM_KERNEL_PGTABLE_H
2187d1587bSSuzuki K. Poulose 
224b65a5dbSCatalin Marinas #include <asm/pgtable.h>
2306e9bf2fSArd Biesheuvel #include <asm/sparsemem.h>
24b433dce0SSuzuki K. Poulose 
25b433dce0SSuzuki K. Poulose /*
26b433dce0SSuzuki K. Poulose  * The linear mapping and the start of memory are both 2M aligned (per
27b433dce0SSuzuki K. Poulose  * the arm64 booting.txt requirements). Hence we can use section mapping
28b433dce0SSuzuki K. Poulose  * with 4K (section size = 2M) but not with 16K (section size = 32M) or
29b433dce0SSuzuki K. Poulose  * 64K (section size = 512M).
30b433dce0SSuzuki K. Poulose  */
31b433dce0SSuzuki K. Poulose #ifdef CONFIG_ARM64_4K_PAGES
32b433dce0SSuzuki K. Poulose #define ARM64_SWAPPER_USES_SECTION_MAPS 1
33b433dce0SSuzuki K. Poulose #else
34b433dce0SSuzuki K. Poulose #define ARM64_SWAPPER_USES_SECTION_MAPS 0
35b433dce0SSuzuki K. Poulose #endif
36b433dce0SSuzuki K. Poulose 
3787d1587bSSuzuki K. Poulose /*
3887d1587bSSuzuki K. Poulose  * The idmap and swapper page tables need some space reserved in the kernel
3987d1587bSSuzuki K. Poulose  * image. Both require pgd, pud (4 levels only) and pmd tables to (section)
4087d1587bSSuzuki K. Poulose  * map the kernel. With the 64K page configuration, swapper and idmap need to
4187d1587bSSuzuki K. Poulose  * map to pte level. The swapper also maps the FDT (see __create_page_tables
4287d1587bSSuzuki K. Poulose  * for more information). Note that the number of ID map translation levels
4387d1587bSSuzuki K. Poulose  * could be increased on the fly if system RAM is out of reach for the default
44c265af51SSuzuki K. Poulose  * VA range, so pages required to map highest possible PA are reserved in all
45c265af51SSuzuki K. Poulose  * cases.
4687d1587bSSuzuki K. Poulose  */
47b433dce0SSuzuki K. Poulose #if ARM64_SWAPPER_USES_SECTION_MAPS
4887d1587bSSuzuki K. Poulose #define SWAPPER_PGTABLE_LEVELS	(CONFIG_PGTABLE_LEVELS - 1)
49c265af51SSuzuki K. Poulose #define IDMAP_PGTABLE_LEVELS	(ARM64_HW_PGTABLE_LEVELS(PHYS_MASK_SHIFT) - 1)
50b433dce0SSuzuki K. Poulose #else
51b433dce0SSuzuki K. Poulose #define SWAPPER_PGTABLE_LEVELS	(CONFIG_PGTABLE_LEVELS)
52c265af51SSuzuki K. Poulose #define IDMAP_PGTABLE_LEVELS	(ARM64_HW_PGTABLE_LEVELS(PHYS_MASK_SHIFT))
5387d1587bSSuzuki K. Poulose #endif
5487d1587bSSuzuki K. Poulose 
55*0370b31eSSteve Capper 
56*0370b31eSSteve Capper /*
57*0370b31eSSteve Capper  * If KASLR is enabled, then an offset K is added to the kernel address
58*0370b31eSSteve Capper  * space. The bottom 21 bits of this offset are zero to guarantee 2MB
59*0370b31eSSteve Capper  * alignment for PA and VA.
60*0370b31eSSteve Capper  *
61*0370b31eSSteve Capper  * For each pagetable level of the swapper, we know that the shift will
62*0370b31eSSteve Capper  * be larger than 21 (for the 4KB granule case we use section maps thus
63*0370b31eSSteve Capper  * the smallest shift is actually 30) thus there is the possibility that
64*0370b31eSSteve Capper  * KASLR can increase the number of pagetable entries by 1, so we make
65*0370b31eSSteve Capper  * room for this extra entry.
66*0370b31eSSteve Capper  *
67*0370b31eSSteve Capper  * Note KASLR cannot increase the number of required entries for a level
68*0370b31eSSteve Capper  * by more than one because it increments both the virtual start and end
69*0370b31eSSteve Capper  * addresses equally (the extra entry comes from the case where the end
70*0370b31eSSteve Capper  * address is just pushed over a boundary and the start address isn't).
71*0370b31eSSteve Capper  */
72*0370b31eSSteve Capper 
73*0370b31eSSteve Capper #ifdef CONFIG_RANDOMIZE_BASE
74*0370b31eSSteve Capper #define EARLY_KASLR	(1)
75*0370b31eSSteve Capper #else
76*0370b31eSSteve Capper #define EARLY_KASLR	(0)
77*0370b31eSSteve Capper #endif
78*0370b31eSSteve Capper 
79*0370b31eSSteve Capper #define EARLY_ENTRIES(vstart, vend, shift) (((vend) >> (shift)) \
80*0370b31eSSteve Capper 					- ((vstart) >> (shift)) + 1 + EARLY_KASLR)
81*0370b31eSSteve Capper 
82*0370b31eSSteve Capper #define EARLY_PGDS(vstart, vend) (EARLY_ENTRIES(vstart, vend, PGDIR_SHIFT))
83*0370b31eSSteve Capper 
84*0370b31eSSteve Capper #if SWAPPER_PGTABLE_LEVELS > 3
85*0370b31eSSteve Capper #define EARLY_PUDS(vstart, vend) (EARLY_ENTRIES(vstart, vend, PUD_SHIFT))
86*0370b31eSSteve Capper #else
87*0370b31eSSteve Capper #define EARLY_PUDS(vstart, vend) (0)
88*0370b31eSSteve Capper #endif
89*0370b31eSSteve Capper 
90*0370b31eSSteve Capper #if SWAPPER_PGTABLE_LEVELS > 2
91*0370b31eSSteve Capper #define EARLY_PMDS(vstart, vend) (EARLY_ENTRIES(vstart, vend, SWAPPER_TABLE_SHIFT))
92*0370b31eSSteve Capper #else
93*0370b31eSSteve Capper #define EARLY_PMDS(vstart, vend) (0)
94*0370b31eSSteve Capper #endif
95*0370b31eSSteve Capper 
96*0370b31eSSteve Capper #define EARLY_PAGES(vstart, vend) ( 1 			/* PGDIR page */				\
97*0370b31eSSteve Capper 			+ EARLY_PGDS((vstart), (vend)) 	/* each PGDIR needs a next level page table */	\
98*0370b31eSSteve Capper 			+ EARLY_PUDS((vstart), (vend))	/* each PUD needs a next level page table */	\
99*0370b31eSSteve Capper 			+ EARLY_PMDS((vstart), (vend)))	/* each PMD needs a next level page table */
100*0370b31eSSteve Capper #define SWAPPER_DIR_SIZE (PAGE_SIZE * EARLY_PAGES(KIMAGE_VADDR + TEXT_OFFSET, _end))
101c265af51SSuzuki K. Poulose #define IDMAP_DIR_SIZE		(IDMAP_PGTABLE_LEVELS * PAGE_SIZE)
10287d1587bSSuzuki K. Poulose 
1034b65a5dbSCatalin Marinas #ifdef CONFIG_ARM64_SW_TTBR0_PAN
1044b65a5dbSCatalin Marinas #define RESERVED_TTBR0_SIZE	(PAGE_SIZE)
1054b65a5dbSCatalin Marinas #else
1064b65a5dbSCatalin Marinas #define RESERVED_TTBR0_SIZE	(0)
1074b65a5dbSCatalin Marinas #endif
1084b65a5dbSCatalin Marinas 
10987d1587bSSuzuki K. Poulose /* Initial memory map size */
110b433dce0SSuzuki K. Poulose #if ARM64_SWAPPER_USES_SECTION_MAPS
11187d1587bSSuzuki K. Poulose #define SWAPPER_BLOCK_SHIFT	SECTION_SHIFT
11287d1587bSSuzuki K. Poulose #define SWAPPER_BLOCK_SIZE	SECTION_SIZE
11387d1587bSSuzuki K. Poulose #define SWAPPER_TABLE_SHIFT	PUD_SHIFT
114b433dce0SSuzuki K. Poulose #else
115b433dce0SSuzuki K. Poulose #define SWAPPER_BLOCK_SHIFT	PAGE_SHIFT
116b433dce0SSuzuki K. Poulose #define SWAPPER_BLOCK_SIZE	PAGE_SIZE
117b433dce0SSuzuki K. Poulose #define SWAPPER_TABLE_SHIFT	PMD_SHIFT
11887d1587bSSuzuki K. Poulose #endif
11987d1587bSSuzuki K. Poulose 
120b433dce0SSuzuki K. Poulose /* The size of the initial kernel direct mapping */
121b433dce0SSuzuki K. Poulose #define SWAPPER_INIT_MAP_SIZE	(_AC(1, UL) << SWAPPER_TABLE_SHIFT)
12287d1587bSSuzuki K. Poulose 
12387d1587bSSuzuki K. Poulose /*
12487d1587bSSuzuki K. Poulose  * Initial memory map attributes.
12587d1587bSSuzuki K. Poulose  */
126e046eb0cSWill Deacon #define _SWAPPER_PTE_FLAGS	(PTE_TYPE_PAGE | PTE_AF | PTE_SHARED)
127e046eb0cSWill Deacon #define _SWAPPER_PMD_FLAGS	(PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S)
128e046eb0cSWill Deacon 
129e046eb0cSWill Deacon #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
130e046eb0cSWill Deacon #define SWAPPER_PTE_FLAGS	(_SWAPPER_PTE_FLAGS | PTE_NG)
131e046eb0cSWill Deacon #define SWAPPER_PMD_FLAGS	(_SWAPPER_PMD_FLAGS | PMD_SECT_NG)
132e046eb0cSWill Deacon #else
133e046eb0cSWill Deacon #define SWAPPER_PTE_FLAGS	_SWAPPER_PTE_FLAGS
134e046eb0cSWill Deacon #define SWAPPER_PMD_FLAGS	_SWAPPER_PMD_FLAGS
135e046eb0cSWill Deacon #endif
13687d1587bSSuzuki K. Poulose 
137b433dce0SSuzuki K. Poulose #if ARM64_SWAPPER_USES_SECTION_MAPS
13887d1587bSSuzuki K. Poulose #define SWAPPER_MM_MMUFLAGS	(PMD_ATTRINDX(MT_NORMAL) | SWAPPER_PMD_FLAGS)
139b433dce0SSuzuki K. Poulose #else
140b433dce0SSuzuki K. Poulose #define SWAPPER_MM_MMUFLAGS	(PTE_ATTRINDX(MT_NORMAL) | SWAPPER_PTE_FLAGS)
14187d1587bSSuzuki K. Poulose #endif
14287d1587bSSuzuki K. Poulose 
143a7f8de16SArd Biesheuvel /*
144a7f8de16SArd Biesheuvel  * To make optimal use of block mappings when laying out the linear
145a7f8de16SArd Biesheuvel  * mapping, round down the base of physical memory to a size that can
146a7f8de16SArd Biesheuvel  * be mapped efficiently, i.e., either PUD_SIZE (4k granule) or PMD_SIZE
147a7f8de16SArd Biesheuvel  * (64k granule), or a multiple that can be mapped using contiguous bits
148a7f8de16SArd Biesheuvel  * in the page tables: 32 * PMD_SIZE (16k granule)
149a7f8de16SArd Biesheuvel  */
15006e9bf2fSArd Biesheuvel #if defined(CONFIG_ARM64_4K_PAGES)
15106e9bf2fSArd Biesheuvel #define ARM64_MEMSTART_SHIFT		PUD_SHIFT
15206e9bf2fSArd Biesheuvel #elif defined(CONFIG_ARM64_16K_PAGES)
15306e9bf2fSArd Biesheuvel #define ARM64_MEMSTART_SHIFT		(PMD_SHIFT + 5)
154a7f8de16SArd Biesheuvel #else
15506e9bf2fSArd Biesheuvel #define ARM64_MEMSTART_SHIFT		PMD_SHIFT
15606e9bf2fSArd Biesheuvel #endif
15706e9bf2fSArd Biesheuvel 
15806e9bf2fSArd Biesheuvel /*
15906e9bf2fSArd Biesheuvel  * sparsemem vmemmap imposes an additional requirement on the alignment of
16006e9bf2fSArd Biesheuvel  * memstart_addr, due to the fact that the base of the vmemmap region
16106e9bf2fSArd Biesheuvel  * has a direct correspondence, and needs to appear sufficiently aligned
16206e9bf2fSArd Biesheuvel  * in the virtual address space.
16306e9bf2fSArd Biesheuvel  */
16406e9bf2fSArd Biesheuvel #if defined(CONFIG_SPARSEMEM_VMEMMAP) && ARM64_MEMSTART_SHIFT < SECTION_SIZE_BITS
16506e9bf2fSArd Biesheuvel #define ARM64_MEMSTART_ALIGN	(1UL << SECTION_SIZE_BITS)
16606e9bf2fSArd Biesheuvel #else
16706e9bf2fSArd Biesheuvel #define ARM64_MEMSTART_ALIGN	(1UL << ARM64_MEMSTART_SHIFT)
168a7f8de16SArd Biesheuvel #endif
16987d1587bSSuzuki K. Poulose 
17087d1587bSSuzuki K. Poulose #endif	/* __ASM_KERNEL_PGTABLE_H */
171