xref: /openbmc/linux/arch/arm64/include/asm/daifflags.h (revision 8be98d2f2a0a262f8bf8a0bc1fdf522b3c7aab17)
1caab277bSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
20fbeb318SJames Morse /*
30fbeb318SJames Morse  * Copyright (C) 2017 ARM Ltd.
40fbeb318SJames Morse  */
50fbeb318SJames Morse #ifndef __ASM_DAIFFLAGS_H
60fbeb318SJames Morse #define __ASM_DAIFFLAGS_H
70fbeb318SJames Morse 
80fbeb318SJames Morse #include <linux/irqflags.h>
90fbeb318SJames Morse 
10bd82d4bdSJulien Thierry #include <asm/arch_gicv3.h>
11f2266504SMarc Zyngier #include <asm/barrier.h>
128cb7eff3SJulien Thierry #include <asm/cpufeature.h>
1351077e03SMark Rutland #include <asm/ptrace.h>
148cb7eff3SJulien Thierry 
1541bd5b5dSJames Morse #define DAIF_PROCCTX		0
16f0098155SHector Martin #define DAIF_PROCCTX_NOIRQ	(PSR_I_BIT | PSR_F_BIT)
17f0098155SHector Martin #define DAIF_ERRCTX		(PSR_A_BIT | PSR_I_BIT | PSR_F_BIT)
18b3980e48SMasami Hiramatsu #define DAIF_MASK		(PSR_D_BIT | PSR_A_BIT | PSR_I_BIT | PSR_F_BIT)
19b3980e48SMasami Hiramatsu 
2041bd5b5dSJames Morse 
210fbeb318SJames Morse /* mask/save/unmask/restore all exceptions, including interrupts. */
local_daif_mask(void)220fbeb318SJames Morse static inline void local_daif_mask(void)
230fbeb318SJames Morse {
2448ce8f80SJulien Thierry 	WARN_ON(system_has_prio_mask_debugging() &&
2548ce8f80SJulien Thierry 		(read_sysreg_s(SYS_ICC_PMR_EL1) == (GIC_PRIO_IRQOFF |
2648ce8f80SJulien Thierry 						    GIC_PRIO_PSR_I_SET)));
2748ce8f80SJulien Thierry 
280fbeb318SJames Morse 	asm volatile(
290fbeb318SJames Morse 		"msr	daifset, #0xf		// local_daif_mask\n"
300fbeb318SJames Morse 		:
310fbeb318SJames Morse 		:
320fbeb318SJames Morse 		: "memory");
33bd82d4bdSJulien Thierry 
34bd82d4bdSJulien Thierry 	/* Don't really care for a dsb here, we don't intend to enable IRQs */
35bd82d4bdSJulien Thierry 	if (system_uses_irq_prio_masking())
36bd82d4bdSJulien Thierry 		gic_write_pmr(GIC_PRIO_IRQON | GIC_PRIO_PSR_I_SET);
37bd82d4bdSJulien Thierry 
380fbeb318SJames Morse 	trace_hardirqs_off();
390fbeb318SJames Morse }
400fbeb318SJames Morse 
local_daif_save_flags(void)41e533dbe9SMark Rutland static inline unsigned long local_daif_save_flags(void)
420fbeb318SJames Morse {
430fbeb318SJames Morse 	unsigned long flags;
440fbeb318SJames Morse 
458cb7eff3SJulien Thierry 	flags = read_sysreg(daif);
468cb7eff3SJulien Thierry 
478cb7eff3SJulien Thierry 	if (system_uses_irq_prio_masking()) {
488cb7eff3SJulien Thierry 		/* If IRQs are masked with PMR, reflect it in the flags */
49bd82d4bdSJulien Thierry 		if (read_sysreg_s(SYS_ICC_PMR_EL1) != GIC_PRIO_IRQON)
50f0098155SHector Martin 			flags |= PSR_I_BIT | PSR_F_BIT;
518cb7eff3SJulien Thierry 	}
52f0569291SJulien Thierry 
53e533dbe9SMark Rutland 	return flags;
54e533dbe9SMark Rutland }
55e533dbe9SMark Rutland 
local_daif_save(void)56e533dbe9SMark Rutland static inline unsigned long local_daif_save(void)
57e533dbe9SMark Rutland {
58e533dbe9SMark Rutland 	unsigned long flags;
59e533dbe9SMark Rutland 
60e533dbe9SMark Rutland 	flags = local_daif_save_flags();
61e533dbe9SMark Rutland 
620fbeb318SJames Morse 	local_daif_mask();
630fbeb318SJames Morse 
640fbeb318SJames Morse 	return flags;
650fbeb318SJames Morse }
660fbeb318SJames Morse 
local_daif_restore(unsigned long flags)670fbeb318SJames Morse static inline void local_daif_restore(unsigned long flags)
680fbeb318SJames Morse {
698cb7eff3SJulien Thierry 	bool irq_disabled = flags & PSR_I_BIT;
708cb7eff3SJulien Thierry 
7148ce8f80SJulien Thierry 	WARN_ON(system_has_prio_mask_debugging() &&
72f0098155SHector Martin 		(read_sysreg(daif) & (PSR_I_BIT | PSR_F_BIT)) != (PSR_I_BIT | PSR_F_BIT));
7348ce8f80SJulien Thierry 
748cb7eff3SJulien Thierry 	if (!irq_disabled) {
750fbeb318SJames Morse 		trace_hardirqs_on();
76f0569291SJulien Thierry 
77bd82d4bdSJulien Thierry 		if (system_uses_irq_prio_masking()) {
78bd82d4bdSJulien Thierry 			gic_write_pmr(GIC_PRIO_IRQON);
79f2266504SMarc Zyngier 			pmr_sync();
80bd82d4bdSJulien Thierry 		}
81bd82d4bdSJulien Thierry 	} else if (system_uses_irq_prio_masking()) {
82bd82d4bdSJulien Thierry 		u64 pmr;
83bd82d4bdSJulien Thierry 
84bd82d4bdSJulien Thierry 		if (!(flags & PSR_A_BIT)) {
858cb7eff3SJulien Thierry 			/*
868cb7eff3SJulien Thierry 			 * If interrupts are disabled but we can take
878cb7eff3SJulien Thierry 			 * asynchronous errors, we can take NMIs
888cb7eff3SJulien Thierry 			 */
89f0098155SHector Martin 			flags &= ~(PSR_I_BIT | PSR_F_BIT);
90bd82d4bdSJulien Thierry 			pmr = GIC_PRIO_IRQOFF;
91bd82d4bdSJulien Thierry 		} else {
92bd82d4bdSJulien Thierry 			pmr = GIC_PRIO_IRQON | GIC_PRIO_PSR_I_SET;
93bd82d4bdSJulien Thierry 		}
94bd82d4bdSJulien Thierry 
958cb7eff3SJulien Thierry 		/*
968cb7eff3SJulien Thierry 		 * There has been concern that the write to daif
978cb7eff3SJulien Thierry 		 * might be reordered before this write to PMR.
988cb7eff3SJulien Thierry 		 * From the ARM ARM DDI 0487D.a, section D1.7.1
998cb7eff3SJulien Thierry 		 * "Accessing PSTATE fields":
1008cb7eff3SJulien Thierry 		 *   Writes to the PSTATE fields have side-effects on
1018cb7eff3SJulien Thierry 		 *   various aspects of the PE operation. All of these
1028cb7eff3SJulien Thierry 		 *   side-effects are guaranteed:
1038cb7eff3SJulien Thierry 		 *     - Not to be visible to earlier instructions in
1048cb7eff3SJulien Thierry 		 *       the execution stream.
1058cb7eff3SJulien Thierry 		 *     - To be visible to later instructions in the
1068cb7eff3SJulien Thierry 		 *       execution stream
1078cb7eff3SJulien Thierry 		 *
1088cb7eff3SJulien Thierry 		 * Also, writes to PMR are self-synchronizing, so no
1098cb7eff3SJulien Thierry 		 * interrupts with a lower priority than PMR is signaled
1108cb7eff3SJulien Thierry 		 * to the PE after the write.
1118cb7eff3SJulien Thierry 		 *
1128cb7eff3SJulien Thierry 		 * So we don't need additional synchronization here.
1138cb7eff3SJulien Thierry 		 */
114bd82d4bdSJulien Thierry 		gic_write_pmr(pmr);
1158cb7eff3SJulien Thierry 	}
116f0569291SJulien Thierry 
1178cb7eff3SJulien Thierry 	write_sysreg(flags, daif);
1188cb7eff3SJulien Thierry 
1198cb7eff3SJulien Thierry 	if (irq_disabled)
1200fbeb318SJames Morse 		trace_hardirqs_off();
1210fbeb318SJames Morse }
1220fbeb318SJames Morse 
12351077e03SMark Rutland /*
12451077e03SMark Rutland  * Called by synchronous exception handlers to restore the DAIF bits that were
12551077e03SMark Rutland  * modified by taking an exception.
12651077e03SMark Rutland  */
local_daif_inherit(struct pt_regs * regs)12751077e03SMark Rutland static inline void local_daif_inherit(struct pt_regs *regs)
12851077e03SMark Rutland {
12951077e03SMark Rutland 	unsigned long flags = regs->pstate & DAIF_MASK;
13051077e03SMark Rutland 
1317cd1ea10SMark Rutland 	if (interrupts_enabled(regs))
1327cd1ea10SMark Rutland 		trace_hardirqs_on();
1337cd1ea10SMark Rutland 
134*4d6a38daSMark Rutland 	if (system_uses_irq_prio_masking())
135*4d6a38daSMark Rutland 		gic_write_pmr(regs->pmr_save);
136*4d6a38daSMark Rutland 
13751077e03SMark Rutland 	/*
13851077e03SMark Rutland 	 * We can't use local_daif_restore(regs->pstate) here as
13951077e03SMark Rutland 	 * system_has_prio_mask_debugging() won't restore the I bit if it can
14051077e03SMark Rutland 	 * use the pmr instead.
14151077e03SMark Rutland 	 */
14251077e03SMark Rutland 	write_sysreg(flags, daif);
14351077e03SMark Rutland }
1440fbeb318SJames Morse #endif
145