xref: /openbmc/linux/arch/arm64/boot/dts/xilinx/zynqmp-zc1751-xm015-dc1.dts (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1e2fc49e1SMichal Simek// SPDX-License-Identifier: GPL-2.0+
2e2fc49e1SMichal Simek/*
3e2fc49e1SMichal Simek * dts file for Xilinx ZynqMP zc1751-xm015-dc1
4e2fc49e1SMichal Simek *
5f8673fd5SAshok Reddy Soma * (C) Copyright 2015 - 2022, Xilinx, Inc.
6f8673fd5SAshok Reddy Soma * (C) Copyright 2022 - 2023, Advanced Micro Devices, Inc.
7e2fc49e1SMichal Simek *
84e4ddd3dSMichal Simek * Michal Simek <michal.simek@amd.com>
9e2fc49e1SMichal Simek */
10e2fc49e1SMichal Simek
11e2fc49e1SMichal Simek/dts-v1/;
12e2fc49e1SMichal Simek
13e2fc49e1SMichal Simek#include "zynqmp.dtsi"
149c8a47b4SRajan Vaja#include "zynqmp-clk-ccf.dtsi"
15a09c2feaSMichal Simek#include <dt-bindings/phy/phy.h>
16e2fc49e1SMichal Simek#include <dt-bindings/gpio/gpio.h>
17c821045fSMichal Simek#include <dt-bindings/pinctrl/pinctrl-zynqmp.h>
18e2fc49e1SMichal Simek
19e2fc49e1SMichal Simek/ {
20e2fc49e1SMichal Simek	model = "ZynqMP zc1751-xm015-dc1 RevA";
21e2fc49e1SMichal Simek	compatible = "xlnx,zynqmp-zc1751", "xlnx,zynqmp";
22e2fc49e1SMichal Simek
23e2fc49e1SMichal Simek	aliases {
24e2fc49e1SMichal Simek		ethernet0 = &gem3;
25e2fc49e1SMichal Simek		i2c0 = &i2c1;
26e2fc49e1SMichal Simek		mmc0 = &sdhci0;
27e2fc49e1SMichal Simek		mmc1 = &sdhci1;
28e2fc49e1SMichal Simek		rtc0 = &rtc;
29e2fc49e1SMichal Simek		serial0 = &uart0;
3056e54601SMichal Simek		spi0 = &qspi;
31b61c4ff9SMichal Simek		usb0 = &usb0;
32e2fc49e1SMichal Simek	};
33e2fc49e1SMichal Simek
34e2fc49e1SMichal Simek	chosen {
35e2fc49e1SMichal Simek		bootargs = "earlycon";
36e2fc49e1SMichal Simek		stdout-path = "serial0:115200n8";
37e2fc49e1SMichal Simek	};
38e2fc49e1SMichal Simek
39e2fc49e1SMichal Simek	memory@0 {
40e2fc49e1SMichal Simek		device_type = "memory";
41e2fc49e1SMichal Simek		reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>;
42e2fc49e1SMichal Simek	};
43a09c2feaSMichal Simek
44a09c2feaSMichal Simek	clock_si5338_0: clk27 {	/* u55 SI5338-GM */
45a09c2feaSMichal Simek		compatible = "fixed-clock";
46a09c2feaSMichal Simek		#clock-cells = <0>;
47a09c2feaSMichal Simek		clock-frequency = <27000000>;
48a09c2feaSMichal Simek	};
49a09c2feaSMichal Simek
50a09c2feaSMichal Simek	clock_si5338_2: clk26 {
51a09c2feaSMichal Simek		compatible = "fixed-clock";
52a09c2feaSMichal Simek		#clock-cells = <0>;
53a09c2feaSMichal Simek		clock-frequency = <26000000>;
54a09c2feaSMichal Simek	};
55a09c2feaSMichal Simek
56a09c2feaSMichal Simek	clock_si5338_3: clk150 {
57a09c2feaSMichal Simek		compatible = "fixed-clock";
58a09c2feaSMichal Simek		#clock-cells = <0>;
59a09c2feaSMichal Simek		clock-frequency = <150000000>;
60a09c2feaSMichal Simek	};
61a09c2feaSMichal Simek};
62a09c2feaSMichal Simek
63e2fc49e1SMichal Simek&fpd_dma_chan1 {
64e2fc49e1SMichal Simek	status = "okay";
65e2fc49e1SMichal Simek};
66e2fc49e1SMichal Simek
67e2fc49e1SMichal Simek&fpd_dma_chan2 {
68e2fc49e1SMichal Simek	status = "okay";
69e2fc49e1SMichal Simek};
70e2fc49e1SMichal Simek
71e2fc49e1SMichal Simek&fpd_dma_chan3 {
72e2fc49e1SMichal Simek	status = "okay";
73e2fc49e1SMichal Simek};
74e2fc49e1SMichal Simek
75e2fc49e1SMichal Simek&fpd_dma_chan4 {
76e2fc49e1SMichal Simek	status = "okay";
77e2fc49e1SMichal Simek};
78e2fc49e1SMichal Simek
79e2fc49e1SMichal Simek&fpd_dma_chan5 {
80e2fc49e1SMichal Simek	status = "okay";
81e2fc49e1SMichal Simek};
82e2fc49e1SMichal Simek
83e2fc49e1SMichal Simek&fpd_dma_chan6 {
84e2fc49e1SMichal Simek	status = "okay";
85e2fc49e1SMichal Simek};
86e2fc49e1SMichal Simek
87e2fc49e1SMichal Simek&fpd_dma_chan7 {
88e2fc49e1SMichal Simek	status = "okay";
89e2fc49e1SMichal Simek};
90e2fc49e1SMichal Simek
91e2fc49e1SMichal Simek&fpd_dma_chan8 {
92e2fc49e1SMichal Simek	status = "okay";
93e2fc49e1SMichal Simek};
94e2fc49e1SMichal Simek
95e2fc49e1SMichal Simek&gem3 {
96e2fc49e1SMichal Simek	status = "okay";
97e2fc49e1SMichal Simek	phy-handle = <&phy0>;
98e2fc49e1SMichal Simek	phy-mode = "rgmii-id";
99c821045fSMichal Simek	pinctrl-names = "default";
100c821045fSMichal Simek	pinctrl-0 = <&pinctrl_gem3_default>;
10113d21ebaSMichal Simek	phy0: ethernet-phy@0 {
102e2fc49e1SMichal Simek		reg = <0>;
103e2fc49e1SMichal Simek	};
104e2fc49e1SMichal Simek};
105e2fc49e1SMichal Simek
106e2fc49e1SMichal Simek&gpio {
107e2fc49e1SMichal Simek	status = "okay";
108c821045fSMichal Simek	pinctrl-names = "default";
109c821045fSMichal Simek	pinctrl-0 = <&pinctrl_gpio_default>;
110e2fc49e1SMichal Simek};
111e2fc49e1SMichal Simek
11237e78949SParth Gajjar&gpu {
11337e78949SParth Gajjar	status = "okay";
11437e78949SParth Gajjar};
115e2fc49e1SMichal Simek
116e2fc49e1SMichal Simek&i2c1 {
117e2fc49e1SMichal Simek	status = "okay";
118e2fc49e1SMichal Simek	clock-frequency = <400000>;
119c821045fSMichal Simek	pinctrl-names = "default", "gpio";
120c821045fSMichal Simek	pinctrl-0 = <&pinctrl_i2c1_default>;
121c821045fSMichal Simek	pinctrl-1 = <&pinctrl_i2c1_gpio>;
122*ee6c637fSManikanta Guntupalli	scl-gpios = <&gpio 36 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
123*ee6c637fSManikanta Guntupalli	sda-gpios = <&gpio 37 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
124e2fc49e1SMichal Simek
125e2fc49e1SMichal Simek	eeprom: eeprom@55 {
126e2fc49e1SMichal Simek		compatible = "atmel,24c64"; /* 24AA64 */
127e2fc49e1SMichal Simek		reg = <0x55>;
128e2fc49e1SMichal Simek	};
129e2fc49e1SMichal Simek};
130e2fc49e1SMichal Simek
131c821045fSMichal Simek&pinctrl0 {
132c821045fSMichal Simek	status = "okay";
133c821045fSMichal Simek	pinctrl_i2c1_default: i2c1-default {
134c821045fSMichal Simek		mux {
135c821045fSMichal Simek			groups = "i2c1_9_grp";
136c821045fSMichal Simek			function = "i2c1";
137c821045fSMichal Simek		};
138c821045fSMichal Simek
139c821045fSMichal Simek		conf {
140c821045fSMichal Simek			groups = "i2c1_9_grp";
141c821045fSMichal Simek			bias-pull-up;
142c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
143c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
144c821045fSMichal Simek		};
145c821045fSMichal Simek	};
146c821045fSMichal Simek
147c821045fSMichal Simek	pinctrl_i2c1_gpio: i2c1-gpio {
148c821045fSMichal Simek		mux {
149c821045fSMichal Simek			groups = "gpio0_36_grp", "gpio0_37_grp";
150c821045fSMichal Simek			function = "gpio0";
151c821045fSMichal Simek		};
152c821045fSMichal Simek
153c821045fSMichal Simek		conf {
154c821045fSMichal Simek			groups = "gpio0_36_grp", "gpio0_37_grp";
155c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
156c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
157c821045fSMichal Simek		};
158c821045fSMichal Simek	};
159c821045fSMichal Simek
160c821045fSMichal Simek	pinctrl_uart0_default: uart0-default {
161c821045fSMichal Simek		mux {
162c821045fSMichal Simek			groups = "uart0_8_grp";
163c821045fSMichal Simek			function = "uart0";
164c821045fSMichal Simek		};
165c821045fSMichal Simek
166c821045fSMichal Simek		conf {
167c821045fSMichal Simek			groups = "uart0_8_grp";
168c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
169c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
170c821045fSMichal Simek		};
171c821045fSMichal Simek
172c821045fSMichal Simek		conf-rx {
173c821045fSMichal Simek			pins = "MIO34";
174c821045fSMichal Simek			bias-high-impedance;
175c821045fSMichal Simek		};
176c821045fSMichal Simek
177c821045fSMichal Simek		conf-tx {
178c821045fSMichal Simek			pins = "MIO35";
179c821045fSMichal Simek			bias-disable;
180c821045fSMichal Simek		};
181c821045fSMichal Simek	};
182c821045fSMichal Simek
183c821045fSMichal Simek	pinctrl_usb0_default: usb0-default {
184c821045fSMichal Simek		mux {
185c821045fSMichal Simek			groups = "usb0_0_grp";
186c821045fSMichal Simek			function = "usb0";
187c821045fSMichal Simek		};
188c821045fSMichal Simek
189c821045fSMichal Simek		conf {
190c821045fSMichal Simek			groups = "usb0_0_grp";
191c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
192c821045fSMichal Simek		};
193c821045fSMichal Simek
194c821045fSMichal Simek		conf-rx {
195c821045fSMichal Simek			pins = "MIO52", "MIO53", "MIO55";
196c821045fSMichal Simek			bias-high-impedance;
197f8673fd5SAshok Reddy Soma			drive-strength = <12>;
198f8673fd5SAshok Reddy Soma			slew-rate = <SLEW_RATE_FAST>;
199c821045fSMichal Simek		};
200c821045fSMichal Simek
201c821045fSMichal Simek		conf-tx {
202c821045fSMichal Simek			pins = "MIO54", "MIO56", "MIO57", "MIO58", "MIO59",
203c821045fSMichal Simek			       "MIO60", "MIO61", "MIO62", "MIO63";
204c821045fSMichal Simek			bias-disable;
205f8673fd5SAshok Reddy Soma			drive-strength = <4>;
206f8673fd5SAshok Reddy Soma			slew-rate = <SLEW_RATE_SLOW>;
207c821045fSMichal Simek		};
208c821045fSMichal Simek	};
209c821045fSMichal Simek
210c821045fSMichal Simek	pinctrl_gem3_default: gem3-default {
211c821045fSMichal Simek		mux {
212c821045fSMichal Simek			function = "ethernet3";
213c821045fSMichal Simek			groups = "ethernet3_0_grp";
214c821045fSMichal Simek		};
215c821045fSMichal Simek
216c821045fSMichal Simek		conf {
217c821045fSMichal Simek			groups = "ethernet3_0_grp";
218c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
219c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
220c821045fSMichal Simek		};
221c821045fSMichal Simek
222c821045fSMichal Simek		conf-rx {
223c821045fSMichal Simek			pins = "MIO70", "MIO71", "MIO72", "MIO73", "MIO74",
224c821045fSMichal Simek									"MIO75";
225c821045fSMichal Simek			bias-high-impedance;
226c821045fSMichal Simek			low-power-disable;
227c821045fSMichal Simek		};
228c821045fSMichal Simek
229c821045fSMichal Simek		conf-tx {
230c821045fSMichal Simek			pins = "MIO64", "MIO65", "MIO66", "MIO67", "MIO68",
231c821045fSMichal Simek									"MIO69";
232c821045fSMichal Simek			bias-disable;
233c821045fSMichal Simek			low-power-enable;
234c821045fSMichal Simek		};
235c821045fSMichal Simek
236c821045fSMichal Simek		mux-mdio {
237c821045fSMichal Simek			function = "mdio3";
238c821045fSMichal Simek			groups = "mdio3_0_grp";
239c821045fSMichal Simek		};
240c821045fSMichal Simek
241c821045fSMichal Simek		conf-mdio {
242c821045fSMichal Simek			groups = "mdio3_0_grp";
243c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
244c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
245c821045fSMichal Simek			bias-disable;
246c821045fSMichal Simek		};
247c821045fSMichal Simek	};
248c821045fSMichal Simek
249c821045fSMichal Simek	pinctrl_sdhci0_default: sdhci0-default {
250c821045fSMichal Simek		mux {
251c821045fSMichal Simek			groups = "sdio0_0_grp";
252c821045fSMichal Simek			function = "sdio0";
253c821045fSMichal Simek		};
254c821045fSMichal Simek
255c821045fSMichal Simek		conf {
256c821045fSMichal Simek			groups = "sdio0_0_grp";
257c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
258c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
259c821045fSMichal Simek			bias-disable;
260c821045fSMichal Simek		};
261c821045fSMichal Simek
262c821045fSMichal Simek		mux-cd {
263c821045fSMichal Simek			groups = "sdio0_cd_0_grp";
264c821045fSMichal Simek			function = "sdio0_cd";
265c821045fSMichal Simek		};
266c821045fSMichal Simek
267c821045fSMichal Simek		conf-cd {
268c821045fSMichal Simek			groups = "sdio0_cd_0_grp";
269c821045fSMichal Simek			bias-high-impedance;
270c821045fSMichal Simek			bias-pull-up;
271c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
272c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
273c821045fSMichal Simek		};
274c821045fSMichal Simek
275c821045fSMichal Simek		mux-wp {
276c821045fSMichal Simek			groups = "sdio0_wp_0_grp";
277c821045fSMichal Simek			function = "sdio0_wp";
278c821045fSMichal Simek		};
279c821045fSMichal Simek
280c821045fSMichal Simek		conf-wp {
281c821045fSMichal Simek			groups = "sdio0_wp_0_grp";
282c821045fSMichal Simek			bias-high-impedance;
283c821045fSMichal Simek			bias-pull-up;
284c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
285c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
286c821045fSMichal Simek		};
287c821045fSMichal Simek	};
288c821045fSMichal Simek
289c821045fSMichal Simek	pinctrl_sdhci1_default: sdhci1-default {
290c821045fSMichal Simek		mux {
291c821045fSMichal Simek			groups = "sdio1_0_grp";
292c821045fSMichal Simek			function = "sdio1";
293c821045fSMichal Simek		};
294c821045fSMichal Simek
295c821045fSMichal Simek		conf {
296c821045fSMichal Simek			groups = "sdio1_0_grp";
297c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
298c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
299c821045fSMichal Simek			bias-disable;
300c821045fSMichal Simek		};
301c821045fSMichal Simek
302c821045fSMichal Simek		mux-cd {
303c821045fSMichal Simek			groups = "sdio1_cd_0_grp";
304c821045fSMichal Simek			function = "sdio1_cd";
305c821045fSMichal Simek		};
306c821045fSMichal Simek
307c821045fSMichal Simek		conf-cd {
308c821045fSMichal Simek			groups = "sdio1_cd_0_grp";
309c821045fSMichal Simek			bias-high-impedance;
310c821045fSMichal Simek			bias-pull-up;
311c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
312c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
313c821045fSMichal Simek		};
314c821045fSMichal Simek
315c821045fSMichal Simek		mux-wp {
316c821045fSMichal Simek			groups = "sdio1_wp_0_grp";
317c821045fSMichal Simek			function = "sdio1_wp";
318c821045fSMichal Simek		};
319c821045fSMichal Simek
320c821045fSMichal Simek		conf-wp {
321c821045fSMichal Simek			groups = "sdio1_wp_0_grp";
322c821045fSMichal Simek			bias-high-impedance;
323c821045fSMichal Simek			bias-pull-up;
324c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
325c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
326c821045fSMichal Simek		};
327c821045fSMichal Simek	};
328c821045fSMichal Simek
329c821045fSMichal Simek	pinctrl_gpio_default: gpio-default {
330c821045fSMichal Simek		mux {
331c821045fSMichal Simek			function = "gpio0";
332c821045fSMichal Simek			groups = "gpio0_38_grp";
333c821045fSMichal Simek		};
334c821045fSMichal Simek
335c821045fSMichal Simek		conf {
336c821045fSMichal Simek			groups = "gpio0_38_grp";
337c821045fSMichal Simek			bias-disable;
338c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
339c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
340c821045fSMichal Simek		};
341c821045fSMichal Simek	};
342c821045fSMichal Simek};
343c821045fSMichal Simek
344cd28f90bSMichal Simek&psgtr {
345cd28f90bSMichal Simek	status = "okay";
346cd28f90bSMichal Simek	/* dp, usb3, sata */
347cd28f90bSMichal Simek	clocks = <&clock_si5338_0>, <&clock_si5338_2>, <&clock_si5338_3>;
348cd28f90bSMichal Simek	clock-names = "ref1", "ref2", "ref3";
349cd28f90bSMichal Simek};
350cd28f90bSMichal Simek
35156e54601SMichal Simek&qspi {
35256e54601SMichal Simek	status = "okay";
35356e54601SMichal Simek	flash@0 {
35456e54601SMichal Simek		compatible = "m25p80", "jedec,spi-nor"; /* Micron MT25QU512ABB8ESF */
35556e54601SMichal Simek		#address-cells = <1>;
35656e54601SMichal Simek		#size-cells = <1>;
35756e54601SMichal Simek		reg = <0x0>;
3581d831cadSAmit Kumar Mahapatra		spi-tx-bus-width = <4>;
35956e54601SMichal Simek		spi-rx-bus-width = <4>;
36056e54601SMichal Simek		spi-max-frequency = <108000000>; /* Based on DC1 spec */
36156e54601SMichal Simek	};
36256e54601SMichal Simek};
36356e54601SMichal Simek
364e2fc49e1SMichal Simek&rtc {
365e2fc49e1SMichal Simek	status = "okay";
366e2fc49e1SMichal Simek};
367e2fc49e1SMichal Simek
368e2fc49e1SMichal Simek&sata {
369e2fc49e1SMichal Simek	status = "okay";
370e2fc49e1SMichal Simek	/* SATA phy OOB timing settings */
371e2fc49e1SMichal Simek	ceva,p0-cominit-params = /bits/ 8 <0x1B 0x4D 0x18 0x28>;
372e2fc49e1SMichal Simek	ceva,p0-comwake-params = /bits/ 8 <0x06 0x19 0x08 0x0E>;
373e2fc49e1SMichal Simek	ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
374e2fc49e1SMichal Simek	ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
375e2fc49e1SMichal Simek	ceva,p1-cominit-params = /bits/ 8 <0x1B 0x4D 0x18 0x28>;
376e2fc49e1SMichal Simek	ceva,p1-comwake-params = /bits/ 8 <0x06 0x19 0x08 0x0E>;
377e2fc49e1SMichal Simek	ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
378e2fc49e1SMichal Simek	ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
379a09c2feaSMichal Simek	phy-names = "sata-phy";
380a09c2feaSMichal Simek	phys = <&psgtr 3 PHY_TYPE_SATA 1 3>;
381e2fc49e1SMichal Simek};
382e2fc49e1SMichal Simek
383e2fc49e1SMichal Simek/* eMMC */
384e2fc49e1SMichal Simek&sdhci0 {
385e2fc49e1SMichal Simek	status = "okay";
386c821045fSMichal Simek	pinctrl-names = "default";
387c821045fSMichal Simek	pinctrl-0 = <&pinctrl_sdhci0_default>;
388e2fc49e1SMichal Simek	bus-width = <8>;
38969f8aec4SMichal Simek	xlnx,mio-bank = <0>;
390e2fc49e1SMichal Simek};
391e2fc49e1SMichal Simek
392e2fc49e1SMichal Simek/* SD1 with level shifter */
393e2fc49e1SMichal Simek&sdhci1 {
394e2fc49e1SMichal Simek	status = "okay";
3951d4bd118SMichal Simek	/*
3961d4bd118SMichal Simek	 * This property should be removed for supporting UHS mode
3971d4bd118SMichal Simek	 */
3981d4bd118SMichal Simek	no-1-8-v;
399c821045fSMichal Simek	pinctrl-names = "default";
400c821045fSMichal Simek	pinctrl-0 = <&pinctrl_sdhci1_default>;
40169f8aec4SMichal Simek	xlnx,mio-bank = <1>;
402e2fc49e1SMichal Simek};
403e2fc49e1SMichal Simek
404e2fc49e1SMichal Simek&uart0 {
405e2fc49e1SMichal Simek	status = "okay";
406c821045fSMichal Simek	pinctrl-names = "default";
407c821045fSMichal Simek	pinctrl-0 = <&pinctrl_uart0_default>;
408e2fc49e1SMichal Simek};
409e2fc49e1SMichal Simek
410e2fc49e1SMichal Simek/* ULPI SMSC USB3320 */
411e2fc49e1SMichal Simek&usb0 {
412e2fc49e1SMichal Simek	status = "okay";
413c821045fSMichal Simek	pinctrl-names = "default";
414c821045fSMichal Simek	pinctrl-0 = <&pinctrl_usb0_default>;
415a09c2feaSMichal Simek	phy-names = "usb3-phy";
416a09c2feaSMichal Simek	phys = <&psgtr 2 PHY_TYPE_USB3 0 2>;
417b61c4ff9SMichal Simek};
418b61c4ff9SMichal Simek
419b61c4ff9SMichal Simek&dwc3_0 {
420b61c4ff9SMichal Simek	status = "okay";
421b61c4ff9SMichal Simek	dr_mode = "host";
422b61c4ff9SMichal Simek	snps,usb3_lpm_capable;
423a09c2feaSMichal Simek	maximum-speed = "super-speed";
424e2fc49e1SMichal Simek};
4257248f578SMichal Simek
4267248f578SMichal Simek&zynqmp_dpdma {
4277248f578SMichal Simek	status = "okay";
4287248f578SMichal Simek};
4297248f578SMichal Simek
4307248f578SMichal Simek&zynqmp_dpsub {
4317248f578SMichal Simek	status = "okay";
432a025f01dSMichal Simek	phy-names = "dp-phy0", "dp-phy1";
433a025f01dSMichal Simek	phys = <&psgtr 1 PHY_TYPE_DP 0 0>,
434a025f01dSMichal Simek	       <&psgtr 0 PHY_TYPE_DP 1 1>;
4357248f578SMichal Simek};
436