xref: /openbmc/linux/arch/arm64/boot/dts/xilinx/zynqmp-sm-k26-revA.dts (revision c506fe31d7220b088abd9312867849bc2ecf3f51)
17a4c31eeSMichal Simek// SPDX-License-Identifier: GPL-2.0
27a4c31eeSMichal Simek/*
37a4c31eeSMichal Simek * dts file for Xilinx ZynqMP SM-K26 rev1/B/A
47a4c31eeSMichal Simek *
57a4c31eeSMichal Simek * (C) Copyright 2020 - 2021, Xilinx, Inc.
67a4c31eeSMichal Simek *
77a4c31eeSMichal Simek * Michal Simek <michal.simek@xilinx.com>
87a4c31eeSMichal Simek */
97a4c31eeSMichal Simek
107a4c31eeSMichal Simek/dts-v1/;
117a4c31eeSMichal Simek
127a4c31eeSMichal Simek#include "zynqmp.dtsi"
137a4c31eeSMichal Simek#include "zynqmp-clk-ccf.dtsi"
147a4c31eeSMichal Simek#include <dt-bindings/input/input.h>
157a4c31eeSMichal Simek#include <dt-bindings/gpio/gpio.h>
167a4c31eeSMichal Simek#include <dt-bindings/phy/phy.h>
17*c506fe31SMichal Simek#include <dt-bindings/pinctrl/pinctrl-zynqmp.h>
187a4c31eeSMichal Simek
197a4c31eeSMichal Simek/ {
207a4c31eeSMichal Simek	model = "ZynqMP SM-K26 Rev1/B/A";
217a4c31eeSMichal Simek	compatible = "xlnx,zynqmp-sm-k26-rev1", "xlnx,zynqmp-sm-k26-revB",
227a4c31eeSMichal Simek		     "xlnx,zynqmp-sm-k26-revA", "xlnx,zynqmp-sm-k26",
237a4c31eeSMichal Simek		     "xlnx,zynqmp";
247a4c31eeSMichal Simek
257a4c31eeSMichal Simek	aliases {
267a4c31eeSMichal Simek		i2c0 = &i2c0;
277a4c31eeSMichal Simek		i2c1 = &i2c1;
287a4c31eeSMichal Simek		mmc0 = &sdhci0;
297a4c31eeSMichal Simek		mmc1 = &sdhci1;
307a4c31eeSMichal Simek		nvmem0 = &eeprom;
317a4c31eeSMichal Simek		nvmem1 = &eeprom_cc;
327a4c31eeSMichal Simek		rtc0 = &rtc;
337a4c31eeSMichal Simek		serial0 = &uart0;
347a4c31eeSMichal Simek		serial1 = &uart1;
357a4c31eeSMichal Simek		serial2 = &dcc;
367a4c31eeSMichal Simek		spi0 = &qspi;
377a4c31eeSMichal Simek		spi1 = &spi0;
387a4c31eeSMichal Simek		spi2 = &spi1;
397a4c31eeSMichal Simek		usb0 = &usb0;
407a4c31eeSMichal Simek		usb1 = &usb1;
417a4c31eeSMichal Simek	};
427a4c31eeSMichal Simek
437a4c31eeSMichal Simek	chosen {
447a4c31eeSMichal Simek		bootargs = "earlycon";
457a4c31eeSMichal Simek		stdout-path = "serial1:115200n8";
467a4c31eeSMichal Simek	};
477a4c31eeSMichal Simek
487a4c31eeSMichal Simek	memory@0 {
497a4c31eeSMichal Simek		device_type = "memory"; /* 4GB */
507a4c31eeSMichal Simek		reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>;
517a4c31eeSMichal Simek	};
527a4c31eeSMichal Simek
537a4c31eeSMichal Simek	gpio-keys {
547a4c31eeSMichal Simek		compatible = "gpio-keys";
557a4c31eeSMichal Simek		autorepeat;
56228e8a88SKrzysztof Kozlowski		key-fwuen {
577a4c31eeSMichal Simek			label = "fwuen";
587a4c31eeSMichal Simek			gpios = <&gpio 12 GPIO_ACTIVE_LOW>;
594a7f7eadSSrinivas Neeli			linux,code = <BTN_MISC>;
604a7f7eadSSrinivas Neeli			wakeup-source;
614a7f7eadSSrinivas Neeli			autorepeat;
627a4c31eeSMichal Simek		};
637a4c31eeSMichal Simek	};
647a4c31eeSMichal Simek
657a4c31eeSMichal Simek	leds {
667a4c31eeSMichal Simek		compatible = "gpio-leds";
677a4c31eeSMichal Simek		ds35-led {
687a4c31eeSMichal Simek			label = "heartbeat";
697a4c31eeSMichal Simek			gpios = <&gpio 7 GPIO_ACTIVE_HIGH>;
707a4c31eeSMichal Simek			linux,default-trigger = "heartbeat";
717a4c31eeSMichal Simek		};
727a4c31eeSMichal Simek
737a4c31eeSMichal Simek		ds36-led {
747a4c31eeSMichal Simek			label = "vbus_det";
757a4c31eeSMichal Simek			gpios = <&gpio 8 GPIO_ACTIVE_HIGH>;
767a4c31eeSMichal Simek			default-state = "on";
777a4c31eeSMichal Simek		};
787a4c31eeSMichal Simek	};
797a4c31eeSMichal Simek};
807a4c31eeSMichal Simek
8156bb4ed4SMichal Simek&modepin_gpio {
8256bb4ed4SMichal Simek	label = "modepin";
8356bb4ed4SMichal Simek};
8456bb4ed4SMichal Simek
857a4c31eeSMichal Simek&uart1 { /* MIO36/MIO37 */
867a4c31eeSMichal Simek	status = "okay";
877a4c31eeSMichal Simek};
887a4c31eeSMichal Simek
89*c506fe31SMichal Simek&pinctrl0 {
90*c506fe31SMichal Simek	status = "okay";
91*c506fe31SMichal Simek	pinctrl_sdhci0_default: sdhci0-default {
92*c506fe31SMichal Simek		conf {
93*c506fe31SMichal Simek			groups = "sdio0_0_grp";
94*c506fe31SMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
95*c506fe31SMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
96*c506fe31SMichal Simek			bias-disable;
97*c506fe31SMichal Simek		};
98*c506fe31SMichal Simek
99*c506fe31SMichal Simek		mux {
100*c506fe31SMichal Simek			groups = "sdio0_0_grp";
101*c506fe31SMichal Simek			function = "sdio0";
102*c506fe31SMichal Simek		};
103*c506fe31SMichal Simek	};
104*c506fe31SMichal Simek};
105*c506fe31SMichal Simek
1067a4c31eeSMichal Simek&qspi { /* MIO 0-5 - U143 */
1077a4c31eeSMichal Simek	status = "okay";
1085ac5794aSAmit Kumar Mahapatra	spi_flash: flash@0 { /* MT25QU512A */
1097a4c31eeSMichal Simek		compatible = "mt25qu512a", "jedec,spi-nor"; /* 64MB */
1107a4c31eeSMichal Simek		#address-cells = <1>;
1117a4c31eeSMichal Simek		#size-cells = <1>;
1127a4c31eeSMichal Simek		reg = <0>;
1137a4c31eeSMichal Simek		spi-tx-bus-width = <1>;
1147a4c31eeSMichal Simek		spi-rx-bus-width = <4>;
1157a4c31eeSMichal Simek		spi-max-frequency = <40000000>; /* 40MHz */
1167a4c31eeSMichal Simek		partition@0 {
1177a4c31eeSMichal Simek			label = "Image Selector";
1187a4c31eeSMichal Simek			reg = <0x0 0x80000>; /* 512KB */
1197a4c31eeSMichal Simek			read-only;
1207a4c31eeSMichal Simek			lock;
1217a4c31eeSMichal Simek		};
1227a4c31eeSMichal Simek		partition@80000 {
1237a4c31eeSMichal Simek			label = "Image Selector Golden";
1247a4c31eeSMichal Simek			reg = <0x80000 0x80000>; /* 512KB */
1257a4c31eeSMichal Simek			read-only;
1267a4c31eeSMichal Simek			lock;
1277a4c31eeSMichal Simek		};
1287a4c31eeSMichal Simek		partition@100000 {
1297a4c31eeSMichal Simek			label = "Persistent Register";
1307a4c31eeSMichal Simek			reg = <0x100000 0x20000>; /* 128KB */
1317a4c31eeSMichal Simek		};
1327a4c31eeSMichal Simek		partition@120000 {
1337a4c31eeSMichal Simek			label = "Persistent Register Backup";
1347a4c31eeSMichal Simek			reg = <0x120000 0x20000>; /* 128KB */
1357a4c31eeSMichal Simek		};
1367a4c31eeSMichal Simek		partition@140000 {
1377a4c31eeSMichal Simek			label = "Open_1";
1387a4c31eeSMichal Simek			reg = <0x140000 0xC0000>; /* 768KB */
1397a4c31eeSMichal Simek		};
1407a4c31eeSMichal Simek		partition@200000 {
1417a4c31eeSMichal Simek			label = "Image A (FSBL, PMU, ATF, U-Boot)";
1427a4c31eeSMichal Simek			reg = <0x200000 0xD00000>; /* 13MB */
1437a4c31eeSMichal Simek		};
1447a4c31eeSMichal Simek		partition@f00000 {
1457a4c31eeSMichal Simek			label = "ImgSel Image A Catch";
1467a4c31eeSMichal Simek			reg = <0xF00000 0x80000>; /* 512KB */
1477a4c31eeSMichal Simek			read-only;
1487a4c31eeSMichal Simek			lock;
1497a4c31eeSMichal Simek		};
1507a4c31eeSMichal Simek		partition@f80000 {
1517a4c31eeSMichal Simek			label = "Image B (FSBL, PMU, ATF, U-Boot)";
1527a4c31eeSMichal Simek			reg = <0xF80000 0xD00000>; /* 13MB */
1537a4c31eeSMichal Simek		};
1547a4c31eeSMichal Simek		partition@1c80000 {
1557a4c31eeSMichal Simek			label = "ImgSel Image B Catch";
1567a4c31eeSMichal Simek			reg = <0x1C80000 0x80000>; /* 512KB */
1577a4c31eeSMichal Simek			read-only;
1587a4c31eeSMichal Simek			lock;
1597a4c31eeSMichal Simek		};
1607a4c31eeSMichal Simek		partition@1d00000 {
1617a4c31eeSMichal Simek			label = "Open_2";
1627a4c31eeSMichal Simek			reg = <0x1D00000 0x100000>; /* 1MB */
1637a4c31eeSMichal Simek		};
1647a4c31eeSMichal Simek		partition@1e00000 {
1657a4c31eeSMichal Simek			label = "Recovery Image";
1667a4c31eeSMichal Simek			reg = <0x1E00000 0x200000>; /* 2MB */
1677a4c31eeSMichal Simek			read-only;
1687a4c31eeSMichal Simek			lock;
1697a4c31eeSMichal Simek		};
1707a4c31eeSMichal Simek		partition@2000000 {
1717a4c31eeSMichal Simek			label = "Recovery Image Backup";
1727a4c31eeSMichal Simek			reg = <0x2000000 0x200000>; /* 2MB */
1737a4c31eeSMichal Simek			read-only;
1747a4c31eeSMichal Simek			lock;
1757a4c31eeSMichal Simek		};
1767a4c31eeSMichal Simek		partition@2200000 {
1777a4c31eeSMichal Simek			label = "U-Boot storage variables";
1787a4c31eeSMichal Simek			reg = <0x2200000 0x20000>; /* 128KB */
1797a4c31eeSMichal Simek		};
1807a4c31eeSMichal Simek		partition@2220000 {
1817a4c31eeSMichal Simek			label = "U-Boot storage variables backup";
1827a4c31eeSMichal Simek			reg = <0x2220000 0x20000>; /* 128KB */
1837a4c31eeSMichal Simek		};
1847a4c31eeSMichal Simek		partition@2240000 {
1857a4c31eeSMichal Simek			label = "SHA256";
1865ac5794aSAmit Kumar Mahapatra			reg = <0x2240000 0x40000>; /* 256B but 256KB sector */
1877a4c31eeSMichal Simek			read-only;
1887a4c31eeSMichal Simek			lock;
1897a4c31eeSMichal Simek		};
1905ac5794aSAmit Kumar Mahapatra		partition@2280000 {
1915ac5794aSAmit Kumar Mahapatra			label = "Secure OS Storage";
1925ac5794aSAmit Kumar Mahapatra			reg = <0x2280000 0x20000>; /* 128KB */
1935ac5794aSAmit Kumar Mahapatra		};
1945ac5794aSAmit Kumar Mahapatra		partition@22A0000 {
1957a4c31eeSMichal Simek			label = "User";
1965ac5794aSAmit Kumar Mahapatra			reg = <0x22A0000 0x1d60000>; /* 29.375 MB */
1977a4c31eeSMichal Simek		};
1987a4c31eeSMichal Simek	};
1997a4c31eeSMichal Simek};
2007a4c31eeSMichal Simek
2017a4c31eeSMichal Simek&sdhci0 { /* MIO13-23 - 16GB emmc MTFC16GAPALBH-IT - U133A */
2027a4c31eeSMichal Simek	status = "okay";
203*c506fe31SMichal Simek	pinctrl-names = "default";
204*c506fe31SMichal Simek	pinctrl-0 = <&pinctrl_sdhci0_default>;
2057a4c31eeSMichal Simek	non-removable;
2067a4c31eeSMichal Simek	disable-wp;
2077a4c31eeSMichal Simek	bus-width = <8>;
2087a4c31eeSMichal Simek	xlnx,mio-bank = <0>;
209637902f7SMichal Simek	assigned-clock-rates = <187498123>;
2107a4c31eeSMichal Simek};
2117a4c31eeSMichal Simek
2127a4c31eeSMichal Simek&spi1 { /* MIO6, 9-11 */
2137a4c31eeSMichal Simek	status = "okay";
2147a4c31eeSMichal Simek	label = "TPM";
2157a4c31eeSMichal Simek	num-cs = <1>;
2167a4c31eeSMichal Simek	tpm@0 { /* slm9670 - U144 */
2177a4c31eeSMichal Simek		compatible = "infineon,slb9670", "tcg,tpm_tis-spi";
2187a4c31eeSMichal Simek		reg = <0>;
2197a4c31eeSMichal Simek		spi-max-frequency = <18500000>;
2207a4c31eeSMichal Simek	};
2217a4c31eeSMichal Simek};
2227a4c31eeSMichal Simek
2237a4c31eeSMichal Simek&i2c1 {
2247a4c31eeSMichal Simek	status = "okay";
2257a4c31eeSMichal Simek	clock-frequency = <400000>;
2267a4c31eeSMichal Simek	scl-gpios = <&gpio 24 GPIO_ACTIVE_HIGH>;
2277a4c31eeSMichal Simek	sda-gpios = <&gpio 25 GPIO_ACTIVE_HIGH>;
2287a4c31eeSMichal Simek
2297a4c31eeSMichal Simek	eeprom: eeprom@50 { /* u46 - also at address 0x58 */
2307a4c31eeSMichal Simek		compatible = "st,24c64", "atmel,24c64"; /* st m24c64 */
2317a4c31eeSMichal Simek		reg = <0x50>;
2327a4c31eeSMichal Simek		/* WP pin EE_WP_EN connected to slg7x644092@68 */
2337a4c31eeSMichal Simek	};
2347a4c31eeSMichal Simek
2357a4c31eeSMichal Simek	eeprom_cc: eeprom@51 { /* required by spec - also at address 0x59 */
2367a4c31eeSMichal Simek		compatible = "st,24c64", "atmel,24c64"; /* st m24c64 */
2377a4c31eeSMichal Simek		reg = <0x51>;
2387a4c31eeSMichal Simek	};
2397a4c31eeSMichal Simek
2407a4c31eeSMichal Simek	/* da9062@30 - u170 - also at address 0x31 */
2417a4c31eeSMichal Simek	/* da9131@33 - u167 */
2427a4c31eeSMichal Simek	da9131: pmic@33 {
2437a4c31eeSMichal Simek		compatible = "dlg,da9131";
2447a4c31eeSMichal Simek		reg = <0x33>;
2457a4c31eeSMichal Simek		regulators {
2467a4c31eeSMichal Simek			da9131_buck1: buck1 {
2477a4c31eeSMichal Simek				regulator-name = "da9131_buck1";
2487a4c31eeSMichal Simek				regulator-boot-on;
2497a4c31eeSMichal Simek				regulator-always-on;
2507a4c31eeSMichal Simek			};
2517a4c31eeSMichal Simek			da9131_buck2: buck2 {
2527a4c31eeSMichal Simek				regulator-name = "da9131_buck2";
2537a4c31eeSMichal Simek				regulator-boot-on;
2547a4c31eeSMichal Simek				regulator-always-on;
2557a4c31eeSMichal Simek			};
2567a4c31eeSMichal Simek		};
2577a4c31eeSMichal Simek	};
2587a4c31eeSMichal Simek
2597a4c31eeSMichal Simek	/* da9130@32 - u166 */
2607a4c31eeSMichal Simek	da9130: pmic@32 {
2617a4c31eeSMichal Simek		compatible = "dlg,da9130";
2627a4c31eeSMichal Simek		reg = <0x32>;
2637a4c31eeSMichal Simek		regulators {
2647a4c31eeSMichal Simek			da9130_buck1: buck1 {
2657a4c31eeSMichal Simek				regulator-name = "da9130_buck1";
2667a4c31eeSMichal Simek				regulator-boot-on;
2677a4c31eeSMichal Simek				regulator-always-on;
2687a4c31eeSMichal Simek			};
2697a4c31eeSMichal Simek		};
2707a4c31eeSMichal Simek	};
2717a4c31eeSMichal Simek
2727a4c31eeSMichal Simek	/* slg7x644091@70 - u168 NOT accessible due to address conflict with stdp4320 */
2737a4c31eeSMichal Simek	/*
2747a4c31eeSMichal Simek	 * stdp4320 - u27 FW has below two issues to be fixed in next board revision.
2757a4c31eeSMichal Simek	 * Device acknowledging to addresses 0x5C, 0x5D, 0x70, 0x72, 0x76.
2767a4c31eeSMichal Simek	 * Address conflict with slg7x644091@70 making both the devices NOT accessible.
2777a4c31eeSMichal Simek	 * With the FW fix, stdp4320 should respond to address 0x73 only.
2787a4c31eeSMichal Simek	 */
2797a4c31eeSMichal Simek	/* slg7x644092@68 - u169 */
2807a4c31eeSMichal Simek	/* Also connected via JA1C as C23/C24 */
2817a4c31eeSMichal Simek};
2827a4c31eeSMichal Simek
2837a4c31eeSMichal Simek&gpio {
2847a4c31eeSMichal Simek	status = "okay";
2857a4c31eeSMichal Simek	gpio-line-names = "QSPI_CLK", "QSPI_DQ1", "QSPI_DQ2", "QSPI_DQ3", "QSPI_DQ0", /* 0 - 4 */
2867a4c31eeSMichal Simek			  "QSPI_CS_B", "SPI_CLK", "LED1", "LED2", "SPI_CS_B", /* 5 - 9 */
2877a4c31eeSMichal Simek			  "SPI_MISO", "SPI_MOSI", "FWUEN", "EMMC_DAT0", "EMMC_DAT1", /* 10 - 14 */
2887a4c31eeSMichal Simek			  "EMMC_DAT2", "EMMC_DAT3", "EMMC_DAT4", "EMMC_DAT5", "EMMC_DAT6", /* 15 - 19 */
2897a4c31eeSMichal Simek			  "EMMC_DAT7", "EMMC_CMD", "EMMC_CLK", "EMMC_RST", "I2C1_SCL", /* 20 - 24 */
2907a4c31eeSMichal Simek			  "I2C1_SDA", "", "", "", "", /* 25 - 29 */
2917a4c31eeSMichal Simek			  "", "", "", "", "", /* 30 - 34 */
2927a4c31eeSMichal Simek			  "", "", "", "", "", /* 35 - 39 */
2937a4c31eeSMichal Simek			  "", "", "", "", "", /* 40 - 44 */
2947a4c31eeSMichal Simek			  "", "", "", "", "", /* 45 - 49 */
2957a4c31eeSMichal Simek			  "", "", "", "", "", /* 50 - 54 */
2967a4c31eeSMichal Simek			  "", "", "", "", "", /* 55 - 59 */
2977a4c31eeSMichal Simek			  "", "", "", "", "", /* 60 - 64 */
2987a4c31eeSMichal Simek			  "", "", "", "", "", /* 65 - 69 */
2997a4c31eeSMichal Simek			  "", "", "", "", "", /* 70 - 74 */
3007a4c31eeSMichal Simek			  "", "", "", /* 75 - 77, MIO end and EMIO start */
3017a4c31eeSMichal Simek			  "", "", /* 78 - 79 */
3027a4c31eeSMichal Simek			  "", "", "", "", "", /* 80 - 84 */
3037a4c31eeSMichal Simek			  "", "", "", "", "", /* 85 - 89 */
3047a4c31eeSMichal Simek			  "", "", "", "", "", /* 90 - 94 */
3057a4c31eeSMichal Simek			  "", "", "", "", "", /* 95 - 99 */
3067a4c31eeSMichal Simek			  "", "", "", "", "", /* 100 - 104 */
3077a4c31eeSMichal Simek			  "", "", "", "", "", /* 105 - 109 */
3087a4c31eeSMichal Simek			  "", "", "", "", "", /* 110 - 114 */
3097a4c31eeSMichal Simek			  "", "", "", "", "", /* 115 - 119 */
3107a4c31eeSMichal Simek			  "", "", "", "", "", /* 120 - 124 */
3117a4c31eeSMichal Simek			  "", "", "", "", "", /* 125 - 129 */
3127a4c31eeSMichal Simek			  "", "", "", "", "", /* 130 - 134 */
3137a4c31eeSMichal Simek			  "", "", "", "", "", /* 135 - 139 */
3147a4c31eeSMichal Simek			  "", "", "", "", "", /* 140 - 144 */
3157a4c31eeSMichal Simek			  "", "", "", "", "", /* 145 - 149 */
3167a4c31eeSMichal Simek			  "", "", "", "", "", /* 150 - 154 */
3177a4c31eeSMichal Simek			  "", "", "", "", "", /* 155 - 159 */
3187a4c31eeSMichal Simek			  "", "", "", "", "", /* 160 - 164 */
3197a4c31eeSMichal Simek			  "", "", "", "", "", /* 165 - 169 */
3203314962bSMichal Simek			  "", "", "", ""; /* 170 - 173 */
3217a4c31eeSMichal Simek};
32237e78949SParth Gajjar
323e05d2f96SMichal Simek&zynqmp_dpsub {
324e05d2f96SMichal Simek	status = "okay";
325e05d2f96SMichal Simek};
326e05d2f96SMichal Simek
327e05d2f96SMichal Simek&rtc {
328e05d2f96SMichal Simek	status = "okay";
329e05d2f96SMichal Simek};
330e05d2f96SMichal Simek
331e05d2f96SMichal Simek&lpd_dma_chan1 {
332e05d2f96SMichal Simek	status = "okay";
333e05d2f96SMichal Simek};
334e05d2f96SMichal Simek
335e05d2f96SMichal Simek&lpd_dma_chan2 {
336e05d2f96SMichal Simek	status = "okay";
337e05d2f96SMichal Simek};
338e05d2f96SMichal Simek
339e05d2f96SMichal Simek&lpd_dma_chan3 {
340e05d2f96SMichal Simek	status = "okay";
341e05d2f96SMichal Simek};
342e05d2f96SMichal Simek
343e05d2f96SMichal Simek&lpd_dma_chan4 {
344e05d2f96SMichal Simek	status = "okay";
345e05d2f96SMichal Simek};
346e05d2f96SMichal Simek
347e05d2f96SMichal Simek&lpd_dma_chan5 {
348e05d2f96SMichal Simek	status = "okay";
349e05d2f96SMichal Simek};
350e05d2f96SMichal Simek
351e05d2f96SMichal Simek&lpd_dma_chan6 {
352e05d2f96SMichal Simek	status = "okay";
353e05d2f96SMichal Simek};
354e05d2f96SMichal Simek
355e05d2f96SMichal Simek&lpd_dma_chan7 {
356e05d2f96SMichal Simek	status = "okay";
357e05d2f96SMichal Simek};
358e05d2f96SMichal Simek
359e05d2f96SMichal Simek&lpd_dma_chan8 {
360e05d2f96SMichal Simek	status = "okay";
361e05d2f96SMichal Simek};
362e05d2f96SMichal Simek
363e05d2f96SMichal Simek&fpd_dma_chan1 {
364e05d2f96SMichal Simek	status = "okay";
365e05d2f96SMichal Simek};
366e05d2f96SMichal Simek
367e05d2f96SMichal Simek&fpd_dma_chan2 {
368e05d2f96SMichal Simek	status = "okay";
369e05d2f96SMichal Simek};
370e05d2f96SMichal Simek
371e05d2f96SMichal Simek&fpd_dma_chan3 {
372e05d2f96SMichal Simek	status = "okay";
373e05d2f96SMichal Simek};
374e05d2f96SMichal Simek
375e05d2f96SMichal Simek&fpd_dma_chan4 {
376e05d2f96SMichal Simek	status = "okay";
377e05d2f96SMichal Simek};
378e05d2f96SMichal Simek
379e05d2f96SMichal Simek&fpd_dma_chan5 {
380e05d2f96SMichal Simek	status = "okay";
381e05d2f96SMichal Simek};
382e05d2f96SMichal Simek
383e05d2f96SMichal Simek&fpd_dma_chan6 {
384e05d2f96SMichal Simek	status = "okay";
385e05d2f96SMichal Simek};
386e05d2f96SMichal Simek
387e05d2f96SMichal Simek&fpd_dma_chan7 {
388e05d2f96SMichal Simek	status = "okay";
389e05d2f96SMichal Simek};
390e05d2f96SMichal Simek
391e05d2f96SMichal Simek&fpd_dma_chan8 {
392e05d2f96SMichal Simek	status = "okay";
393e05d2f96SMichal Simek};
394e05d2f96SMichal Simek
39537e78949SParth Gajjar&gpu {
39637e78949SParth Gajjar	status = "okay";
39737e78949SParth Gajjar};
398e05d2f96SMichal Simek
399e05d2f96SMichal Simek&lpd_watchdog {
400e05d2f96SMichal Simek	status = "okay";
401e05d2f96SMichal Simek};
402e05d2f96SMichal Simek
403e05d2f96SMichal Simek&watchdog0 {
404e05d2f96SMichal Simek	status = "okay";
405e05d2f96SMichal Simek};
406e05d2f96SMichal Simek
407e05d2f96SMichal Simek&cpu_opp_table {
408e05d2f96SMichal Simek	opp00 {
409e05d2f96SMichal Simek		opp-hz = /bits/ 64 <1333333333>;
410e05d2f96SMichal Simek	};
411e05d2f96SMichal Simek	opp01 {
412e05d2f96SMichal Simek		opp-hz = /bits/ 64 <666666666>;
413e05d2f96SMichal Simek	};
414e05d2f96SMichal Simek	opp02 {
415e05d2f96SMichal Simek		opp-hz = /bits/ 64 <444444444>;
416e05d2f96SMichal Simek	};
417e05d2f96SMichal Simek	opp03 {
418e05d2f96SMichal Simek		opp-hz = /bits/ 64 <333333333>;
419e05d2f96SMichal Simek	};
420e05d2f96SMichal Simek};
421