17a4c31eeSMichal Simek// SPDX-License-Identifier: GPL-2.0 27a4c31eeSMichal Simek/* 37a4c31eeSMichal Simek * dts file for Xilinx ZynqMP SM-K26 rev1/B/A 47a4c31eeSMichal Simek * 57a4c31eeSMichal Simek * (C) Copyright 2020 - 2021, Xilinx, Inc. 67a4c31eeSMichal Simek * 74e4ddd3dSMichal Simek * Michal Simek <michal.simek@amd.com> 87a4c31eeSMichal Simek */ 97a4c31eeSMichal Simek 107a4c31eeSMichal Simek/dts-v1/; 117a4c31eeSMichal Simek 127a4c31eeSMichal Simek#include "zynqmp.dtsi" 137a4c31eeSMichal Simek#include "zynqmp-clk-ccf.dtsi" 147a4c31eeSMichal Simek#include <dt-bindings/input/input.h> 157a4c31eeSMichal Simek#include <dt-bindings/gpio/gpio.h> 167a4c31eeSMichal Simek#include <dt-bindings/phy/phy.h> 17c506fe31SMichal Simek#include <dt-bindings/pinctrl/pinctrl-zynqmp.h> 187a4c31eeSMichal Simek 197a4c31eeSMichal Simek/ { 207a4c31eeSMichal Simek model = "ZynqMP SM-K26 Rev1/B/A"; 217a4c31eeSMichal Simek compatible = "xlnx,zynqmp-sm-k26-rev1", "xlnx,zynqmp-sm-k26-revB", 227a4c31eeSMichal Simek "xlnx,zynqmp-sm-k26-revA", "xlnx,zynqmp-sm-k26", 237a4c31eeSMichal Simek "xlnx,zynqmp"; 247a4c31eeSMichal Simek 257a4c31eeSMichal Simek aliases { 267a4c31eeSMichal Simek i2c0 = &i2c0; 277a4c31eeSMichal Simek i2c1 = &i2c1; 287a4c31eeSMichal Simek mmc0 = &sdhci0; 297a4c31eeSMichal Simek mmc1 = &sdhci1; 307a4c31eeSMichal Simek nvmem0 = &eeprom; 317a4c31eeSMichal Simek nvmem1 = &eeprom_cc; 327a4c31eeSMichal Simek rtc0 = &rtc; 337a4c31eeSMichal Simek serial0 = &uart0; 347a4c31eeSMichal Simek serial1 = &uart1; 357a4c31eeSMichal Simek serial2 = &dcc; 367a4c31eeSMichal Simek spi0 = &qspi; 377a4c31eeSMichal Simek spi1 = &spi0; 387a4c31eeSMichal Simek spi2 = &spi1; 397a4c31eeSMichal Simek usb0 = &usb0; 407a4c31eeSMichal Simek usb1 = &usb1; 417a4c31eeSMichal Simek }; 427a4c31eeSMichal Simek 437a4c31eeSMichal Simek chosen { 447a4c31eeSMichal Simek bootargs = "earlycon"; 457a4c31eeSMichal Simek stdout-path = "serial1:115200n8"; 467a4c31eeSMichal Simek }; 477a4c31eeSMichal Simek 487a4c31eeSMichal Simek memory@0 { 497a4c31eeSMichal Simek device_type = "memory"; /* 4GB */ 507a4c31eeSMichal Simek reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>; 517a4c31eeSMichal Simek }; 527a4c31eeSMichal Simek 53*0dffb878SSharath Kumar Dasari reserved-memory { 54*0dffb878SSharath Kumar Dasari #address-cells = <2>; 55*0dffb878SSharath Kumar Dasari #size-cells = <2>; 56*0dffb878SSharath Kumar Dasari ranges; 57*0dffb878SSharath Kumar Dasari 58*0dffb878SSharath Kumar Dasari pmu_region: pmu@7ff00000 { 59*0dffb878SSharath Kumar Dasari reg = <0x0 0x7ff00000 0x0 0x100000>; 60*0dffb878SSharath Kumar Dasari no-map; 61*0dffb878SSharath Kumar Dasari }; 62*0dffb878SSharath Kumar Dasari }; 63*0dffb878SSharath Kumar Dasari 647a4c31eeSMichal Simek gpio-keys { 657a4c31eeSMichal Simek compatible = "gpio-keys"; 667a4c31eeSMichal Simek autorepeat; 67228e8a88SKrzysztof Kozlowski key-fwuen { 687a4c31eeSMichal Simek label = "fwuen"; 697a4c31eeSMichal Simek gpios = <&gpio 12 GPIO_ACTIVE_LOW>; 704a7f7eadSSrinivas Neeli linux,code = <BTN_MISC>; 714a7f7eadSSrinivas Neeli wakeup-source; 724a7f7eadSSrinivas Neeli autorepeat; 737a4c31eeSMichal Simek }; 747a4c31eeSMichal Simek }; 757a4c31eeSMichal Simek 767a4c31eeSMichal Simek leds { 777a4c31eeSMichal Simek compatible = "gpio-leds"; 787a4c31eeSMichal Simek ds35-led { 797a4c31eeSMichal Simek label = "heartbeat"; 807a4c31eeSMichal Simek gpios = <&gpio 7 GPIO_ACTIVE_HIGH>; 817a4c31eeSMichal Simek linux,default-trigger = "heartbeat"; 827a4c31eeSMichal Simek }; 837a4c31eeSMichal Simek 847a4c31eeSMichal Simek ds36-led { 857a4c31eeSMichal Simek label = "vbus_det"; 867a4c31eeSMichal Simek gpios = <&gpio 8 GPIO_ACTIVE_HIGH>; 877a4c31eeSMichal Simek default-state = "on"; 887a4c31eeSMichal Simek }; 897a4c31eeSMichal Simek }; 90255118deSMichal Simek 91255118deSMichal Simek ams { 92255118deSMichal Simek compatible = "iio-hwmon"; 93255118deSMichal Simek io-channels = <&xilinx_ams 0>, <&xilinx_ams 1>, <&xilinx_ams 2>, 94255118deSMichal Simek <&xilinx_ams 3>, <&xilinx_ams 4>, <&xilinx_ams 5>, 95255118deSMichal Simek <&xilinx_ams 6>, <&xilinx_ams 7>, <&xilinx_ams 8>, 96255118deSMichal Simek <&xilinx_ams 9>, <&xilinx_ams 10>, <&xilinx_ams 11>, 97255118deSMichal Simek <&xilinx_ams 12>, <&xilinx_ams 13>, <&xilinx_ams 14>, 98255118deSMichal Simek <&xilinx_ams 15>, <&xilinx_ams 16>, <&xilinx_ams 17>, 99255118deSMichal Simek <&xilinx_ams 18>, <&xilinx_ams 19>, <&xilinx_ams 20>, 100255118deSMichal Simek <&xilinx_ams 21>, <&xilinx_ams 22>, <&xilinx_ams 23>, 101255118deSMichal Simek <&xilinx_ams 24>, <&xilinx_ams 25>, <&xilinx_ams 26>, 102255118deSMichal Simek <&xilinx_ams 27>, <&xilinx_ams 28>, <&xilinx_ams 29>; 103255118deSMichal Simek }; 1047a4c31eeSMichal Simek}; 1057a4c31eeSMichal Simek 10656bb4ed4SMichal Simek&modepin_gpio { 10756bb4ed4SMichal Simek label = "modepin"; 10856bb4ed4SMichal Simek}; 10956bb4ed4SMichal Simek 1107a4c31eeSMichal Simek&uart1 { /* MIO36/MIO37 */ 1117a4c31eeSMichal Simek status = "okay"; 1127a4c31eeSMichal Simek}; 1137a4c31eeSMichal Simek 114c506fe31SMichal Simek&pinctrl0 { 115c506fe31SMichal Simek status = "okay"; 116c506fe31SMichal Simek pinctrl_sdhci0_default: sdhci0-default { 117c506fe31SMichal Simek conf { 118c506fe31SMichal Simek groups = "sdio0_0_grp"; 119c506fe31SMichal Simek slew-rate = <SLEW_RATE_SLOW>; 120c506fe31SMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 121c506fe31SMichal Simek bias-disable; 122c506fe31SMichal Simek }; 123c506fe31SMichal Simek 124c506fe31SMichal Simek mux { 125c506fe31SMichal Simek groups = "sdio0_0_grp"; 126c506fe31SMichal Simek function = "sdio0"; 127c506fe31SMichal Simek }; 128c506fe31SMichal Simek }; 129c506fe31SMichal Simek}; 130c506fe31SMichal Simek 1317a4c31eeSMichal Simek&qspi { /* MIO 0-5 - U143 */ 1327a4c31eeSMichal Simek status = "okay"; 1335ac5794aSAmit Kumar Mahapatra spi_flash: flash@0 { /* MT25QU512A */ 1347a4c31eeSMichal Simek compatible = "mt25qu512a", "jedec,spi-nor"; /* 64MB */ 1357a4c31eeSMichal Simek #address-cells = <1>; 1367a4c31eeSMichal Simek #size-cells = <1>; 1377a4c31eeSMichal Simek reg = <0>; 1381d831cadSAmit Kumar Mahapatra spi-tx-bus-width = <4>; 1397a4c31eeSMichal Simek spi-rx-bus-width = <4>; 1407a4c31eeSMichal Simek spi-max-frequency = <40000000>; /* 40MHz */ 141153fc203SMichal Simek 142153fc203SMichal Simek partitions { 143153fc203SMichal Simek compatible = "fixed-partitions"; 144153fc203SMichal Simek #address-cells = <1>; 145153fc203SMichal Simek #size-cells = <1>; 146153fc203SMichal Simek 1477a4c31eeSMichal Simek partition@0 { 1487a4c31eeSMichal Simek label = "Image Selector"; 1497a4c31eeSMichal Simek reg = <0x0 0x80000>; /* 512KB */ 1507a4c31eeSMichal Simek read-only; 1517a4c31eeSMichal Simek lock; 1527a4c31eeSMichal Simek }; 1537a4c31eeSMichal Simek partition@80000 { 1547a4c31eeSMichal Simek label = "Image Selector Golden"; 1557a4c31eeSMichal Simek reg = <0x80000 0x80000>; /* 512KB */ 1567a4c31eeSMichal Simek read-only; 1577a4c31eeSMichal Simek lock; 1587a4c31eeSMichal Simek }; 1597a4c31eeSMichal Simek partition@100000 { 1607a4c31eeSMichal Simek label = "Persistent Register"; 1617a4c31eeSMichal Simek reg = <0x100000 0x20000>; /* 128KB */ 1627a4c31eeSMichal Simek }; 1637a4c31eeSMichal Simek partition@120000 { 1647a4c31eeSMichal Simek label = "Persistent Register Backup"; 1657a4c31eeSMichal Simek reg = <0x120000 0x20000>; /* 128KB */ 1667a4c31eeSMichal Simek }; 1677a4c31eeSMichal Simek partition@140000 { 1687a4c31eeSMichal Simek label = "Open_1"; 1697a4c31eeSMichal Simek reg = <0x140000 0xC0000>; /* 768KB */ 1707a4c31eeSMichal Simek }; 1717a4c31eeSMichal Simek partition@200000 { 1727a4c31eeSMichal Simek label = "Image A (FSBL, PMU, ATF, U-Boot)"; 1737a4c31eeSMichal Simek reg = <0x200000 0xD00000>; /* 13MB */ 1747a4c31eeSMichal Simek }; 1757a4c31eeSMichal Simek partition@f00000 { 1767a4c31eeSMichal Simek label = "ImgSel Image A Catch"; 1777a4c31eeSMichal Simek reg = <0xF00000 0x80000>; /* 512KB */ 1787a4c31eeSMichal Simek read-only; 1797a4c31eeSMichal Simek lock; 1807a4c31eeSMichal Simek }; 1817a4c31eeSMichal Simek partition@f80000 { 1827a4c31eeSMichal Simek label = "Image B (FSBL, PMU, ATF, U-Boot)"; 1837a4c31eeSMichal Simek reg = <0xF80000 0xD00000>; /* 13MB */ 1847a4c31eeSMichal Simek }; 1857a4c31eeSMichal Simek partition@1c80000 { 1867a4c31eeSMichal Simek label = "ImgSel Image B Catch"; 1877a4c31eeSMichal Simek reg = <0x1C80000 0x80000>; /* 512KB */ 1887a4c31eeSMichal Simek read-only; 1897a4c31eeSMichal Simek lock; 1907a4c31eeSMichal Simek }; 1917a4c31eeSMichal Simek partition@1d00000 { 1927a4c31eeSMichal Simek label = "Open_2"; 1937a4c31eeSMichal Simek reg = <0x1D00000 0x100000>; /* 1MB */ 1947a4c31eeSMichal Simek }; 1957a4c31eeSMichal Simek partition@1e00000 { 1967a4c31eeSMichal Simek label = "Recovery Image"; 1977a4c31eeSMichal Simek reg = <0x1E00000 0x200000>; /* 2MB */ 1987a4c31eeSMichal Simek read-only; 1997a4c31eeSMichal Simek lock; 2007a4c31eeSMichal Simek }; 2017a4c31eeSMichal Simek partition@2000000 { 2027a4c31eeSMichal Simek label = "Recovery Image Backup"; 2037a4c31eeSMichal Simek reg = <0x2000000 0x200000>; /* 2MB */ 2047a4c31eeSMichal Simek read-only; 2057a4c31eeSMichal Simek lock; 2067a4c31eeSMichal Simek }; 2077a4c31eeSMichal Simek partition@2200000 { 2087a4c31eeSMichal Simek label = "U-Boot storage variables"; 2097a4c31eeSMichal Simek reg = <0x2200000 0x20000>; /* 128KB */ 2107a4c31eeSMichal Simek }; 2117a4c31eeSMichal Simek partition@2220000 { 2127a4c31eeSMichal Simek label = "U-Boot storage variables backup"; 2137a4c31eeSMichal Simek reg = <0x2220000 0x20000>; /* 128KB */ 2147a4c31eeSMichal Simek }; 2157a4c31eeSMichal Simek partition@2240000 { 2167a4c31eeSMichal Simek label = "SHA256"; 2175ac5794aSAmit Kumar Mahapatra reg = <0x2240000 0x40000>; /* 256B but 256KB sector */ 2187a4c31eeSMichal Simek read-only; 2197a4c31eeSMichal Simek lock; 2207a4c31eeSMichal Simek }; 2215ac5794aSAmit Kumar Mahapatra partition@2280000 { 2225ac5794aSAmit Kumar Mahapatra label = "Secure OS Storage"; 2235ac5794aSAmit Kumar Mahapatra reg = <0x2280000 0x20000>; /* 128KB */ 2245ac5794aSAmit Kumar Mahapatra }; 2255ac5794aSAmit Kumar Mahapatra partition@22A0000 { 2267a4c31eeSMichal Simek label = "User"; 2275ac5794aSAmit Kumar Mahapatra reg = <0x22A0000 0x1d60000>; /* 29.375 MB */ 2287a4c31eeSMichal Simek }; 2297a4c31eeSMichal Simek }; 2307a4c31eeSMichal Simek }; 231153fc203SMichal Simek}; 2327a4c31eeSMichal Simek 2337a4c31eeSMichal Simek&sdhci0 { /* MIO13-23 - 16GB emmc MTFC16GAPALBH-IT - U133A */ 2347a4c31eeSMichal Simek status = "okay"; 235c506fe31SMichal Simek pinctrl-names = "default"; 236c506fe31SMichal Simek pinctrl-0 = <&pinctrl_sdhci0_default>; 2377a4c31eeSMichal Simek non-removable; 2387a4c31eeSMichal Simek disable-wp; 2397a4c31eeSMichal Simek bus-width = <8>; 2407a4c31eeSMichal Simek xlnx,mio-bank = <0>; 241637902f7SMichal Simek assigned-clock-rates = <187498123>; 2427a4c31eeSMichal Simek}; 2437a4c31eeSMichal Simek 2447a4c31eeSMichal Simek&spi1 { /* MIO6, 9-11 */ 2457a4c31eeSMichal Simek status = "okay"; 2467a4c31eeSMichal Simek label = "TPM"; 2477a4c31eeSMichal Simek num-cs = <1>; 2487a4c31eeSMichal Simek tpm@0 { /* slm9670 - U144 */ 2497a4c31eeSMichal Simek compatible = "infineon,slb9670", "tcg,tpm_tis-spi"; 2507a4c31eeSMichal Simek reg = <0>; 2517a4c31eeSMichal Simek spi-max-frequency = <18500000>; 2527a4c31eeSMichal Simek }; 2537a4c31eeSMichal Simek}; 2547a4c31eeSMichal Simek 2557a4c31eeSMichal Simek&i2c1 { 2567a4c31eeSMichal Simek status = "okay"; 2575be4fbbfSMichal Simek bootph-all; 2587a4c31eeSMichal Simek clock-frequency = <400000>; 259ee6c637fSManikanta Guntupalli scl-gpios = <&gpio 24 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 260ee6c637fSManikanta Guntupalli sda-gpios = <&gpio 25 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 2617a4c31eeSMichal Simek 2627a4c31eeSMichal Simek eeprom: eeprom@50 { /* u46 - also at address 0x58 */ 2635be4fbbfSMichal Simek bootph-all; 2647a4c31eeSMichal Simek compatible = "st,24c64", "atmel,24c64"; /* st m24c64 */ 2657a4c31eeSMichal Simek reg = <0x50>; 2667a4c31eeSMichal Simek /* WP pin EE_WP_EN connected to slg7x644092@68 */ 2677a4c31eeSMichal Simek }; 2687a4c31eeSMichal Simek 2697a4c31eeSMichal Simek eeprom_cc: eeprom@51 { /* required by spec - also at address 0x59 */ 2705be4fbbfSMichal Simek bootph-all; 2717a4c31eeSMichal Simek compatible = "st,24c64", "atmel,24c64"; /* st m24c64 */ 2727a4c31eeSMichal Simek reg = <0x51>; 2737a4c31eeSMichal Simek }; 2747a4c31eeSMichal Simek 2757a4c31eeSMichal Simek /* da9062@30 - u170 - also at address 0x31 */ 2767a4c31eeSMichal Simek /* da9131@33 - u167 */ 2777a4c31eeSMichal Simek da9131: pmic@33 { 2787a4c31eeSMichal Simek compatible = "dlg,da9131"; 2797a4c31eeSMichal Simek reg = <0x33>; 2807a4c31eeSMichal Simek regulators { 2817a4c31eeSMichal Simek da9131_buck1: buck1 { 2827a4c31eeSMichal Simek regulator-name = "da9131_buck1"; 2837a4c31eeSMichal Simek regulator-boot-on; 2847a4c31eeSMichal Simek regulator-always-on; 2857a4c31eeSMichal Simek }; 2867a4c31eeSMichal Simek da9131_buck2: buck2 { 2877a4c31eeSMichal Simek regulator-name = "da9131_buck2"; 2887a4c31eeSMichal Simek regulator-boot-on; 2897a4c31eeSMichal Simek regulator-always-on; 2907a4c31eeSMichal Simek }; 2917a4c31eeSMichal Simek }; 2927a4c31eeSMichal Simek }; 2937a4c31eeSMichal Simek 2947a4c31eeSMichal Simek /* da9130@32 - u166 */ 2957a4c31eeSMichal Simek da9130: pmic@32 { 2967a4c31eeSMichal Simek compatible = "dlg,da9130"; 2977a4c31eeSMichal Simek reg = <0x32>; 2987a4c31eeSMichal Simek regulators { 2997a4c31eeSMichal Simek da9130_buck1: buck1 { 3007a4c31eeSMichal Simek regulator-name = "da9130_buck1"; 3017a4c31eeSMichal Simek regulator-boot-on; 3027a4c31eeSMichal Simek regulator-always-on; 3037a4c31eeSMichal Simek }; 3047a4c31eeSMichal Simek }; 3057a4c31eeSMichal Simek }; 3067a4c31eeSMichal Simek 3077a4c31eeSMichal Simek /* slg7x644091@70 - u168 NOT accessible due to address conflict with stdp4320 */ 3087a4c31eeSMichal Simek /* 3097a4c31eeSMichal Simek * stdp4320 - u27 FW has below two issues to be fixed in next board revision. 3107a4c31eeSMichal Simek * Device acknowledging to addresses 0x5C, 0x5D, 0x70, 0x72, 0x76. 3117a4c31eeSMichal Simek * Address conflict with slg7x644091@70 making both the devices NOT accessible. 3127a4c31eeSMichal Simek * With the FW fix, stdp4320 should respond to address 0x73 only. 3137a4c31eeSMichal Simek */ 3147a4c31eeSMichal Simek /* slg7x644092@68 - u169 */ 3157a4c31eeSMichal Simek /* Also connected via JA1C as C23/C24 */ 3167a4c31eeSMichal Simek}; 3177a4c31eeSMichal Simek 3187a4c31eeSMichal Simek&gpio { 3197a4c31eeSMichal Simek status = "okay"; 3207a4c31eeSMichal Simek gpio-line-names = "QSPI_CLK", "QSPI_DQ1", "QSPI_DQ2", "QSPI_DQ3", "QSPI_DQ0", /* 0 - 4 */ 3217a4c31eeSMichal Simek "QSPI_CS_B", "SPI_CLK", "LED1", "LED2", "SPI_CS_B", /* 5 - 9 */ 3227a4c31eeSMichal Simek "SPI_MISO", "SPI_MOSI", "FWUEN", "EMMC_DAT0", "EMMC_DAT1", /* 10 - 14 */ 3237a4c31eeSMichal Simek "EMMC_DAT2", "EMMC_DAT3", "EMMC_DAT4", "EMMC_DAT5", "EMMC_DAT6", /* 15 - 19 */ 3247a4c31eeSMichal Simek "EMMC_DAT7", "EMMC_CMD", "EMMC_CLK", "EMMC_RST", "I2C1_SCL", /* 20 - 24 */ 3257a4c31eeSMichal Simek "I2C1_SDA", "", "", "", "", /* 25 - 29 */ 3267a4c31eeSMichal Simek "", "", "", "", "", /* 30 - 34 */ 3277a4c31eeSMichal Simek "", "", "", "", "", /* 35 - 39 */ 3287a4c31eeSMichal Simek "", "", "", "", "", /* 40 - 44 */ 3297a4c31eeSMichal Simek "", "", "", "", "", /* 45 - 49 */ 3307a4c31eeSMichal Simek "", "", "", "", "", /* 50 - 54 */ 3317a4c31eeSMichal Simek "", "", "", "", "", /* 55 - 59 */ 3327a4c31eeSMichal Simek "", "", "", "", "", /* 60 - 64 */ 3337a4c31eeSMichal Simek "", "", "", "", "", /* 65 - 69 */ 3347a4c31eeSMichal Simek "", "", "", "", "", /* 70 - 74 */ 3357a4c31eeSMichal Simek "", "", "", /* 75 - 77, MIO end and EMIO start */ 3367a4c31eeSMichal Simek "", "", /* 78 - 79 */ 3377a4c31eeSMichal Simek "", "", "", "", "", /* 80 - 84 */ 3387a4c31eeSMichal Simek "", "", "", "", "", /* 85 - 89 */ 3397a4c31eeSMichal Simek "", "", "", "", "", /* 90 - 94 */ 3407a4c31eeSMichal Simek "", "", "", "", "", /* 95 - 99 */ 3417a4c31eeSMichal Simek "", "", "", "", "", /* 100 - 104 */ 3427a4c31eeSMichal Simek "", "", "", "", "", /* 105 - 109 */ 3437a4c31eeSMichal Simek "", "", "", "", "", /* 110 - 114 */ 3447a4c31eeSMichal Simek "", "", "", "", "", /* 115 - 119 */ 3457a4c31eeSMichal Simek "", "", "", "", "", /* 120 - 124 */ 3467a4c31eeSMichal Simek "", "", "", "", "", /* 125 - 129 */ 3477a4c31eeSMichal Simek "", "", "", "", "", /* 130 - 134 */ 3487a4c31eeSMichal Simek "", "", "", "", "", /* 135 - 139 */ 3497a4c31eeSMichal Simek "", "", "", "", "", /* 140 - 144 */ 3507a4c31eeSMichal Simek "", "", "", "", "", /* 145 - 149 */ 3517a4c31eeSMichal Simek "", "", "", "", "", /* 150 - 154 */ 3527a4c31eeSMichal Simek "", "", "", "", "", /* 155 - 159 */ 3537a4c31eeSMichal Simek "", "", "", "", "", /* 160 - 164 */ 3547a4c31eeSMichal Simek "", "", "", "", "", /* 165 - 169 */ 3553314962bSMichal Simek "", "", "", ""; /* 170 - 173 */ 3567a4c31eeSMichal Simek}; 35737e78949SParth Gajjar 358255118deSMichal Simek&xilinx_ams { 359255118deSMichal Simek status = "okay"; 360255118deSMichal Simek}; 361255118deSMichal Simek 362255118deSMichal Simek&ams_ps { 363255118deSMichal Simek status = "okay"; 364255118deSMichal Simek}; 365255118deSMichal Simek 366255118deSMichal Simek&ams_pl { 367255118deSMichal Simek status = "okay"; 368255118deSMichal Simek}; 369255118deSMichal Simek 370e05d2f96SMichal Simek&zynqmp_dpsub { 371e05d2f96SMichal Simek status = "okay"; 372e05d2f96SMichal Simek}; 373e05d2f96SMichal Simek 374e05d2f96SMichal Simek&rtc { 375e05d2f96SMichal Simek status = "okay"; 376e05d2f96SMichal Simek}; 377e05d2f96SMichal Simek 378e05d2f96SMichal Simek&lpd_dma_chan1 { 379e05d2f96SMichal Simek status = "okay"; 380e05d2f96SMichal Simek}; 381e05d2f96SMichal Simek 382e05d2f96SMichal Simek&lpd_dma_chan2 { 383e05d2f96SMichal Simek status = "okay"; 384e05d2f96SMichal Simek}; 385e05d2f96SMichal Simek 386e05d2f96SMichal Simek&lpd_dma_chan3 { 387e05d2f96SMichal Simek status = "okay"; 388e05d2f96SMichal Simek}; 389e05d2f96SMichal Simek 390e05d2f96SMichal Simek&lpd_dma_chan4 { 391e05d2f96SMichal Simek status = "okay"; 392e05d2f96SMichal Simek}; 393e05d2f96SMichal Simek 394e05d2f96SMichal Simek&lpd_dma_chan5 { 395e05d2f96SMichal Simek status = "okay"; 396e05d2f96SMichal Simek}; 397e05d2f96SMichal Simek 398e05d2f96SMichal Simek&lpd_dma_chan6 { 399e05d2f96SMichal Simek status = "okay"; 400e05d2f96SMichal Simek}; 401e05d2f96SMichal Simek 402e05d2f96SMichal Simek&lpd_dma_chan7 { 403e05d2f96SMichal Simek status = "okay"; 404e05d2f96SMichal Simek}; 405e05d2f96SMichal Simek 406e05d2f96SMichal Simek&lpd_dma_chan8 { 407e05d2f96SMichal Simek status = "okay"; 408e05d2f96SMichal Simek}; 409e05d2f96SMichal Simek 410e05d2f96SMichal Simek&fpd_dma_chan1 { 411e05d2f96SMichal Simek status = "okay"; 412e05d2f96SMichal Simek}; 413e05d2f96SMichal Simek 414e05d2f96SMichal Simek&fpd_dma_chan2 { 415e05d2f96SMichal Simek status = "okay"; 416e05d2f96SMichal Simek}; 417e05d2f96SMichal Simek 418e05d2f96SMichal Simek&fpd_dma_chan3 { 419e05d2f96SMichal Simek status = "okay"; 420e05d2f96SMichal Simek}; 421e05d2f96SMichal Simek 422e05d2f96SMichal Simek&fpd_dma_chan4 { 423e05d2f96SMichal Simek status = "okay"; 424e05d2f96SMichal Simek}; 425e05d2f96SMichal Simek 426e05d2f96SMichal Simek&fpd_dma_chan5 { 427e05d2f96SMichal Simek status = "okay"; 428e05d2f96SMichal Simek}; 429e05d2f96SMichal Simek 430e05d2f96SMichal Simek&fpd_dma_chan6 { 431e05d2f96SMichal Simek status = "okay"; 432e05d2f96SMichal Simek}; 433e05d2f96SMichal Simek 434e05d2f96SMichal Simek&fpd_dma_chan7 { 435e05d2f96SMichal Simek status = "okay"; 436e05d2f96SMichal Simek}; 437e05d2f96SMichal Simek 438e05d2f96SMichal Simek&fpd_dma_chan8 { 439e05d2f96SMichal Simek status = "okay"; 440e05d2f96SMichal Simek}; 441e05d2f96SMichal Simek 44237e78949SParth Gajjar&gpu { 44337e78949SParth Gajjar status = "okay"; 44437e78949SParth Gajjar}; 445e05d2f96SMichal Simek 446e05d2f96SMichal Simek&lpd_watchdog { 447e05d2f96SMichal Simek status = "okay"; 448e05d2f96SMichal Simek}; 449e05d2f96SMichal Simek 450e05d2f96SMichal Simek&watchdog0 { 451e05d2f96SMichal Simek status = "okay"; 452e05d2f96SMichal Simek}; 453e05d2f96SMichal Simek 454e05d2f96SMichal Simek&cpu_opp_table { 455e05d2f96SMichal Simek opp00 { 456e05d2f96SMichal Simek opp-hz = /bits/ 64 <1333333333>; 457e05d2f96SMichal Simek }; 458e05d2f96SMichal Simek opp01 { 459e05d2f96SMichal Simek opp-hz = /bits/ 64 <666666666>; 460e05d2f96SMichal Simek }; 461e05d2f96SMichal Simek opp02 { 462e05d2f96SMichal Simek opp-hz = /bits/ 64 <444444444>; 463e05d2f96SMichal Simek }; 464e05d2f96SMichal Simek opp03 { 465e05d2f96SMichal Simek opp-hz = /bits/ 64 <333333333>; 466e05d2f96SMichal Simek }; 467e05d2f96SMichal Simek}; 468