xref: /openbmc/linux/arch/arm64/boot/dts/ti/k3-j784s4-main.dtsi (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
14664ebd8SApurva Nandan// SPDX-License-Identifier: GPL-2.0
24664ebd8SApurva Nandan/*
34664ebd8SApurva Nandan * Device Tree Source for J784S4 SoC Family Main Domain peripherals
44664ebd8SApurva Nandan *
54664ebd8SApurva Nandan * Copyright (C) 2022 Texas Instruments Incorporated - https://www.ti.com/
64664ebd8SApurva Nandan */
74664ebd8SApurva Nandan
84664ebd8SApurva Nandan&cbass_main {
94664ebd8SApurva Nandan	msmc_ram: sram@70000000 {
104664ebd8SApurva Nandan		compatible = "mmio-sram";
114664ebd8SApurva Nandan		reg = <0x00 0x70000000 0x00 0x800000>;
124664ebd8SApurva Nandan		#address-cells = <1>;
134664ebd8SApurva Nandan		#size-cells = <1>;
144664ebd8SApurva Nandan		ranges = <0x00 0x00 0x70000000 0x800000>;
154664ebd8SApurva Nandan
164664ebd8SApurva Nandan		atf-sram@0 {
174664ebd8SApurva Nandan			reg = <0x00 0x20000>;
184664ebd8SApurva Nandan		};
194664ebd8SApurva Nandan
204664ebd8SApurva Nandan		tifs-sram@1f0000 {
214664ebd8SApurva Nandan			reg = <0x1f0000 0x10000>;
224664ebd8SApurva Nandan		};
234664ebd8SApurva Nandan
244664ebd8SApurva Nandan		l3cache-sram@200000 {
254664ebd8SApurva Nandan			reg = <0x200000 0x200000>;
264664ebd8SApurva Nandan		};
274664ebd8SApurva Nandan	};
284664ebd8SApurva Nandan
294664ebd8SApurva Nandan	gic500: interrupt-controller@1800000 {
304664ebd8SApurva Nandan		compatible = "arm,gic-v3";
314664ebd8SApurva Nandan		#address-cells = <2>;
324664ebd8SApurva Nandan		#size-cells = <2>;
334664ebd8SApurva Nandan		ranges;
344664ebd8SApurva Nandan		#interrupt-cells = <3>;
354664ebd8SApurva Nandan		interrupt-controller;
364664ebd8SApurva Nandan		reg = <0x00 0x01800000 0x00 0x200000>, /* GICD */
374664ebd8SApurva Nandan		      <0x00 0x01900000 0x00 0x100000>, /* GICR */
384664ebd8SApurva Nandan		      <0x00 0x6f000000 0x00 0x2000>,   /* GICC */
394664ebd8SApurva Nandan		      <0x00 0x6f010000 0x00 0x1000>,   /* GICH */
404664ebd8SApurva Nandan		      <0x00 0x6f020000 0x00 0x2000>;   /* GICV */
414664ebd8SApurva Nandan
424664ebd8SApurva Nandan		/* vcpumntirq: virtual CPU interface maintenance interrupt */
434664ebd8SApurva Nandan		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
444664ebd8SApurva Nandan
454664ebd8SApurva Nandan		gic_its: msi-controller@1820000 {
464664ebd8SApurva Nandan			compatible = "arm,gic-v3-its";
474664ebd8SApurva Nandan			reg = <0x00 0x01820000 0x00 0x10000>;
484664ebd8SApurva Nandan			socionext,synquacer-pre-its = <0x1000000 0x400000>;
494664ebd8SApurva Nandan			msi-controller;
504664ebd8SApurva Nandan			#msi-cells = <1>;
514664ebd8SApurva Nandan		};
524664ebd8SApurva Nandan	};
534664ebd8SApurva Nandan
544664ebd8SApurva Nandan	main_gpio_intr: interrupt-controller@a00000 {
554664ebd8SApurva Nandan		compatible = "ti,sci-intr";
564664ebd8SApurva Nandan		reg = <0x00 0x00a00000 0x00 0x800>;
574664ebd8SApurva Nandan		ti,intr-trigger-type = <1>;
584664ebd8SApurva Nandan		interrupt-controller;
594664ebd8SApurva Nandan		interrupt-parent = <&gic500>;
604664ebd8SApurva Nandan		#interrupt-cells = <1>;
614664ebd8SApurva Nandan		ti,sci = <&sms>;
624664ebd8SApurva Nandan		ti,sci-dev-id = <10>;
6305a1f130SApelete Seketeli		ti,interrupt-ranges = <8 392 56>;
644664ebd8SApurva Nandan	};
654664ebd8SApurva Nandan
664664ebd8SApurva Nandan	main_pmx0: pinctrl@11c000 {
674664ebd8SApurva Nandan		compatible = "pinctrl-single";
684664ebd8SApurva Nandan		/* Proxy 0 addressing */
694664ebd8SApurva Nandan		reg = <0x00 0x11c000 0x00 0x120>;
704664ebd8SApurva Nandan		#pinctrl-cells = <1>;
714664ebd8SApurva Nandan		pinctrl-single,register-width = <32>;
724664ebd8SApurva Nandan		pinctrl-single,function-mask = <0xffffffff>;
734664ebd8SApurva Nandan	};
744664ebd8SApurva Nandan
755a41bcffSNishanth Menon	/* TIMERIO pad input CTRLMMR_TIMER*_CTRL registers */
765a41bcffSNishanth Menon	main_timerio_input: pinctrl@104200 {
775a41bcffSNishanth Menon		compatible = "pinctrl-single";
785a41bcffSNishanth Menon		reg = <0x00 0x104200 0x00 0x50>;
795a41bcffSNishanth Menon		#pinctrl-cells = <1>;
805a41bcffSNishanth Menon		pinctrl-single,register-width = <32>;
815a41bcffSNishanth Menon		pinctrl-single,function-mask = <0x00000007>;
825a41bcffSNishanth Menon	};
835a41bcffSNishanth Menon
845a41bcffSNishanth Menon	/* TIMERIO pad output CTCTRLMMR_TIMERIO*_CTRL registers */
855a41bcffSNishanth Menon	main_timerio_output: pinctrl@104280 {
865a41bcffSNishanth Menon		compatible = "pinctrl-single";
875a41bcffSNishanth Menon		reg = <0x00 0x104280 0x00 0x20>;
885a41bcffSNishanth Menon		#pinctrl-cells = <1>;
895a41bcffSNishanth Menon		pinctrl-single,register-width = <32>;
905a41bcffSNishanth Menon		pinctrl-single,function-mask = <0x0000001f>;
915a41bcffSNishanth Menon	};
925a41bcffSNishanth Menon
93a43f0ac3SJayesh Choudhary	main_crypto: crypto@4e00000 {
94a43f0ac3SJayesh Choudhary		compatible = "ti,j721e-sa2ul";
95a43f0ac3SJayesh Choudhary		reg = <0x00 0x4e00000 0x00 0x1200>;
96a43f0ac3SJayesh Choudhary		power-domains = <&k3_pds 369 TI_SCI_PD_EXCLUSIVE>;
97a43f0ac3SJayesh Choudhary		#address-cells = <2>;
98a43f0ac3SJayesh Choudhary		#size-cells = <2>;
99a43f0ac3SJayesh Choudhary		ranges = <0x00 0x04e00000 0x00 0x04e00000 0x00 0x30000>;
100a43f0ac3SJayesh Choudhary
101a43f0ac3SJayesh Choudhary		dmas = <&main_udmap 0xca40>, <&main_udmap 0x4a40>,
102a43f0ac3SJayesh Choudhary				<&main_udmap 0x4a41>;
103a43f0ac3SJayesh Choudhary		dma-names = "tx", "rx1", "rx2";
104a43f0ac3SJayesh Choudhary
105a43f0ac3SJayesh Choudhary		rng: rng@4e10000 {
106a43f0ac3SJayesh Choudhary			compatible = "inside-secure,safexcel-eip76";
107a43f0ac3SJayesh Choudhary			reg = <0x00 0x4e10000 0x00 0x7d>;
108a43f0ac3SJayesh Choudhary			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
109a43f0ac3SJayesh Choudhary		};
110a43f0ac3SJayesh Choudhary	};
111a43f0ac3SJayesh Choudhary
112833377cfSNishanth Menon	main_timer0: timer@2400000 {
113833377cfSNishanth Menon		compatible = "ti,am654-timer";
114833377cfSNishanth Menon		reg = <0x00 0x2400000 0x00 0x400>;
115833377cfSNishanth Menon		interrupts = <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
116833377cfSNishanth Menon		clocks = <&k3_clks 97 2>;
117833377cfSNishanth Menon		clock-names = "fck";
118833377cfSNishanth Menon		assigned-clocks = <&k3_clks 97 2>;
119833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 97 3>;
120833377cfSNishanth Menon		power-domains = <&k3_pds 97 TI_SCI_PD_EXCLUSIVE>;
121833377cfSNishanth Menon		ti,timer-pwm;
122833377cfSNishanth Menon	};
123833377cfSNishanth Menon
124833377cfSNishanth Menon	main_timer1: timer@2410000 {
125833377cfSNishanth Menon		compatible = "ti,am654-timer";
126833377cfSNishanth Menon		reg = <0x00 0x2410000 0x00 0x400>;
127833377cfSNishanth Menon		interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
128833377cfSNishanth Menon		clocks = <&k3_clks 98 2>;
129833377cfSNishanth Menon		clock-names = "fck";
130833377cfSNishanth Menon		assigned-clocks = <&k3_clks 98 2>;
131833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 98 3>;
132833377cfSNishanth Menon		power-domains = <&k3_pds 98 TI_SCI_PD_EXCLUSIVE>;
133833377cfSNishanth Menon		ti,timer-pwm;
134833377cfSNishanth Menon	};
135833377cfSNishanth Menon
136833377cfSNishanth Menon	main_timer2: timer@2420000 {
137833377cfSNishanth Menon		compatible = "ti,am654-timer";
138833377cfSNishanth Menon		reg = <0x00 0x2420000 0x00 0x400>;
139833377cfSNishanth Menon		interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
140833377cfSNishanth Menon		clocks = <&k3_clks 99 2>;
141833377cfSNishanth Menon		clock-names = "fck";
142833377cfSNishanth Menon		assigned-clocks = <&k3_clks 99 2>;
143833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 99 3>;
144833377cfSNishanth Menon		power-domains = <&k3_pds 99 TI_SCI_PD_EXCLUSIVE>;
145833377cfSNishanth Menon		ti,timer-pwm;
146833377cfSNishanth Menon	};
147833377cfSNishanth Menon
148833377cfSNishanth Menon	main_timer3: timer@2430000 {
149833377cfSNishanth Menon		compatible = "ti,am654-timer";
150833377cfSNishanth Menon		reg = <0x00 0x2430000 0x00 0x400>;
151833377cfSNishanth Menon		interrupts = <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>;
152833377cfSNishanth Menon		clocks = <&k3_clks 100 2>;
153833377cfSNishanth Menon		clock-names = "fck";
154833377cfSNishanth Menon		assigned-clocks = <&k3_clks 100 2>;
155833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 100 3>;
156833377cfSNishanth Menon		power-domains = <&k3_pds 100 TI_SCI_PD_EXCLUSIVE>;
157833377cfSNishanth Menon		ti,timer-pwm;
158833377cfSNishanth Menon	};
159833377cfSNishanth Menon
160833377cfSNishanth Menon	main_timer4: timer@2440000 {
161833377cfSNishanth Menon		compatible = "ti,am654-timer";
162833377cfSNishanth Menon		reg = <0x00 0x2440000 0x00 0x400>;
163833377cfSNishanth Menon		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>;
164833377cfSNishanth Menon		clocks = <&k3_clks 101 2>;
165833377cfSNishanth Menon		clock-names = "fck";
166833377cfSNishanth Menon		assigned-clocks = <&k3_clks 101 2>;
167833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 101 3>;
168833377cfSNishanth Menon		power-domains = <&k3_pds 101 TI_SCI_PD_EXCLUSIVE>;
169833377cfSNishanth Menon		ti,timer-pwm;
170833377cfSNishanth Menon	};
171833377cfSNishanth Menon
172833377cfSNishanth Menon	main_timer5: timer@2450000 {
173833377cfSNishanth Menon		compatible = "ti,am654-timer";
174833377cfSNishanth Menon		reg = <0x00 0x2450000 0x00 0x400>;
175833377cfSNishanth Menon		interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>;
176833377cfSNishanth Menon		clocks = <&k3_clks 102 2>;
177833377cfSNishanth Menon		clock-names = "fck";
178833377cfSNishanth Menon		assigned-clocks = <&k3_clks 102 2>;
179833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 102 3>;
180833377cfSNishanth Menon		power-domains = <&k3_pds 102 TI_SCI_PD_EXCLUSIVE>;
181833377cfSNishanth Menon		ti,timer-pwm;
182833377cfSNishanth Menon	};
183833377cfSNishanth Menon
184833377cfSNishanth Menon	main_timer6: timer@2460000 {
185833377cfSNishanth Menon		compatible = "ti,am654-timer";
186833377cfSNishanth Menon		reg = <0x00 0x2460000 0x00 0x400>;
187833377cfSNishanth Menon		interrupts = <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>;
188833377cfSNishanth Menon		clocks = <&k3_clks 103 2>;
189833377cfSNishanth Menon		clock-names = "fck";
190833377cfSNishanth Menon		assigned-clocks = <&k3_clks 103 2>;
191833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 103 3>;
192833377cfSNishanth Menon		power-domains = <&k3_pds 103 TI_SCI_PD_EXCLUSIVE>;
193833377cfSNishanth Menon		ti,timer-pwm;
194833377cfSNishanth Menon	};
195833377cfSNishanth Menon
196833377cfSNishanth Menon	main_timer7: timer@2470000 {
197833377cfSNishanth Menon		compatible = "ti,am654-timer";
198833377cfSNishanth Menon		reg = <0x00 0x2470000 0x00 0x400>;
199833377cfSNishanth Menon		interrupts = <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
200833377cfSNishanth Menon		clocks = <&k3_clks 104 2>;
201833377cfSNishanth Menon		clock-names = "fck";
202833377cfSNishanth Menon		assigned-clocks = <&k3_clks 104 2>;
203833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 104 3>;
204833377cfSNishanth Menon		power-domains = <&k3_pds 104 TI_SCI_PD_EXCLUSIVE>;
205833377cfSNishanth Menon		ti,timer-pwm;
206833377cfSNishanth Menon	};
207833377cfSNishanth Menon
208833377cfSNishanth Menon	main_timer8: timer@2480000 {
209833377cfSNishanth Menon		compatible = "ti,am654-timer";
210833377cfSNishanth Menon		reg = <0x00 0x2480000 0x00 0x400>;
211833377cfSNishanth Menon		interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>;
212833377cfSNishanth Menon		clocks = <&k3_clks 105 2>;
213833377cfSNishanth Menon		clock-names = "fck";
214833377cfSNishanth Menon		assigned-clocks = <&k3_clks 105 2>;
215833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 105 3>;
216833377cfSNishanth Menon		power-domains = <&k3_pds 105 TI_SCI_PD_EXCLUSIVE>;
217833377cfSNishanth Menon		ti,timer-pwm;
218833377cfSNishanth Menon	};
219833377cfSNishanth Menon
220833377cfSNishanth Menon	main_timer9: timer@2490000 {
221833377cfSNishanth Menon		compatible = "ti,am654-timer";
222833377cfSNishanth Menon		reg = <0x00 0x2490000 0x00 0x400>;
223833377cfSNishanth Menon		interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>;
224833377cfSNishanth Menon		clocks = <&k3_clks 106 2>;
225833377cfSNishanth Menon		clock-names = "fck";
226833377cfSNishanth Menon		assigned-clocks = <&k3_clks 106 2>;
227833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 106 3>;
228833377cfSNishanth Menon		power-domains = <&k3_pds 106 TI_SCI_PD_EXCLUSIVE>;
229833377cfSNishanth Menon		ti,timer-pwm;
230833377cfSNishanth Menon	};
231833377cfSNishanth Menon
232833377cfSNishanth Menon	main_timer10: timer@24a0000 {
233833377cfSNishanth Menon		compatible = "ti,am654-timer";
234833377cfSNishanth Menon		reg = <0x00 0x24a0000 0x00 0x400>;
235833377cfSNishanth Menon		interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>;
236833377cfSNishanth Menon		clocks = <&k3_clks 107 2>;
237833377cfSNishanth Menon		clock-names = "fck";
238833377cfSNishanth Menon		assigned-clocks = <&k3_clks 107 2>;
239833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 107 3>;
240833377cfSNishanth Menon		power-domains = <&k3_pds 107 TI_SCI_PD_EXCLUSIVE>;
241833377cfSNishanth Menon		ti,timer-pwm;
242833377cfSNishanth Menon	};
243833377cfSNishanth Menon
244833377cfSNishanth Menon	main_timer11: timer@24b0000 {
245833377cfSNishanth Menon		compatible = "ti,am654-timer";
246833377cfSNishanth Menon		reg = <0x00 0x24b0000 0x00 0x400>;
247833377cfSNishanth Menon		interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>;
248833377cfSNishanth Menon		clocks = <&k3_clks 108 2>;
249833377cfSNishanth Menon		clock-names = "fck";
250833377cfSNishanth Menon		assigned-clocks = <&k3_clks 108 2>;
251833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 108 3>;
252833377cfSNishanth Menon		power-domains = <&k3_pds 108 TI_SCI_PD_EXCLUSIVE>;
253833377cfSNishanth Menon		ti,timer-pwm;
254833377cfSNishanth Menon	};
255833377cfSNishanth Menon
256833377cfSNishanth Menon	main_timer12: timer@24c0000 {
257833377cfSNishanth Menon		compatible = "ti,am654-timer";
258833377cfSNishanth Menon		reg = <0x00 0x24c0000 0x00 0x400>;
259833377cfSNishanth Menon		interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>;
260833377cfSNishanth Menon		clocks = <&k3_clks 109 2>;
261833377cfSNishanth Menon		clock-names = "fck";
262833377cfSNishanth Menon		assigned-clocks = <&k3_clks 109 2>;
263833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 109 3>;
264833377cfSNishanth Menon		power-domains = <&k3_pds 109 TI_SCI_PD_EXCLUSIVE>;
265833377cfSNishanth Menon		ti,timer-pwm;
266833377cfSNishanth Menon	};
267833377cfSNishanth Menon
268833377cfSNishanth Menon	main_timer13: timer@24d0000 {
269833377cfSNishanth Menon		compatible = "ti,am654-timer";
270833377cfSNishanth Menon		reg = <0x00 0x24d0000 0x00 0x400>;
271833377cfSNishanth Menon		interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>;
272833377cfSNishanth Menon		clocks = <&k3_clks 110 2>;
273833377cfSNishanth Menon		clock-names = "fck";
274833377cfSNishanth Menon		assigned-clocks = <&k3_clks 110 2>;
275833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 110 3>;
276833377cfSNishanth Menon		power-domains = <&k3_pds 110 TI_SCI_PD_EXCLUSIVE>;
277833377cfSNishanth Menon		ti,timer-pwm;
278833377cfSNishanth Menon	};
279833377cfSNishanth Menon
280833377cfSNishanth Menon	main_timer14: timer@24e0000 {
281833377cfSNishanth Menon		compatible = "ti,am654-timer";
282833377cfSNishanth Menon		reg = <0x00 0x24e0000 0x00 0x400>;
283833377cfSNishanth Menon		interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
284833377cfSNishanth Menon		clocks = <&k3_clks 111 2>;
285833377cfSNishanth Menon		clock-names = "fck";
286833377cfSNishanth Menon		assigned-clocks = <&k3_clks 111 2>;
287833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 111 3>;
288833377cfSNishanth Menon		power-domains = <&k3_pds 111 TI_SCI_PD_EXCLUSIVE>;
289833377cfSNishanth Menon		ti,timer-pwm;
290833377cfSNishanth Menon	};
291833377cfSNishanth Menon
292833377cfSNishanth Menon	main_timer15: timer@24f0000 {
293833377cfSNishanth Menon		compatible = "ti,am654-timer";
294833377cfSNishanth Menon		reg = <0x00 0x24f0000 0x00 0x400>;
295833377cfSNishanth Menon		interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>;
296833377cfSNishanth Menon		clocks = <&k3_clks 112 2>;
297833377cfSNishanth Menon		clock-names = "fck";
298833377cfSNishanth Menon		assigned-clocks = <&k3_clks 112 2>;
299833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 112 3>;
300833377cfSNishanth Menon		power-domains = <&k3_pds 112 TI_SCI_PD_EXCLUSIVE>;
301833377cfSNishanth Menon		ti,timer-pwm;
302833377cfSNishanth Menon	};
303833377cfSNishanth Menon
304833377cfSNishanth Menon	main_timer16: timer@2500000 {
305833377cfSNishanth Menon		compatible = "ti,am654-timer";
306833377cfSNishanth Menon		reg = <0x00 0x2500000 0x00 0x400>;
307833377cfSNishanth Menon		interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
308833377cfSNishanth Menon		clocks = <&k3_clks 113 2>;
309833377cfSNishanth Menon		clock-names = "fck";
310833377cfSNishanth Menon		assigned-clocks = <&k3_clks 113 2>;
311833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 113 3>;
312833377cfSNishanth Menon		power-domains = <&k3_pds 113 TI_SCI_PD_EXCLUSIVE>;
313833377cfSNishanth Menon		ti,timer-pwm;
314833377cfSNishanth Menon	};
315833377cfSNishanth Menon
316833377cfSNishanth Menon	main_timer17: timer@2510000 {
317833377cfSNishanth Menon		compatible = "ti,am654-timer";
318833377cfSNishanth Menon		reg = <0x00 0x2510000 0x00 0x400>;
319833377cfSNishanth Menon		interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>;
320833377cfSNishanth Menon		clocks = <&k3_clks 114 2>;
321833377cfSNishanth Menon		clock-names = "fck";
322833377cfSNishanth Menon		assigned-clocks = <&k3_clks 114 2>;
323833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 114 3>;
324833377cfSNishanth Menon		power-domains = <&k3_pds 114 TI_SCI_PD_EXCLUSIVE>;
325833377cfSNishanth Menon		ti,timer-pwm;
326833377cfSNishanth Menon	};
327833377cfSNishanth Menon
328833377cfSNishanth Menon	main_timer18: timer@2520000 {
329833377cfSNishanth Menon		compatible = "ti,am654-timer";
330833377cfSNishanth Menon		reg = <0x00 0x2520000 0x00 0x400>;
331833377cfSNishanth Menon		interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
332833377cfSNishanth Menon		clocks = <&k3_clks 115 2>;
333833377cfSNishanth Menon		clock-names = "fck";
334833377cfSNishanth Menon		assigned-clocks = <&k3_clks 115 2>;
335833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 115 3>;
336833377cfSNishanth Menon		power-domains = <&k3_pds 115 TI_SCI_PD_EXCLUSIVE>;
337833377cfSNishanth Menon		ti,timer-pwm;
338833377cfSNishanth Menon	};
339833377cfSNishanth Menon
340833377cfSNishanth Menon	main_timer19: timer@2530000 {
341833377cfSNishanth Menon		compatible = "ti,am654-timer";
342833377cfSNishanth Menon		reg = <0x00 0x2530000 0x00 0x400>;
343833377cfSNishanth Menon		interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
344833377cfSNishanth Menon		clocks = <&k3_clks 116 2>;
345833377cfSNishanth Menon		clock-names = "fck";
346833377cfSNishanth Menon		assigned-clocks = <&k3_clks 116 2>;
347833377cfSNishanth Menon		assigned-clock-parents = <&k3_clks 116 3>;
348833377cfSNishanth Menon		power-domains = <&k3_pds 116 TI_SCI_PD_EXCLUSIVE>;
349833377cfSNishanth Menon		ti,timer-pwm;
350833377cfSNishanth Menon	};
351833377cfSNishanth Menon
3524664ebd8SApurva Nandan	main_uart0: serial@2800000 {
3534664ebd8SApurva Nandan		compatible = "ti,j721e-uart", "ti,am654-uart";
3544664ebd8SApurva Nandan		reg = <0x00 0x02800000 0x00 0x200>;
3554664ebd8SApurva Nandan		interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>;
3564664ebd8SApurva Nandan		current-speed = <115200>;
3574664ebd8SApurva Nandan		clocks = <&k3_clks 146 0>;
3584664ebd8SApurva Nandan		clock-names = "fclk";
3594664ebd8SApurva Nandan		power-domains = <&k3_pds 146 TI_SCI_PD_EXCLUSIVE>;
3604664ebd8SApurva Nandan		status = "disabled";
3614664ebd8SApurva Nandan	};
3624664ebd8SApurva Nandan
3634664ebd8SApurva Nandan	main_uart1: serial@2810000 {
3644664ebd8SApurva Nandan		compatible = "ti,j721e-uart", "ti,am654-uart";
3654664ebd8SApurva Nandan		reg = <0x00 0x02810000 0x00 0x200>;
3664664ebd8SApurva Nandan		interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>;
3674664ebd8SApurva Nandan		current-speed = <115200>;
3684664ebd8SApurva Nandan		clocks = <&k3_clks 388 0>;
3694664ebd8SApurva Nandan		clock-names = "fclk";
3704664ebd8SApurva Nandan		power-domains = <&k3_pds 388 TI_SCI_PD_EXCLUSIVE>;
3714664ebd8SApurva Nandan		status = "disabled";
3724664ebd8SApurva Nandan	};
3734664ebd8SApurva Nandan
3744664ebd8SApurva Nandan	main_uart2: serial@2820000 {
3754664ebd8SApurva Nandan		compatible = "ti,j721e-uart", "ti,am654-uart";
3764664ebd8SApurva Nandan		reg = <0x00 0x02820000 0x00 0x200>;
3774664ebd8SApurva Nandan		interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
3784664ebd8SApurva Nandan		current-speed = <115200>;
3794664ebd8SApurva Nandan		clocks = <&k3_clks 389 0>;
3804664ebd8SApurva Nandan		clock-names = "fclk";
3814664ebd8SApurva Nandan		power-domains = <&k3_pds 389 TI_SCI_PD_EXCLUSIVE>;
3824664ebd8SApurva Nandan		status = "disabled";
3834664ebd8SApurva Nandan	};
3844664ebd8SApurva Nandan
3854664ebd8SApurva Nandan	main_uart3: serial@2830000 {
3864664ebd8SApurva Nandan		compatible = "ti,j721e-uart", "ti,am654-uart";
3874664ebd8SApurva Nandan		reg = <0x00 0x02830000 0x00 0x200>;
3884664ebd8SApurva Nandan		interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>;
3894664ebd8SApurva Nandan		current-speed = <115200>;
3904664ebd8SApurva Nandan		clocks = <&k3_clks 390 0>;
3914664ebd8SApurva Nandan		clock-names = "fclk";
3924664ebd8SApurva Nandan		power-domains = <&k3_pds 390 TI_SCI_PD_EXCLUSIVE>;
3934664ebd8SApurva Nandan		status = "disabled";
3944664ebd8SApurva Nandan	};
3954664ebd8SApurva Nandan
3964664ebd8SApurva Nandan	main_uart4: serial@2840000 {
3974664ebd8SApurva Nandan		compatible = "ti,j721e-uart", "ti,am654-uart";
3984664ebd8SApurva Nandan		reg = <0x00 0x02840000 0x00 0x200>;
3994664ebd8SApurva Nandan		interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>;
4004664ebd8SApurva Nandan		current-speed = <115200>;
4014664ebd8SApurva Nandan		clocks = <&k3_clks 391 0>;
4024664ebd8SApurva Nandan		clock-names = "fclk";
4034664ebd8SApurva Nandan		power-domains = <&k3_pds 391 TI_SCI_PD_EXCLUSIVE>;
4044664ebd8SApurva Nandan		status = "disabled";
4054664ebd8SApurva Nandan	};
4064664ebd8SApurva Nandan
4074664ebd8SApurva Nandan	main_uart5: serial@2850000 {
4084664ebd8SApurva Nandan		compatible = "ti,j721e-uart", "ti,am654-uart";
4094664ebd8SApurva Nandan		reg = <0x00 0x02850000 0x00 0x200>;
4104664ebd8SApurva Nandan		interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
4114664ebd8SApurva Nandan		current-speed = <115200>;
4124664ebd8SApurva Nandan		clocks = <&k3_clks 392 0>;
4134664ebd8SApurva Nandan		clock-names = "fclk";
4144664ebd8SApurva Nandan		power-domains = <&k3_pds 392 TI_SCI_PD_EXCLUSIVE>;
4154664ebd8SApurva Nandan		status = "disabled";
4164664ebd8SApurva Nandan	};
4174664ebd8SApurva Nandan
4184664ebd8SApurva Nandan	main_uart6: serial@2860000 {
4194664ebd8SApurva Nandan		compatible = "ti,j721e-uart", "ti,am654-uart";
4204664ebd8SApurva Nandan		reg = <0x00 0x02860000 0x00 0x200>;
4214664ebd8SApurva Nandan		interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>;
4224664ebd8SApurva Nandan		current-speed = <115200>;
4234664ebd8SApurva Nandan		clocks = <&k3_clks 393 0>;
4244664ebd8SApurva Nandan		clock-names = "fclk";
4254664ebd8SApurva Nandan		power-domains = <&k3_pds 393 TI_SCI_PD_EXCLUSIVE>;
4264664ebd8SApurva Nandan		status = "disabled";
4274664ebd8SApurva Nandan	};
4284664ebd8SApurva Nandan
4294664ebd8SApurva Nandan	main_uart7: serial@2870000 {
4304664ebd8SApurva Nandan		compatible = "ti,j721e-uart", "ti,am654-uart";
4314664ebd8SApurva Nandan		reg = <0x00 0x02870000 0x00 0x200>;
4324664ebd8SApurva Nandan		interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
4334664ebd8SApurva Nandan		current-speed = <115200>;
4344664ebd8SApurva Nandan		clocks = <&k3_clks 394 0>;
4354664ebd8SApurva Nandan		clock-names = "fclk";
4364664ebd8SApurva Nandan		power-domains = <&k3_pds 394 TI_SCI_PD_EXCLUSIVE>;
4374664ebd8SApurva Nandan		status = "disabled";
4384664ebd8SApurva Nandan	};
4394664ebd8SApurva Nandan
4404664ebd8SApurva Nandan	main_uart8: serial@2880000 {
4414664ebd8SApurva Nandan		compatible = "ti,j721e-uart", "ti,am654-uart";
4424664ebd8SApurva Nandan		reg = <0x00 0x02880000 0x00 0x200>;
4434664ebd8SApurva Nandan		interrupts = <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>;
4444664ebd8SApurva Nandan		current-speed = <115200>;
4454664ebd8SApurva Nandan		clocks = <&k3_clks 395 0>;
4464664ebd8SApurva Nandan		clock-names = "fclk";
4474664ebd8SApurva Nandan		power-domains = <&k3_pds 395 TI_SCI_PD_EXCLUSIVE>;
4484664ebd8SApurva Nandan		status = "disabled";
4494664ebd8SApurva Nandan	};
4504664ebd8SApurva Nandan
4514664ebd8SApurva Nandan	main_uart9: serial@2890000 {
4524664ebd8SApurva Nandan		compatible = "ti,j721e-uart", "ti,am654-uart";
4534664ebd8SApurva Nandan		reg = <0x00 0x02890000 0x00 0x200>;
4544664ebd8SApurva Nandan		interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>;
4554664ebd8SApurva Nandan		current-speed = <115200>;
4564664ebd8SApurva Nandan		clocks = <&k3_clks 396 0>;
4574664ebd8SApurva Nandan		clock-names = "fclk";
4584664ebd8SApurva Nandan		power-domains = <&k3_pds 396 TI_SCI_PD_EXCLUSIVE>;
4594664ebd8SApurva Nandan		status = "disabled";
4604664ebd8SApurva Nandan	};
4614664ebd8SApurva Nandan
4624664ebd8SApurva Nandan	main_gpio0: gpio@600000 {
4634664ebd8SApurva Nandan		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
4644664ebd8SApurva Nandan		reg = <0x00 0x00600000 0x00 0x100>;
4654664ebd8SApurva Nandan		gpio-controller;
4664664ebd8SApurva Nandan		#gpio-cells = <2>;
4674664ebd8SApurva Nandan		interrupt-parent = <&main_gpio_intr>;
4684664ebd8SApurva Nandan		interrupts = <145>, <146>, <147>, <148>, <149>;
4694664ebd8SApurva Nandan		interrupt-controller;
4704664ebd8SApurva Nandan		#interrupt-cells = <2>;
4714664ebd8SApurva Nandan		ti,ngpio = <66>;
4724664ebd8SApurva Nandan		ti,davinci-gpio-unbanked = <0>;
4734664ebd8SApurva Nandan		power-domains = <&k3_pds 163 TI_SCI_PD_EXCLUSIVE>;
4744664ebd8SApurva Nandan		clocks = <&k3_clks 163 0>;
4754664ebd8SApurva Nandan		clock-names = "gpio";
4764664ebd8SApurva Nandan		status = "disabled";
4774664ebd8SApurva Nandan	};
4784664ebd8SApurva Nandan
4794664ebd8SApurva Nandan	main_gpio2: gpio@610000 {
4804664ebd8SApurva Nandan		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
4814664ebd8SApurva Nandan		reg = <0x00 0x00610000 0x00 0x100>;
4824664ebd8SApurva Nandan		gpio-controller;
4834664ebd8SApurva Nandan		#gpio-cells = <2>;
4844664ebd8SApurva Nandan		interrupt-parent = <&main_gpio_intr>;
4854664ebd8SApurva Nandan		interrupts = <154>, <155>, <156>, <157>, <158>;
4864664ebd8SApurva Nandan		interrupt-controller;
4874664ebd8SApurva Nandan		#interrupt-cells = <2>;
4884664ebd8SApurva Nandan		ti,ngpio = <66>;
4894664ebd8SApurva Nandan		ti,davinci-gpio-unbanked = <0>;
4904664ebd8SApurva Nandan		power-domains = <&k3_pds 164 TI_SCI_PD_EXCLUSIVE>;
4914664ebd8SApurva Nandan		clocks = <&k3_clks 164 0>;
4924664ebd8SApurva Nandan		clock-names = "gpio";
4934664ebd8SApurva Nandan		status = "disabled";
4944664ebd8SApurva Nandan	};
4954664ebd8SApurva Nandan
4964664ebd8SApurva Nandan	main_gpio4: gpio@620000 {
4974664ebd8SApurva Nandan		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
4984664ebd8SApurva Nandan		reg = <0x00 0x00620000 0x00 0x100>;
4994664ebd8SApurva Nandan		gpio-controller;
5004664ebd8SApurva Nandan		#gpio-cells = <2>;
5014664ebd8SApurva Nandan		interrupt-parent = <&main_gpio_intr>;
5024664ebd8SApurva Nandan		interrupts = <163>, <164>, <165>, <166>, <167>;
5034664ebd8SApurva Nandan		interrupt-controller;
5044664ebd8SApurva Nandan		#interrupt-cells = <2>;
5054664ebd8SApurva Nandan		ti,ngpio = <66>;
5064664ebd8SApurva Nandan		ti,davinci-gpio-unbanked = <0>;
5074664ebd8SApurva Nandan		power-domains = <&k3_pds 165 TI_SCI_PD_EXCLUSIVE>;
5084664ebd8SApurva Nandan		clocks = <&k3_clks 165 0>;
5094664ebd8SApurva Nandan		clock-names = "gpio";
5104664ebd8SApurva Nandan		status = "disabled";
5114664ebd8SApurva Nandan	};
5124664ebd8SApurva Nandan
5134664ebd8SApurva Nandan	main_gpio6: gpio@630000 {
5144664ebd8SApurva Nandan		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
5154664ebd8SApurva Nandan		reg = <0x00 0x00630000 0x00 0x100>;
5164664ebd8SApurva Nandan		gpio-controller;
5174664ebd8SApurva Nandan		#gpio-cells = <2>;
5184664ebd8SApurva Nandan		interrupt-parent = <&main_gpio_intr>;
5194664ebd8SApurva Nandan		interrupts = <172>, <173>, <174>, <175>, <176>;
5204664ebd8SApurva Nandan		interrupt-controller;
5214664ebd8SApurva Nandan		#interrupt-cells = <2>;
5224664ebd8SApurva Nandan		ti,ngpio = <66>;
5234664ebd8SApurva Nandan		ti,davinci-gpio-unbanked = <0>;
5244664ebd8SApurva Nandan		power-domains = <&k3_pds 166 TI_SCI_PD_EXCLUSIVE>;
5254664ebd8SApurva Nandan		clocks = <&k3_clks 166 0>;
5264664ebd8SApurva Nandan		clock-names = "gpio";
5274664ebd8SApurva Nandan		status = "disabled";
5284664ebd8SApurva Nandan	};
5294664ebd8SApurva Nandan
5304664ebd8SApurva Nandan	main_i2c0: i2c@2000000 {
5314664ebd8SApurva Nandan		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
5324664ebd8SApurva Nandan		reg = <0x00 0x02000000 0x00 0x100>;
5334664ebd8SApurva Nandan		interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>;
5344664ebd8SApurva Nandan		#address-cells = <1>;
5354664ebd8SApurva Nandan		#size-cells = <0>;
5364664ebd8SApurva Nandan		clocks = <&k3_clks 270 2>;
5374664ebd8SApurva Nandan		clock-names = "fck";
5384664ebd8SApurva Nandan		power-domains = <&k3_pds 270 TI_SCI_PD_EXCLUSIVE>;
5394664ebd8SApurva Nandan		status = "disabled";
5404664ebd8SApurva Nandan	};
5414664ebd8SApurva Nandan
5424664ebd8SApurva Nandan	main_i2c1: i2c@2010000 {
5434664ebd8SApurva Nandan		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
5444664ebd8SApurva Nandan		reg = <0x00 0x02010000 0x00 0x100>;
5454664ebd8SApurva Nandan		interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>;
5464664ebd8SApurva Nandan		#address-cells = <1>;
5474664ebd8SApurva Nandan		#size-cells = <0>;
5484664ebd8SApurva Nandan		clocks = <&k3_clks 271 2>;
5494664ebd8SApurva Nandan		clock-names = "fck";
5504664ebd8SApurva Nandan		power-domains = <&k3_pds 271 TI_SCI_PD_EXCLUSIVE>;
5514664ebd8SApurva Nandan		status = "disabled";
5524664ebd8SApurva Nandan	};
5534664ebd8SApurva Nandan
5544664ebd8SApurva Nandan	main_i2c2: i2c@2020000 {
5554664ebd8SApurva Nandan		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
5564664ebd8SApurva Nandan		reg = <0x00 0x02020000 0x00 0x100>;
5574664ebd8SApurva Nandan		interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>;
5584664ebd8SApurva Nandan		#address-cells = <1>;
5594664ebd8SApurva Nandan		#size-cells = <0>;
5604664ebd8SApurva Nandan		clocks = <&k3_clks 272 2>;
5614664ebd8SApurva Nandan		clock-names = "fck";
5624664ebd8SApurva Nandan		power-domains = <&k3_pds 272 TI_SCI_PD_EXCLUSIVE>;
5634664ebd8SApurva Nandan		status = "disabled";
5644664ebd8SApurva Nandan	};
5654664ebd8SApurva Nandan
5664664ebd8SApurva Nandan	main_i2c3: i2c@2030000 {
5674664ebd8SApurva Nandan		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
5684664ebd8SApurva Nandan		reg = <0x00 0x02030000 0x00 0x100>;
5694664ebd8SApurva Nandan		interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>;
5704664ebd8SApurva Nandan		#address-cells = <1>;
5714664ebd8SApurva Nandan		#size-cells = <0>;
5724664ebd8SApurva Nandan		clocks = <&k3_clks 273 2>;
5734664ebd8SApurva Nandan		clock-names = "fck";
5744664ebd8SApurva Nandan		power-domains = <&k3_pds 273 TI_SCI_PD_EXCLUSIVE>;
5754664ebd8SApurva Nandan		status = "disabled";
5764664ebd8SApurva Nandan	};
5774664ebd8SApurva Nandan
5784664ebd8SApurva Nandan	main_i2c4: i2c@2040000 {
5794664ebd8SApurva Nandan		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
5804664ebd8SApurva Nandan		reg = <0x00 0x02040000 0x00 0x100>;
5814664ebd8SApurva Nandan		interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>;
5824664ebd8SApurva Nandan		#address-cells = <1>;
5834664ebd8SApurva Nandan		#size-cells = <0>;
5844664ebd8SApurva Nandan		clocks = <&k3_clks 274 2>;
5854664ebd8SApurva Nandan		clock-names = "fck";
5864664ebd8SApurva Nandan		power-domains = <&k3_pds 274 TI_SCI_PD_EXCLUSIVE>;
5874664ebd8SApurva Nandan		status = "disabled";
5884664ebd8SApurva Nandan	};
5894664ebd8SApurva Nandan
5904664ebd8SApurva Nandan	main_i2c5: i2c@2050000 {
5914664ebd8SApurva Nandan		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
5924664ebd8SApurva Nandan		reg = <0x00 0x02050000 0x00 0x100>;
5934664ebd8SApurva Nandan		interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>;
5944664ebd8SApurva Nandan		#address-cells = <1>;
5954664ebd8SApurva Nandan		#size-cells = <0>;
5964664ebd8SApurva Nandan		clocks = <&k3_clks 275 2>;
5974664ebd8SApurva Nandan		clock-names = "fck";
5984664ebd8SApurva Nandan		power-domains = <&k3_pds 275 TI_SCI_PD_EXCLUSIVE>;
5994664ebd8SApurva Nandan		status = "disabled";
6004664ebd8SApurva Nandan	};
6014664ebd8SApurva Nandan
6024664ebd8SApurva Nandan	main_i2c6: i2c@2060000 {
6034664ebd8SApurva Nandan		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
6044664ebd8SApurva Nandan		reg = <0x00 0x02060000 0x00 0x100>;
6054664ebd8SApurva Nandan		interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
6064664ebd8SApurva Nandan		#address-cells = <1>;
6074664ebd8SApurva Nandan		#size-cells = <0>;
6084664ebd8SApurva Nandan		clocks = <&k3_clks 276 2>;
6094664ebd8SApurva Nandan		clock-names = "fck";
6104664ebd8SApurva Nandan		power-domains = <&k3_pds 276 TI_SCI_PD_EXCLUSIVE>;
6114664ebd8SApurva Nandan		status = "disabled";
6124664ebd8SApurva Nandan	};
6134664ebd8SApurva Nandan
6144664ebd8SApurva Nandan	main_sdhci0: mmc@4f80000 {
6154664ebd8SApurva Nandan		compatible = "ti,j721e-sdhci-8bit";
6164664ebd8SApurva Nandan		reg = <0x00 0x04f80000 0x00 0x1000>,
6174664ebd8SApurva Nandan		      <0x00 0x04f88000 0x00 0x400>;
6184664ebd8SApurva Nandan		interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
6194664ebd8SApurva Nandan		power-domains = <&k3_pds 140 TI_SCI_PD_EXCLUSIVE>;
6204664ebd8SApurva Nandan		clocks = <&k3_clks 140 1>, <&k3_clks 140 2>;
6214664ebd8SApurva Nandan		clock-names = "clk_ahb", "clk_xin";
6224664ebd8SApurva Nandan		assigned-clocks = <&k3_clks 140 2>;
6234664ebd8SApurva Nandan		assigned-clock-parents = <&k3_clks 140 3>;
6244664ebd8SApurva Nandan		bus-width = <8>;
6254664ebd8SApurva Nandan		ti,otap-del-sel-legacy = <0x0>;
6264664ebd8SApurva Nandan		ti,otap-del-sel-mmc-hs = <0x0>;
6274664ebd8SApurva Nandan		ti,otap-del-sel-ddr52 = <0x6>;
6284664ebd8SApurva Nandan		ti,otap-del-sel-hs200 = <0x8>;
6294664ebd8SApurva Nandan		ti,otap-del-sel-hs400 = <0x5>;
6304664ebd8SApurva Nandan		ti,itap-del-sel-legacy = <0x10>;
6314664ebd8SApurva Nandan		ti,itap-del-sel-mmc-hs = <0xa>;
6324664ebd8SApurva Nandan		ti,strobe-sel = <0x77>;
6334664ebd8SApurva Nandan		ti,clkbuf-sel = <0x7>;
6344664ebd8SApurva Nandan		ti,trm-icp = <0x8>;
6354664ebd8SApurva Nandan		mmc-ddr-1_8v;
6364664ebd8SApurva Nandan		mmc-hs200-1_8v;
6374664ebd8SApurva Nandan		mmc-hs400-1_8v;
6384664ebd8SApurva Nandan		dma-coherent;
6394664ebd8SApurva Nandan		status = "disabled";
6404664ebd8SApurva Nandan	};
6414664ebd8SApurva Nandan
6424664ebd8SApurva Nandan	main_sdhci1: mmc@4fb0000 {
6434664ebd8SApurva Nandan		compatible = "ti,j721e-sdhci-4bit";
6444664ebd8SApurva Nandan		reg = <0x00 0x04fb0000 0x00 0x1000>,
6454664ebd8SApurva Nandan		      <0x00 0x04fb8000 0x00 0x400>;
6464664ebd8SApurva Nandan		interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
6474664ebd8SApurva Nandan		power-domains = <&k3_pds 141 TI_SCI_PD_EXCLUSIVE>;
6484664ebd8SApurva Nandan		clocks = <&k3_clks 141 3>, <&k3_clks 141 4>;
6494664ebd8SApurva Nandan		clock-names = "clk_ahb", "clk_xin";
6504664ebd8SApurva Nandan		assigned-clocks = <&k3_clks 141 4>;
6514664ebd8SApurva Nandan		assigned-clock-parents = <&k3_clks 141 5>;
6524664ebd8SApurva Nandan		bus-width = <4>;
6534664ebd8SApurva Nandan		ti,otap-del-sel-legacy = <0x0>;
6544664ebd8SApurva Nandan		ti,otap-del-sel-sd-hs = <0x0>;
6554664ebd8SApurva Nandan		ti,otap-del-sel-sdr12 = <0xf>;
6564664ebd8SApurva Nandan		ti,otap-del-sel-sdr25 = <0xf>;
6574664ebd8SApurva Nandan		ti,otap-del-sel-sdr50 = <0xc>;
6584664ebd8SApurva Nandan		ti,otap-del-sel-sdr104 = <0x5>;
6594664ebd8SApurva Nandan		ti,otap-del-sel-ddr50 = <0xc>;
6604664ebd8SApurva Nandan		ti,itap-del-sel-legacy = <0x0>;
6614664ebd8SApurva Nandan		ti,itap-del-sel-sd-hs = <0x0>;
6624664ebd8SApurva Nandan		ti,itap-del-sel-sdr12 = <0x0>;
6634664ebd8SApurva Nandan		ti,itap-del-sel-sdr25 = <0x0>;
6644664ebd8SApurva Nandan		ti,clkbuf-sel = <0x7>;
6654664ebd8SApurva Nandan		ti,trm-icp = <0x8>;
6664664ebd8SApurva Nandan		dma-coherent;
6674664ebd8SApurva Nandan		sdhci-caps-mask = <0x00000003 0x00000000>;
6684664ebd8SApurva Nandan		no-1-8-v;
6694664ebd8SApurva Nandan		status = "disabled";
6704664ebd8SApurva Nandan	};
6714664ebd8SApurva Nandan
6724664ebd8SApurva Nandan	main_navss: bus@30000000 {
673*3a408698SApurva Nandan		bootph-all;
6744664ebd8SApurva Nandan		compatible = "simple-bus";
6754664ebd8SApurva Nandan		#address-cells = <2>;
6764664ebd8SApurva Nandan		#size-cells = <2>;
6774664ebd8SApurva Nandan		ranges = <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>;
678436b2886SJayesh Choudhary		ti,sci-dev-id = <280>;
6794664ebd8SApurva Nandan		dma-coherent;
6804664ebd8SApurva Nandan		dma-ranges;
6814664ebd8SApurva Nandan
6824664ebd8SApurva Nandan		main_navss_intr: interrupt-controller@310e0000 {
6834664ebd8SApurva Nandan			compatible = "ti,sci-intr";
6844664ebd8SApurva Nandan			reg = <0x00 0x310e0000 0x00 0x4000>;
6854664ebd8SApurva Nandan			ti,intr-trigger-type = <4>;
6864664ebd8SApurva Nandan			interrupt-controller;
6874664ebd8SApurva Nandan			interrupt-parent = <&gic500>;
6884664ebd8SApurva Nandan			#interrupt-cells = <1>;
6894664ebd8SApurva Nandan			ti,sci = <&sms>;
6904664ebd8SApurva Nandan			ti,sci-dev-id = <283>;
6914664ebd8SApurva Nandan			ti,interrupt-ranges = <0 64 64>,
6924664ebd8SApurva Nandan					      <64 448 64>,
6934664ebd8SApurva Nandan					      <128 672 64>;
6944664ebd8SApurva Nandan		};
6954664ebd8SApurva Nandan
6964664ebd8SApurva Nandan		main_udmass_inta: msi-controller@33d00000 {
6974664ebd8SApurva Nandan			compatible = "ti,sci-inta";
6984664ebd8SApurva Nandan			reg = <0x00 0x33d00000 0x00 0x100000>;
6994664ebd8SApurva Nandan			interrupt-controller;
7004664ebd8SApurva Nandan			#interrupt-cells = <0>;
7014664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
7024664ebd8SApurva Nandan			msi-controller;
7034664ebd8SApurva Nandan			ti,sci = <&sms>;
7044664ebd8SApurva Nandan			ti,sci-dev-id = <321>;
7054664ebd8SApurva Nandan			ti,interrupt-ranges = <0 0 256>;
7064664ebd8SApurva Nandan		};
7074664ebd8SApurva Nandan
7084664ebd8SApurva Nandan		secure_proxy_main: mailbox@32c00000 {
709*3a408698SApurva Nandan			bootph-all;
7104664ebd8SApurva Nandan			compatible = "ti,am654-secure-proxy";
7114664ebd8SApurva Nandan			#mbox-cells = <1>;
7124664ebd8SApurva Nandan			reg-names = "target_data", "rt", "scfg";
7134664ebd8SApurva Nandan			reg = <0x00 0x32c00000 0x00 0x100000>,
7144664ebd8SApurva Nandan			      <0x00 0x32400000 0x00 0x100000>,
7154664ebd8SApurva Nandan			      <0x00 0x32800000 0x00 0x100000>;
7164664ebd8SApurva Nandan			interrupt-names = "rx_011";
7174664ebd8SApurva Nandan			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
7184664ebd8SApurva Nandan		};
7194664ebd8SApurva Nandan
7204664ebd8SApurva Nandan		hwspinlock: hwlock@30e00000 {
7214664ebd8SApurva Nandan			compatible = "ti,am654-hwspinlock";
7224664ebd8SApurva Nandan			reg = <0x00 0x30e00000 0x00 0x1000>;
7234664ebd8SApurva Nandan			#hwlock-cells = <1>;
7244664ebd8SApurva Nandan		};
7254664ebd8SApurva Nandan
7264664ebd8SApurva Nandan		mailbox0_cluster0: mailbox@31f80000 {
7274664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
7284664ebd8SApurva Nandan			reg = <0x00 0x31f80000 0x00 0x200>;
7294664ebd8SApurva Nandan			#mbox-cells = <1>;
7304664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
7314664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
7324664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
7334664ebd8SApurva Nandan			status = "disabled";
7344664ebd8SApurva Nandan		};
7354664ebd8SApurva Nandan
7364664ebd8SApurva Nandan		mailbox0_cluster1: mailbox@31f81000 {
7374664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
7384664ebd8SApurva Nandan			reg = <0x00 0x31f81000 0x00 0x200>;
7394664ebd8SApurva Nandan			#mbox-cells = <1>;
7404664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
7414664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
7424664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
7434664ebd8SApurva Nandan			status = "disabled";
7444664ebd8SApurva Nandan		};
7454664ebd8SApurva Nandan
7464664ebd8SApurva Nandan		mailbox0_cluster2: mailbox@31f82000 {
7474664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
7484664ebd8SApurva Nandan			reg = <0x00 0x31f82000 0x00 0x200>;
7494664ebd8SApurva Nandan			#mbox-cells = <1>;
7504664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
7514664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
7524664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
7534664ebd8SApurva Nandan			status = "disabled";
7544664ebd8SApurva Nandan		};
7554664ebd8SApurva Nandan
7564664ebd8SApurva Nandan		mailbox0_cluster3: mailbox@31f83000 {
7574664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
7584664ebd8SApurva Nandan			reg = <0x00 0x31f83000 0x00 0x200>;
7594664ebd8SApurva Nandan			#mbox-cells = <1>;
7604664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
7614664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
7624664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
7634664ebd8SApurva Nandan			status = "disabled";
7644664ebd8SApurva Nandan		};
7654664ebd8SApurva Nandan
7664664ebd8SApurva Nandan		mailbox0_cluster4: mailbox@31f84000 {
7674664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
7684664ebd8SApurva Nandan			reg = <0x00 0x31f84000 0x00 0x200>;
7694664ebd8SApurva Nandan			#mbox-cells = <1>;
7704664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
7714664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
7724664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
7734664ebd8SApurva Nandan			status = "disabled";
7744664ebd8SApurva Nandan		};
7754664ebd8SApurva Nandan
7764664ebd8SApurva Nandan		mailbox0_cluster5: mailbox@31f85000 {
7774664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
7784664ebd8SApurva Nandan			reg = <0x00 0x31f85000 0x00 0x200>;
7794664ebd8SApurva Nandan			#mbox-cells = <1>;
7804664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
7814664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
7824664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
7834664ebd8SApurva Nandan			status = "disabled";
7844664ebd8SApurva Nandan		};
7854664ebd8SApurva Nandan
7864664ebd8SApurva Nandan		mailbox0_cluster6: mailbox@31f86000 {
7874664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
7884664ebd8SApurva Nandan			reg = <0x00 0x31f86000 0x00 0x200>;
7894664ebd8SApurva Nandan			#mbox-cells = <1>;
7904664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
7914664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
7924664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
7934664ebd8SApurva Nandan			status = "disabled";
7944664ebd8SApurva Nandan		};
7954664ebd8SApurva Nandan
7964664ebd8SApurva Nandan		mailbox0_cluster7: mailbox@31f87000 {
7974664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
7984664ebd8SApurva Nandan			reg = <0x00 0x31f87000 0x00 0x200>;
7994664ebd8SApurva Nandan			#mbox-cells = <1>;
8004664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
8014664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
8024664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
8034664ebd8SApurva Nandan			status = "disabled";
8044664ebd8SApurva Nandan		};
8054664ebd8SApurva Nandan
8064664ebd8SApurva Nandan		mailbox0_cluster8: mailbox@31f88000 {
8074664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
8084664ebd8SApurva Nandan			reg = <0x00 0x31f88000 0x00 0x200>;
8094664ebd8SApurva Nandan			#mbox-cells = <1>;
8104664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
8114664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
8124664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
8134664ebd8SApurva Nandan			status = "disabled";
8144664ebd8SApurva Nandan		};
8154664ebd8SApurva Nandan
8164664ebd8SApurva Nandan		mailbox0_cluster9: mailbox@31f89000 {
8174664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
8184664ebd8SApurva Nandan			reg = <0x00 0x31f89000 0x00 0x200>;
8194664ebd8SApurva Nandan			#mbox-cells = <1>;
8204664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
8214664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
8224664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
8234664ebd8SApurva Nandan			status = "disabled";
8244664ebd8SApurva Nandan		};
8254664ebd8SApurva Nandan
8264664ebd8SApurva Nandan		mailbox0_cluster10: mailbox@31f8a000 {
8274664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
8284664ebd8SApurva Nandan			reg = <0x00 0x31f8a000 0x00 0x200>;
8294664ebd8SApurva Nandan			#mbox-cells = <1>;
8304664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
8314664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
8324664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
8334664ebd8SApurva Nandan			status = "disabled";
8344664ebd8SApurva Nandan		};
8354664ebd8SApurva Nandan
8364664ebd8SApurva Nandan		mailbox0_cluster11: mailbox@31f8b000 {
8374664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
8384664ebd8SApurva Nandan			reg = <0x00 0x31f8b000 0x00 0x200>;
8394664ebd8SApurva Nandan			#mbox-cells = <1>;
8404664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
8414664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
8424664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
8434664ebd8SApurva Nandan			status = "disabled";
8444664ebd8SApurva Nandan		};
8454664ebd8SApurva Nandan
8464664ebd8SApurva Nandan		mailbox1_cluster0: mailbox@31f90000 {
8474664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
8484664ebd8SApurva Nandan			reg = <0x00 0x31f90000 0x00 0x200>;
8494664ebd8SApurva Nandan			#mbox-cells = <1>;
8504664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
8514664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
8524664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
8534664ebd8SApurva Nandan			status = "disabled";
8544664ebd8SApurva Nandan		};
8554664ebd8SApurva Nandan
8564664ebd8SApurva Nandan		mailbox1_cluster1: mailbox@31f91000 {
8574664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
8584664ebd8SApurva Nandan			reg = <0x00 0x31f91000 0x00 0x200>;
8594664ebd8SApurva Nandan			#mbox-cells = <1>;
8604664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
8614664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
8624664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
8634664ebd8SApurva Nandan			status = "disabled";
8644664ebd8SApurva Nandan		};
8654664ebd8SApurva Nandan
8664664ebd8SApurva Nandan		mailbox1_cluster2: mailbox@31f92000 {
8674664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
8684664ebd8SApurva Nandan			reg = <0x00 0x31f92000 0x00 0x200>;
8694664ebd8SApurva Nandan			#mbox-cells = <1>;
8704664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
8714664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
8724664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
8734664ebd8SApurva Nandan			status = "disabled";
8744664ebd8SApurva Nandan		};
8754664ebd8SApurva Nandan
8764664ebd8SApurva Nandan		mailbox1_cluster3: mailbox@31f93000 {
8774664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
8784664ebd8SApurva Nandan			reg = <0x00 0x31f93000 0x00 0x200>;
8794664ebd8SApurva Nandan			#mbox-cells = <1>;
8804664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
8814664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
8824664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
8834664ebd8SApurva Nandan			status = "disabled";
8844664ebd8SApurva Nandan		};
8854664ebd8SApurva Nandan
8864664ebd8SApurva Nandan		mailbox1_cluster4: mailbox@31f94000 {
8874664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
8884664ebd8SApurva Nandan			reg = <0x00 0x31f94000 0x00 0x200>;
8894664ebd8SApurva Nandan			#mbox-cells = <1>;
8904664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
8914664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
8924664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
8934664ebd8SApurva Nandan			status = "disabled";
8944664ebd8SApurva Nandan		};
8954664ebd8SApurva Nandan
8964664ebd8SApurva Nandan		mailbox1_cluster5: mailbox@31f95000 {
8974664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
8984664ebd8SApurva Nandan			reg = <0x00 0x31f95000 0x00 0x200>;
8994664ebd8SApurva Nandan			#mbox-cells = <1>;
9004664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
9014664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
9024664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
9034664ebd8SApurva Nandan			status = "disabled";
9044664ebd8SApurva Nandan		};
9054664ebd8SApurva Nandan
9064664ebd8SApurva Nandan		mailbox1_cluster6: mailbox@31f96000 {
9074664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
9084664ebd8SApurva Nandan			reg = <0x00 0x31f96000 0x00 0x200>;
9094664ebd8SApurva Nandan			#mbox-cells = <1>;
9104664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
9114664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
9124664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
9134664ebd8SApurva Nandan			status = "disabled";
9144664ebd8SApurva Nandan		};
9154664ebd8SApurva Nandan
9164664ebd8SApurva Nandan		mailbox1_cluster7: mailbox@31f97000 {
9174664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
9184664ebd8SApurva Nandan			reg = <0x00 0x31f97000 0x00 0x200>;
9194664ebd8SApurva Nandan			#mbox-cells = <1>;
9204664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
9214664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
9224664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
9234664ebd8SApurva Nandan			status = "disabled";
9244664ebd8SApurva Nandan		};
9254664ebd8SApurva Nandan
9264664ebd8SApurva Nandan		mailbox1_cluster8: mailbox@31f98000 {
9274664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
9284664ebd8SApurva Nandan			reg = <0x00 0x31f98000 0x00 0x200>;
9294664ebd8SApurva Nandan			#mbox-cells = <1>;
9304664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
9314664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
9324664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
9334664ebd8SApurva Nandan			status = "disabled";
9344664ebd8SApurva Nandan		};
9354664ebd8SApurva Nandan
9364664ebd8SApurva Nandan		mailbox1_cluster9: mailbox@31f99000 {
9374664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
9384664ebd8SApurva Nandan			reg = <0x00 0x31f99000 0x00 0x200>;
9394664ebd8SApurva Nandan			#mbox-cells = <1>;
9404664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
9414664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
9424664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
9434664ebd8SApurva Nandan			status = "disabled";
9444664ebd8SApurva Nandan		};
9454664ebd8SApurva Nandan
9464664ebd8SApurva Nandan		mailbox1_cluster10: mailbox@31f9a000 {
9474664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
9484664ebd8SApurva Nandan			reg = <0x00 0x31f9a000 0x00 0x200>;
9494664ebd8SApurva Nandan			#mbox-cells = <1>;
9504664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
9514664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
9524664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
9534664ebd8SApurva Nandan			status = "disabled";
9544664ebd8SApurva Nandan		};
9554664ebd8SApurva Nandan
9564664ebd8SApurva Nandan		mailbox1_cluster11: mailbox@31f9b000 {
9574664ebd8SApurva Nandan			compatible = "ti,am654-mailbox";
9584664ebd8SApurva Nandan			reg = <0x00 0x31f9b000 0x00 0x200>;
9594664ebd8SApurva Nandan			#mbox-cells = <1>;
9604664ebd8SApurva Nandan			ti,mbox-num-users = <4>;
9614664ebd8SApurva Nandan			ti,mbox-num-fifos = <16>;
9624664ebd8SApurva Nandan			interrupt-parent = <&main_navss_intr>;
9634664ebd8SApurva Nandan			status = "disabled";
9644664ebd8SApurva Nandan		};
9654664ebd8SApurva Nandan
9664664ebd8SApurva Nandan		main_ringacc: ringacc@3c000000 {
9674664ebd8SApurva Nandan			compatible = "ti,am654-navss-ringacc";
9684664ebd8SApurva Nandan			reg = <0x00 0x3c000000 0x00 0x400000>,
9694664ebd8SApurva Nandan			      <0x00 0x38000000 0x00 0x400000>,
9704664ebd8SApurva Nandan			      <0x00 0x31120000 0x00 0x100>,
971702110c2SVignesh Raghavendra			      <0x00 0x33000000 0x00 0x40000>,
972702110c2SVignesh Raghavendra			      <0x00 0x31080000 0x00 0x40000>;
973702110c2SVignesh Raghavendra			reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target", "cfg";
9744664ebd8SApurva Nandan			ti,num-rings = <1024>;
9754664ebd8SApurva Nandan			ti,sci-rm-range-gp-rings = <0x1>;
9764664ebd8SApurva Nandan			ti,sci = <&sms>;
9774664ebd8SApurva Nandan			ti,sci-dev-id = <315>;
9784664ebd8SApurva Nandan			msi-parent = <&main_udmass_inta>;
9794664ebd8SApurva Nandan		};
9804664ebd8SApurva Nandan
9814664ebd8SApurva Nandan		main_udmap: dma-controller@31150000 {
9824664ebd8SApurva Nandan			compatible = "ti,j721e-navss-main-udmap";
9834664ebd8SApurva Nandan			reg = <0x00 0x31150000 0x00 0x100>,
9844664ebd8SApurva Nandan			      <0x00 0x34000000 0x00 0x80000>,
9854664ebd8SApurva Nandan			      <0x00 0x35000000 0x00 0x200000>;
9864664ebd8SApurva Nandan			reg-names = "gcfg", "rchanrt", "tchanrt";
9874664ebd8SApurva Nandan			msi-parent = <&main_udmass_inta>;
9884664ebd8SApurva Nandan			#dma-cells = <1>;
9894664ebd8SApurva Nandan
9904664ebd8SApurva Nandan			ti,sci = <&sms>;
9914664ebd8SApurva Nandan			ti,sci-dev-id = <319>;
9924664ebd8SApurva Nandan			ti,ringacc = <&main_ringacc>;
9934664ebd8SApurva Nandan
9944664ebd8SApurva Nandan			ti,sci-rm-range-tchan = <0x0d>, /* TX_CHAN */
9954664ebd8SApurva Nandan						<0x0f>, /* TX_HCHAN */
9964664ebd8SApurva Nandan						<0x10>; /* TX_UHCHAN */
9974664ebd8SApurva Nandan			ti,sci-rm-range-rchan = <0x0a>, /* RX_CHAN */
9984664ebd8SApurva Nandan						<0x0b>, /* RX_HCHAN */
9994664ebd8SApurva Nandan						<0x0c>; /* RX_UHCHAN */
10004664ebd8SApurva Nandan			ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */
10014664ebd8SApurva Nandan		};
10024664ebd8SApurva Nandan
10034664ebd8SApurva Nandan		cpts@310d0000 {
10044664ebd8SApurva Nandan			compatible = "ti,j721e-cpts";
10054664ebd8SApurva Nandan			reg = <0x00 0x310d0000 0x00 0x400>;
10064664ebd8SApurva Nandan			reg-names = "cpts";
10074664ebd8SApurva Nandan			clocks = <&k3_clks 282 0>;
10084664ebd8SApurva Nandan			clock-names = "cpts";
10094664ebd8SApurva Nandan			assigned-clocks = <&k3_clks 62 3>; /* CPTS_RFT_CLK */
10104664ebd8SApurva Nandan			assigned-clock-parents = <&k3_clks 62 5>; /* MAIN_0_HSDIV6_CLK */
10114664ebd8SApurva Nandan			interrupts-extended = <&main_navss_intr 391>;
10124664ebd8SApurva Nandan			interrupt-names = "cpts";
10134664ebd8SApurva Nandan			ti,cpts-periodic-outputs = <6>;
10144664ebd8SApurva Nandan			ti,cpts-ext-ts-inputs = <8>;
10154664ebd8SApurva Nandan		};
10164664ebd8SApurva Nandan	};
10174664ebd8SApurva Nandan
10184664ebd8SApurva Nandan	main_mcan0: can@2701000 {
10194664ebd8SApurva Nandan		compatible = "bosch,m_can";
10204664ebd8SApurva Nandan		reg = <0x00 0x02701000 0x00 0x200>,
10214664ebd8SApurva Nandan		      <0x00 0x02708000 0x00 0x8000>;
10224664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
10234664ebd8SApurva Nandan		power-domains = <&k3_pds 245 TI_SCI_PD_EXCLUSIVE>;
10244664ebd8SApurva Nandan		clocks = <&k3_clks 245 6>, <&k3_clks 245 1>;
10254664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
10264664ebd8SApurva Nandan		interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
10274664ebd8SApurva Nandan			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
10284664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
10294664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
10304664ebd8SApurva Nandan		status = "disabled";
10314664ebd8SApurva Nandan	};
10324664ebd8SApurva Nandan
10334664ebd8SApurva Nandan	main_mcan1: can@2711000 {
10344664ebd8SApurva Nandan		compatible = "bosch,m_can";
10354664ebd8SApurva Nandan		reg = <0x00 0x02711000 0x00 0x200>,
10364664ebd8SApurva Nandan		      <0x00 0x02718000 0x00 0x8000>;
10374664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
10384664ebd8SApurva Nandan		power-domains = <&k3_pds 246 TI_SCI_PD_EXCLUSIVE>;
10394664ebd8SApurva Nandan		clocks = <&k3_clks 246 6>, <&k3_clks 246 1>;
10404664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
10414664ebd8SApurva Nandan		interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>,
10424664ebd8SApurva Nandan			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>;
10434664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
10444664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
10454664ebd8SApurva Nandan		status = "disabled";
10464664ebd8SApurva Nandan	};
10474664ebd8SApurva Nandan
10484664ebd8SApurva Nandan	main_mcan2: can@2721000 {
10494664ebd8SApurva Nandan		compatible = "bosch,m_can";
10504664ebd8SApurva Nandan		reg = <0x00 0x02721000 0x00 0x200>,
10514664ebd8SApurva Nandan		      <0x00 0x02728000 0x00 0x8000>;
10524664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
10534664ebd8SApurva Nandan		power-domains = <&k3_pds 247 TI_SCI_PD_EXCLUSIVE>;
10544664ebd8SApurva Nandan		clocks = <&k3_clks 247 6>, <&k3_clks 247 1>;
10554664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
10564664ebd8SApurva Nandan		interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
10574664ebd8SApurva Nandan			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
10584664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
10594664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
10604664ebd8SApurva Nandan		status = "disabled";
10614664ebd8SApurva Nandan	};
10624664ebd8SApurva Nandan
10634664ebd8SApurva Nandan	main_mcan3: can@2731000 {
10644664ebd8SApurva Nandan		compatible = "bosch,m_can";
10654664ebd8SApurva Nandan		reg = <0x00 0x02731000 0x00 0x200>,
10664664ebd8SApurva Nandan		      <0x00 0x02738000 0x00 0x8000>;
10674664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
10684664ebd8SApurva Nandan		power-domains = <&k3_pds 248 TI_SCI_PD_EXCLUSIVE>;
10694664ebd8SApurva Nandan		clocks = <&k3_clks 248 6>, <&k3_clks 248 1>;
10704664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
10714664ebd8SApurva Nandan		interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
10724664ebd8SApurva Nandan			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
10734664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
10744664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
10754664ebd8SApurva Nandan		status = "disabled";
10764664ebd8SApurva Nandan	};
10774664ebd8SApurva Nandan
10784664ebd8SApurva Nandan	main_mcan4: can@2741000 {
10794664ebd8SApurva Nandan		compatible = "bosch,m_can";
10804664ebd8SApurva Nandan		reg = <0x00 0x02741000 0x00 0x200>,
10814664ebd8SApurva Nandan		      <0x00 0x02748000 0x00 0x8000>;
10824664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
10834664ebd8SApurva Nandan		power-domains = <&k3_pds 249 TI_SCI_PD_EXCLUSIVE>;
10844664ebd8SApurva Nandan		clocks = <&k3_clks 249 6>, <&k3_clks 249 1>;
10854664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
10864664ebd8SApurva Nandan		interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
10874664ebd8SApurva Nandan			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
10884664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
10894664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
10904664ebd8SApurva Nandan		status = "disabled";
10914664ebd8SApurva Nandan	};
10924664ebd8SApurva Nandan
10934664ebd8SApurva Nandan	main_mcan5: can@2751000 {
10944664ebd8SApurva Nandan		compatible = "bosch,m_can";
10954664ebd8SApurva Nandan		reg = <0x00 0x02751000 0x00 0x200>,
10964664ebd8SApurva Nandan		      <0x00 0x02758000 0x00 0x8000>;
10974664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
10984664ebd8SApurva Nandan		power-domains = <&k3_pds 250 TI_SCI_PD_EXCLUSIVE>;
10994664ebd8SApurva Nandan		clocks = <&k3_clks 250 6>, <&k3_clks 250 1>;
11004664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
11014664ebd8SApurva Nandan		interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
11024664ebd8SApurva Nandan			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
11034664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
11044664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
11054664ebd8SApurva Nandan		status = "disabled";
11064664ebd8SApurva Nandan	};
11074664ebd8SApurva Nandan
11084664ebd8SApurva Nandan	main_mcan6: can@2761000 {
11094664ebd8SApurva Nandan		compatible = "bosch,m_can";
11104664ebd8SApurva Nandan		reg = <0x00 0x02761000 0x00 0x200>,
11114664ebd8SApurva Nandan		      <0x00 0x02768000 0x00 0x8000>;
11124664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
11134664ebd8SApurva Nandan		power-domains = <&k3_pds 251 TI_SCI_PD_EXCLUSIVE>;
11144664ebd8SApurva Nandan		clocks = <&k3_clks 251 6>, <&k3_clks 251 1>;
11154664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
11164664ebd8SApurva Nandan		interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
11174664ebd8SApurva Nandan			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
11184664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
11194664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
11204664ebd8SApurva Nandan		status = "disabled";
11214664ebd8SApurva Nandan	};
11224664ebd8SApurva Nandan
11234664ebd8SApurva Nandan	main_mcan7: can@2771000 {
11244664ebd8SApurva Nandan		compatible = "bosch,m_can";
11254664ebd8SApurva Nandan		reg = <0x00 0x02771000 0x00 0x200>,
11264664ebd8SApurva Nandan		      <0x00 0x02778000 0x00 0x8000>;
11274664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
11284664ebd8SApurva Nandan		power-domains = <&k3_pds 252 TI_SCI_PD_EXCLUSIVE>;
11294664ebd8SApurva Nandan		clocks = <&k3_clks 252 6>, <&k3_clks 252 1>;
11304664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
11314664ebd8SApurva Nandan		interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
11324664ebd8SApurva Nandan			     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
11334664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
11344664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
11354664ebd8SApurva Nandan		status = "disabled";
11364664ebd8SApurva Nandan	};
11374664ebd8SApurva Nandan
11384664ebd8SApurva Nandan	main_mcan8: can@2781000 {
11394664ebd8SApurva Nandan		compatible = "bosch,m_can";
11404664ebd8SApurva Nandan		reg = <0x00 0x02781000 0x00 0x200>,
11414664ebd8SApurva Nandan		      <0x00 0x02788000 0x00 0x8000>;
11424664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
11434664ebd8SApurva Nandan		power-domains = <&k3_pds 253 TI_SCI_PD_EXCLUSIVE>;
11444664ebd8SApurva Nandan		clocks = <&k3_clks 253 6>, <&k3_clks 253 1>;
11454664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
11464664ebd8SApurva Nandan		interrupts = <GIC_SPI 576 IRQ_TYPE_LEVEL_HIGH>,
11474664ebd8SApurva Nandan			     <GIC_SPI 577 IRQ_TYPE_LEVEL_HIGH>;
11484664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
11494664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
11504664ebd8SApurva Nandan		status = "disabled";
11514664ebd8SApurva Nandan	};
11524664ebd8SApurva Nandan
11534664ebd8SApurva Nandan	main_mcan9: can@2791000 {
11544664ebd8SApurva Nandan		compatible = "bosch,m_can";
11554664ebd8SApurva Nandan		reg = <0x00 0x02791000 0x00 0x200>,
11564664ebd8SApurva Nandan		      <0x00 0x02798000 0x00 0x8000>;
11574664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
11584664ebd8SApurva Nandan		power-domains = <&k3_pds 254 TI_SCI_PD_EXCLUSIVE>;
11594664ebd8SApurva Nandan		clocks = <&k3_clks 254 6>, <&k3_clks 254 1>;
11604664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
11614664ebd8SApurva Nandan		interrupts = <GIC_SPI 579 IRQ_TYPE_LEVEL_HIGH>,
11624664ebd8SApurva Nandan			     <GIC_SPI 580 IRQ_TYPE_LEVEL_HIGH>;
11634664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
11644664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
11654664ebd8SApurva Nandan		status = "disabled";
11664664ebd8SApurva Nandan	};
11674664ebd8SApurva Nandan
11684664ebd8SApurva Nandan	main_mcan10: can@27a1000 {
11694664ebd8SApurva Nandan		compatible = "bosch,m_can";
11704664ebd8SApurva Nandan		reg = <0x00 0x027a1000 0x00 0x200>,
11714664ebd8SApurva Nandan		      <0x00 0x027a8000 0x00 0x8000>;
11724664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
11734664ebd8SApurva Nandan		power-domains = <&k3_pds 255 TI_SCI_PD_EXCLUSIVE>;
11744664ebd8SApurva Nandan		clocks = <&k3_clks 255 6>, <&k3_clks 255 1>;
11754664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
11764664ebd8SApurva Nandan		interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>,
11774664ebd8SApurva Nandan			     <GIC_SPI 583 IRQ_TYPE_LEVEL_HIGH>;
11784664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
11794664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
11804664ebd8SApurva Nandan		status = "disabled";
11814664ebd8SApurva Nandan	};
11824664ebd8SApurva Nandan
11834664ebd8SApurva Nandan	main_mcan11: can@27b1000 {
11844664ebd8SApurva Nandan		compatible = "bosch,m_can";
11854664ebd8SApurva Nandan		reg = <0x00 0x027b1000 0x00 0x200>,
11864664ebd8SApurva Nandan		      <0x00 0x027b8000 0x00 0x8000>;
11874664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
11884664ebd8SApurva Nandan		power-domains = <&k3_pds 256 TI_SCI_PD_EXCLUSIVE>;
11894664ebd8SApurva Nandan		clocks = <&k3_clks 256 6>, <&k3_clks 256 1>;
11904664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
11914664ebd8SApurva Nandan		interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>,
11924664ebd8SApurva Nandan			     <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH>;
11934664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
11944664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
11954664ebd8SApurva Nandan		status = "disabled";
11964664ebd8SApurva Nandan	};
11974664ebd8SApurva Nandan
11984664ebd8SApurva Nandan	main_mcan12: can@27c1000 {
11994664ebd8SApurva Nandan		compatible = "bosch,m_can";
12004664ebd8SApurva Nandan		reg = <0x00 0x027c1000 0x00 0x200>,
12014664ebd8SApurva Nandan		      <0x00 0x027c8000 0x00 0x8000>;
12024664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
12034664ebd8SApurva Nandan		power-domains = <&k3_pds 257 TI_SCI_PD_EXCLUSIVE>;
12044664ebd8SApurva Nandan		clocks = <&k3_clks 257 6>, <&k3_clks 257 1>;
12054664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
12064664ebd8SApurva Nandan		interrupts = <GIC_SPI 588 IRQ_TYPE_LEVEL_HIGH>,
12074664ebd8SApurva Nandan			     <GIC_SPI 589 IRQ_TYPE_LEVEL_HIGH>;
12084664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
12094664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
12104664ebd8SApurva Nandan		status = "disabled";
12114664ebd8SApurva Nandan	};
12124664ebd8SApurva Nandan
12134664ebd8SApurva Nandan	main_mcan13: can@27d1000 {
12144664ebd8SApurva Nandan		compatible = "bosch,m_can";
12154664ebd8SApurva Nandan		reg = <0x00 0x027d1000 0x00 0x200>,
12164664ebd8SApurva Nandan		      <0x00 0x027d8000 0x00 0x8000>;
12174664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
12184664ebd8SApurva Nandan		power-domains = <&k3_pds 258 TI_SCI_PD_EXCLUSIVE>;
12194664ebd8SApurva Nandan		clocks = <&k3_clks 258 6>, <&k3_clks 258 1>;
12204664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
12214664ebd8SApurva Nandan		interrupts = <GIC_SPI 591 IRQ_TYPE_LEVEL_HIGH>,
12224664ebd8SApurva Nandan			     <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH>;
12234664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
12244664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
12254664ebd8SApurva Nandan		status = "disabled";
12264664ebd8SApurva Nandan	};
12274664ebd8SApurva Nandan
12284664ebd8SApurva Nandan	main_mcan14: can@2681000 {
12294664ebd8SApurva Nandan		compatible = "bosch,m_can";
12304664ebd8SApurva Nandan		reg = <0x00 0x02681000 0x00 0x200>,
12314664ebd8SApurva Nandan		      <0x00 0x02688000 0x00 0x8000>;
12324664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
12334664ebd8SApurva Nandan		power-domains = <&k3_pds 259 TI_SCI_PD_EXCLUSIVE>;
12344664ebd8SApurva Nandan		clocks = <&k3_clks 259 6>, <&k3_clks 259 1>;
12354664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
12364664ebd8SApurva Nandan		interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH>,
12374664ebd8SApurva Nandan			     <GIC_SPI 595 IRQ_TYPE_LEVEL_HIGH>;
12384664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
12394664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
12404664ebd8SApurva Nandan		status = "disabled";
12414664ebd8SApurva Nandan	};
12424664ebd8SApurva Nandan
12434664ebd8SApurva Nandan	main_mcan15: can@2691000 {
12444664ebd8SApurva Nandan		compatible = "bosch,m_can";
12454664ebd8SApurva Nandan		reg = <0x00 0x02691000 0x00 0x200>,
12464664ebd8SApurva Nandan		      <0x00 0x02698000 0x00 0x8000>;
12474664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
12484664ebd8SApurva Nandan		power-domains = <&k3_pds 260 TI_SCI_PD_EXCLUSIVE>;
12494664ebd8SApurva Nandan		clocks = <&k3_clks 260 6>, <&k3_clks 260 1>;
12504664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
12514664ebd8SApurva Nandan		interrupts = <GIC_SPI 597 IRQ_TYPE_LEVEL_HIGH>,
12524664ebd8SApurva Nandan			     <GIC_SPI 598 IRQ_TYPE_LEVEL_HIGH>;
12534664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
12544664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
12554664ebd8SApurva Nandan		status = "disabled";
12564664ebd8SApurva Nandan	};
12574664ebd8SApurva Nandan
12584664ebd8SApurva Nandan	main_mcan16: can@26a1000 {
12594664ebd8SApurva Nandan		compatible = "bosch,m_can";
12604664ebd8SApurva Nandan		reg = <0x00 0x026a1000 0x00 0x200>,
12614664ebd8SApurva Nandan		      <0x00 0x026a8000 0x00 0x8000>;
12624664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
12634664ebd8SApurva Nandan		power-domains = <&k3_pds 261 TI_SCI_PD_EXCLUSIVE>;
12644664ebd8SApurva Nandan		clocks = <&k3_clks 261 6>, <&k3_clks 261 1>;
12654664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
12664664ebd8SApurva Nandan		interrupts = <GIC_SPI 784 IRQ_TYPE_LEVEL_HIGH>,
12674664ebd8SApurva Nandan			     <GIC_SPI 785 IRQ_TYPE_LEVEL_HIGH>;
12684664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
12694664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
12704664ebd8SApurva Nandan		status = "disabled";
12714664ebd8SApurva Nandan	};
12724664ebd8SApurva Nandan
12734664ebd8SApurva Nandan	main_mcan17: can@26b1000 {
12744664ebd8SApurva Nandan		compatible = "bosch,m_can";
12754664ebd8SApurva Nandan		reg = <0x00 0x026b1000 0x00 0x200>,
12764664ebd8SApurva Nandan		      <0x00 0x026b8000 0x00 0x8000>;
12774664ebd8SApurva Nandan		reg-names = "m_can", "message_ram";
12784664ebd8SApurva Nandan		power-domains = <&k3_pds 262 TI_SCI_PD_EXCLUSIVE>;
12794664ebd8SApurva Nandan		clocks = <&k3_clks 262 6>, <&k3_clks 262 1>;
12804664ebd8SApurva Nandan		clock-names = "hclk", "cclk";
12814664ebd8SApurva Nandan		interrupts = <GIC_SPI 787 IRQ_TYPE_LEVEL_HIGH>,
12824664ebd8SApurva Nandan			     <GIC_SPI 788 IRQ_TYPE_LEVEL_HIGH>;
12834664ebd8SApurva Nandan		interrupt-names = "int0", "int1";
12844664ebd8SApurva Nandan		bosch,mram-cfg = <0x00 128 64 64 64 64 32 32>;
12854664ebd8SApurva Nandan		status = "disabled";
12864664ebd8SApurva Nandan	};
1287e23d5a3dSVaishnav Achath
1288e23d5a3dSVaishnav Achath	main_spi0: spi@2100000 {
1289e23d5a3dSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1290e23d5a3dSVaishnav Achath		reg = <0x00 0x02100000 0x00 0x400>;
1291e23d5a3dSVaishnav Achath		interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
1292e23d5a3dSVaishnav Achath		#address-cells = <1>;
1293e23d5a3dSVaishnav Achath		#size-cells = <0>;
1294e23d5a3dSVaishnav Achath		power-domains = <&k3_pds 376 TI_SCI_PD_EXCLUSIVE>;
1295e23d5a3dSVaishnav Achath		clocks = <&k3_clks 376 1>;
1296e23d5a3dSVaishnav Achath		status = "disabled";
1297e23d5a3dSVaishnav Achath	};
1298e23d5a3dSVaishnav Achath
1299e23d5a3dSVaishnav Achath	main_spi1: spi@2110000 {
1300e23d5a3dSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1301e23d5a3dSVaishnav Achath		reg = <0x00 0x02110000 0x00 0x400>;
1302e23d5a3dSVaishnav Achath		interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>;
1303e23d5a3dSVaishnav Achath		#address-cells = <1>;
1304e23d5a3dSVaishnav Achath		#size-cells = <0>;
1305e23d5a3dSVaishnav Achath		power-domains = <&k3_pds 377 TI_SCI_PD_EXCLUSIVE>;
1306e23d5a3dSVaishnav Achath		clocks = <&k3_clks 377 1>;
1307e23d5a3dSVaishnav Achath		status = "disabled";
1308e23d5a3dSVaishnav Achath	};
1309e23d5a3dSVaishnav Achath
1310e23d5a3dSVaishnav Achath	main_spi2: spi@2120000 {
1311e23d5a3dSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1312e23d5a3dSVaishnav Achath		reg = <0x00 0x02120000 0x00 0x400>;
1313e23d5a3dSVaishnav Achath		interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
1314e23d5a3dSVaishnav Achath		#address-cells = <1>;
1315e23d5a3dSVaishnav Achath		#size-cells = <0>;
1316e23d5a3dSVaishnav Achath		power-domains = <&k3_pds 378 TI_SCI_PD_EXCLUSIVE>;
1317e23d5a3dSVaishnav Achath		clocks = <&k3_clks 378 1>;
1318e23d5a3dSVaishnav Achath		status = "disabled";
1319e23d5a3dSVaishnav Achath	};
1320e23d5a3dSVaishnav Achath
1321e23d5a3dSVaishnav Achath	main_spi3: spi@2130000 {
1322e23d5a3dSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1323e23d5a3dSVaishnav Achath		reg = <0x00 0x02130000 0x00 0x400>;
1324e23d5a3dSVaishnav Achath		interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
1325e23d5a3dSVaishnav Achath		#address-cells = <1>;
1326e23d5a3dSVaishnav Achath		#size-cells = <0>;
1327e23d5a3dSVaishnav Achath		power-domains = <&k3_pds 379 TI_SCI_PD_EXCLUSIVE>;
1328e23d5a3dSVaishnav Achath		clocks = <&k3_clks 379 1>;
1329e23d5a3dSVaishnav Achath		status = "disabled";
1330e23d5a3dSVaishnav Achath	};
1331e23d5a3dSVaishnav Achath
1332e23d5a3dSVaishnav Achath	main_spi4: spi@2140000 {
1333e23d5a3dSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1334e23d5a3dSVaishnav Achath		reg = <0x00 0x02140000 0x00 0x400>;
1335e23d5a3dSVaishnav Achath		interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
1336e23d5a3dSVaishnav Achath		#address-cells = <1>;
1337e23d5a3dSVaishnav Achath		#size-cells = <0>;
1338e23d5a3dSVaishnav Achath		power-domains = <&k3_pds 380 TI_SCI_PD_EXCLUSIVE>;
1339e23d5a3dSVaishnav Achath		clocks = <&k3_clks 380 1>;
1340e23d5a3dSVaishnav Achath		status = "disabled";
1341e23d5a3dSVaishnav Achath	};
1342e23d5a3dSVaishnav Achath
1343e23d5a3dSVaishnav Achath	main_spi5: spi@2150000 {
1344e23d5a3dSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1345e23d5a3dSVaishnav Achath		reg = <0x00 0x02150000 0x00 0x400>;
1346e23d5a3dSVaishnav Achath		interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
1347e23d5a3dSVaishnav Achath		#address-cells = <1>;
1348e23d5a3dSVaishnav Achath		#size-cells = <0>;
1349e23d5a3dSVaishnav Achath		power-domains = <&k3_pds 381 TI_SCI_PD_EXCLUSIVE>;
1350e23d5a3dSVaishnav Achath		clocks = <&k3_clks 381 1>;
1351e23d5a3dSVaishnav Achath		status = "disabled";
1352e23d5a3dSVaishnav Achath	};
1353e23d5a3dSVaishnav Achath
1354e23d5a3dSVaishnav Achath	main_spi6: spi@2160000 {
1355e23d5a3dSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1356e23d5a3dSVaishnav Achath		reg = <0x00 0x02160000 0x00 0x400>;
1357e23d5a3dSVaishnav Achath		interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
1358e23d5a3dSVaishnav Achath		#address-cells = <1>;
1359e23d5a3dSVaishnav Achath		#size-cells = <0>;
1360e23d5a3dSVaishnav Achath		power-domains = <&k3_pds 382 TI_SCI_PD_EXCLUSIVE>;
1361e23d5a3dSVaishnav Achath		clocks = <&k3_clks 382 1>;
1362e23d5a3dSVaishnav Achath		status = "disabled";
1363e23d5a3dSVaishnav Achath	};
1364e23d5a3dSVaishnav Achath
1365e23d5a3dSVaishnav Achath	main_spi7: spi@2170000 {
1366e23d5a3dSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
1367e23d5a3dSVaishnav Achath		reg = <0x00 0x02170000 0x00 0x400>;
1368e23d5a3dSVaishnav Achath		interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
1369e23d5a3dSVaishnav Achath		#address-cells = <1>;
1370e23d5a3dSVaishnav Achath		#size-cells = <0>;
1371e23d5a3dSVaishnav Achath		power-domains = <&k3_pds 383 TI_SCI_PD_EXCLUSIVE>;
1372e23d5a3dSVaishnav Achath		clocks = <&k3_clks 383 1>;
1373e23d5a3dSVaishnav Achath		status = "disabled";
1374e23d5a3dSVaishnav Achath	};
13757e5fd896SHari Nagalla
1376f33f5e4cSUdit Kumar	ufs_wrapper: ufs-wrapper@4e80000 {
1377f33f5e4cSUdit Kumar		compatible = "ti,j721e-ufs";
1378f33f5e4cSUdit Kumar		reg = <0x00 0x4e80000 0x00 0x100>;
1379f33f5e4cSUdit Kumar		power-domains = <&k3_pds 387 TI_SCI_PD_EXCLUSIVE>;
1380f33f5e4cSUdit Kumar		clocks = <&k3_clks 387 3>;
1381f33f5e4cSUdit Kumar		assigned-clocks = <&k3_clks 387 3>;
1382f33f5e4cSUdit Kumar		assigned-clock-parents = <&k3_clks 387 6>;
1383f33f5e4cSUdit Kumar		ranges;
1384f33f5e4cSUdit Kumar		#address-cells = <2>;
1385f33f5e4cSUdit Kumar		#size-cells = <2>;
1386f33f5e4cSUdit Kumar		status = "disabled";
1387f33f5e4cSUdit Kumar
1388f33f5e4cSUdit Kumar		ufs@4e84000 {
1389f33f5e4cSUdit Kumar			compatible = "cdns,ufshc-m31-16nm", "jedec,ufs-2.0";
1390f33f5e4cSUdit Kumar			reg = <0x00 0x4e84000 0x00 0x10000>;
1391f33f5e4cSUdit Kumar			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1392f33f5e4cSUdit Kumar			freq-table-hz = <250000000 250000000>, <19200000 19200000>,
1393f33f5e4cSUdit Kumar					<19200000 19200000>;
1394f33f5e4cSUdit Kumar			clocks = <&k3_clks 387 1>, <&k3_clks 387 3>, <&k3_clks 387 3>;
1395f33f5e4cSUdit Kumar			clock-names = "core_clk", "phy_clk", "ref_clk";
1396f33f5e4cSUdit Kumar			dma-coherent;
1397f33f5e4cSUdit Kumar		};
1398f33f5e4cSUdit Kumar	};
1399f33f5e4cSUdit Kumar
14007e5fd896SHari Nagalla	main_r5fss0: r5fss@5c00000 {
14017e5fd896SHari Nagalla		compatible = "ti,j721s2-r5fss";
14027e5fd896SHari Nagalla		ti,cluster-mode = <1>;
14037e5fd896SHari Nagalla		#address-cells = <1>;
14047e5fd896SHari Nagalla		#size-cells = <1>;
14057e5fd896SHari Nagalla		ranges = <0x5c00000 0x00 0x5c00000 0x20000>,
14067e5fd896SHari Nagalla			 <0x5d00000 0x00 0x5d00000 0x20000>;
14077e5fd896SHari Nagalla		power-domains = <&k3_pds 336 TI_SCI_PD_EXCLUSIVE>;
14087e5fd896SHari Nagalla
14097e5fd896SHari Nagalla		main_r5fss0_core0: r5f@5c00000 {
14107e5fd896SHari Nagalla			compatible = "ti,j721s2-r5f";
14117e5fd896SHari Nagalla			reg = <0x5c00000 0x00010000>,
14127e5fd896SHari Nagalla			      <0x5c10000 0x00010000>;
14137e5fd896SHari Nagalla			reg-names = "atcm", "btcm";
14147e5fd896SHari Nagalla			ti,sci = <&sms>;
14157e5fd896SHari Nagalla			ti,sci-dev-id = <339>;
14167e5fd896SHari Nagalla			ti,sci-proc-ids = <0x06 0xff>;
14177e5fd896SHari Nagalla			resets = <&k3_reset 339 1>;
14187e5fd896SHari Nagalla			firmware-name = "j784s4-main-r5f0_0-fw";
14197e5fd896SHari Nagalla			ti,atcm-enable = <1>;
14207e5fd896SHari Nagalla			ti,btcm-enable = <1>;
14217e5fd896SHari Nagalla			ti,loczrama = <1>;
14227e5fd896SHari Nagalla		};
14237e5fd896SHari Nagalla
14247e5fd896SHari Nagalla		main_r5fss0_core1: r5f@5d00000 {
14257e5fd896SHari Nagalla			compatible = "ti,j721s2-r5f";
14267e5fd896SHari Nagalla			reg = <0x5d00000 0x00010000>,
14277e5fd896SHari Nagalla			      <0x5d10000 0x00010000>;
14287e5fd896SHari Nagalla			reg-names = "atcm", "btcm";
14297e5fd896SHari Nagalla			ti,sci = <&sms>;
14307e5fd896SHari Nagalla			ti,sci-dev-id = <340>;
14317e5fd896SHari Nagalla			ti,sci-proc-ids = <0x07 0xff>;
14327e5fd896SHari Nagalla			resets = <&k3_reset 340 1>;
14337e5fd896SHari Nagalla			firmware-name = "j784s4-main-r5f0_1-fw";
14347e5fd896SHari Nagalla			ti,atcm-enable = <1>;
14357e5fd896SHari Nagalla			ti,btcm-enable = <1>;
14367e5fd896SHari Nagalla			ti,loczrama = <1>;
14377e5fd896SHari Nagalla		};
14387e5fd896SHari Nagalla	};
14397e5fd896SHari Nagalla
14407e5fd896SHari Nagalla	main_r5fss1: r5fss@5e00000 {
14417e5fd896SHari Nagalla		compatible = "ti,j721s2-r5fss";
14427e5fd896SHari Nagalla		ti,cluster-mode = <1>;
14437e5fd896SHari Nagalla		#address-cells = <1>;
14447e5fd896SHari Nagalla		#size-cells = <1>;
14457e5fd896SHari Nagalla		ranges = <0x5e00000 0x00 0x5e00000 0x20000>,
14467e5fd896SHari Nagalla			 <0x5f00000 0x00 0x5f00000 0x20000>;
14477e5fd896SHari Nagalla		power-domains = <&k3_pds 337 TI_SCI_PD_EXCLUSIVE>;
14487e5fd896SHari Nagalla
14497e5fd896SHari Nagalla		main_r5fss1_core0: r5f@5e00000 {
14507e5fd896SHari Nagalla			compatible = "ti,j721s2-r5f";
14517e5fd896SHari Nagalla			reg = <0x5e00000 0x00010000>,
14527e5fd896SHari Nagalla			      <0x5e10000 0x00010000>;
14537e5fd896SHari Nagalla			reg-names = "atcm", "btcm";
14547e5fd896SHari Nagalla			ti,sci = <&sms>;
14557e5fd896SHari Nagalla			ti,sci-dev-id = <341>;
14567e5fd896SHari Nagalla			ti,sci-proc-ids = <0x08 0xff>;
14577e5fd896SHari Nagalla			resets = <&k3_reset 341 1>;
14587e5fd896SHari Nagalla			firmware-name = "j784s4-main-r5f1_0-fw";
14597e5fd896SHari Nagalla			ti,atcm-enable = <1>;
14607e5fd896SHari Nagalla			ti,btcm-enable = <1>;
14617e5fd896SHari Nagalla			ti,loczrama = <1>;
14627e5fd896SHari Nagalla		};
14637e5fd896SHari Nagalla
14647e5fd896SHari Nagalla		main_r5fss1_core1: r5f@5f00000 {
14657e5fd896SHari Nagalla			compatible = "ti,j721s2-r5f";
14667e5fd896SHari Nagalla			reg = <0x5f00000 0x00010000>,
14677e5fd896SHari Nagalla			      <0x5f10000 0x00010000>;
14687e5fd896SHari Nagalla			reg-names = "atcm", "btcm";
14697e5fd896SHari Nagalla			ti,sci = <&sms>;
14707e5fd896SHari Nagalla			ti,sci-dev-id = <342>;
14717e5fd896SHari Nagalla			ti,sci-proc-ids = <0x09 0xff>;
14727e5fd896SHari Nagalla			resets = <&k3_reset 342 1>;
14737e5fd896SHari Nagalla			firmware-name = "j784s4-main-r5f1_1-fw";
14747e5fd896SHari Nagalla			ti,atcm-enable = <1>;
14757e5fd896SHari Nagalla			ti,btcm-enable = <1>;
14767e5fd896SHari Nagalla			ti,loczrama = <1>;
14777e5fd896SHari Nagalla		};
14787e5fd896SHari Nagalla	};
14797e5fd896SHari Nagalla
14807e5fd896SHari Nagalla	main_r5fss2: r5fss@5900000 {
14817e5fd896SHari Nagalla		compatible = "ti,j721s2-r5fss";
14827e5fd896SHari Nagalla		ti,cluster-mode = <1>;
14837e5fd896SHari Nagalla		#address-cells = <1>;
14847e5fd896SHari Nagalla		#size-cells = <1>;
14857e5fd896SHari Nagalla		ranges = <0x5900000 0x00 0x5900000 0x20000>,
14867e5fd896SHari Nagalla			 <0x5a00000 0x00 0x5a00000 0x20000>;
14877e5fd896SHari Nagalla		power-domains = <&k3_pds 338 TI_SCI_PD_EXCLUSIVE>;
14887e5fd896SHari Nagalla
14897e5fd896SHari Nagalla		main_r5fss2_core0: r5f@5900000 {
14907e5fd896SHari Nagalla			compatible = "ti,j721s2-r5f";
14917e5fd896SHari Nagalla			reg = <0x5900000 0x00010000>,
14927e5fd896SHari Nagalla			      <0x5910000 0x00010000>;
14937e5fd896SHari Nagalla			reg-names = "atcm", "btcm";
14947e5fd896SHari Nagalla			ti,sci = <&sms>;
14957e5fd896SHari Nagalla			ti,sci-dev-id = <343>;
14967e5fd896SHari Nagalla			ti,sci-proc-ids = <0x0a 0xff>;
14977e5fd896SHari Nagalla			resets = <&k3_reset 343 1>;
14987e5fd896SHari Nagalla			firmware-name = "j784s4-main-r5f2_0-fw";
14997e5fd896SHari Nagalla			ti,atcm-enable = <1>;
15007e5fd896SHari Nagalla			ti,btcm-enable = <1>;
15017e5fd896SHari Nagalla			ti,loczrama = <1>;
15027e5fd896SHari Nagalla		};
15037e5fd896SHari Nagalla
15047e5fd896SHari Nagalla		main_r5fss2_core1: r5f@5a00000 {
15057e5fd896SHari Nagalla			compatible = "ti,j721s2-r5f";
15067e5fd896SHari Nagalla			reg = <0x5a00000 0x00010000>,
15077e5fd896SHari Nagalla			      <0x5a10000 0x00010000>;
15087e5fd896SHari Nagalla			reg-names = "atcm", "btcm";
15097e5fd896SHari Nagalla			ti,sci = <&sms>;
15107e5fd896SHari Nagalla			ti,sci-dev-id = <344>;
15117e5fd896SHari Nagalla			ti,sci-proc-ids = <0x0b 0xff>;
15127e5fd896SHari Nagalla			resets = <&k3_reset 344 1>;
15137e5fd896SHari Nagalla			firmware-name = "j784s4-main-r5f2_1-fw";
15147e5fd896SHari Nagalla			ti,atcm-enable = <1>;
15157e5fd896SHari Nagalla			ti,btcm-enable = <1>;
15167e5fd896SHari Nagalla			ti,loczrama = <1>;
15177e5fd896SHari Nagalla		};
15187e5fd896SHari Nagalla	};
1519257d206bSHari Nagalla
1520257d206bSHari Nagalla	c71_0: dsp@64800000 {
1521257d206bSHari Nagalla		compatible = "ti,j721s2-c71-dsp";
1522257d206bSHari Nagalla		reg = <0x00 0x64800000 0x00 0x00080000>,
1523257d206bSHari Nagalla		      <0x00 0x64e00000 0x00 0x0000c000>;
1524257d206bSHari Nagalla		reg-names = "l2sram", "l1dram";
1525257d206bSHari Nagalla		ti,sci = <&sms>;
1526257d206bSHari Nagalla		ti,sci-dev-id = <30>;
1527257d206bSHari Nagalla		ti,sci-proc-ids = <0x30 0xff>;
1528257d206bSHari Nagalla		resets = <&k3_reset 30 1>;
1529257d206bSHari Nagalla		firmware-name = "j784s4-c71_0-fw";
1530c23b203bSAndrew Davis		status = "disabled";
1531257d206bSHari Nagalla	};
1532257d206bSHari Nagalla
1533257d206bSHari Nagalla	c71_1: dsp@65800000 {
1534257d206bSHari Nagalla		compatible = "ti,j721s2-c71-dsp";
1535257d206bSHari Nagalla		reg = <0x00 0x65800000 0x00 0x00080000>,
1536257d206bSHari Nagalla		      <0x00 0x65e00000 0x00 0x0000c000>;
1537257d206bSHari Nagalla		reg-names = "l2sram", "l1dram";
1538257d206bSHari Nagalla		ti,sci = <&sms>;
1539257d206bSHari Nagalla		ti,sci-dev-id = <33>;
1540257d206bSHari Nagalla		ti,sci-proc-ids = <0x31 0xff>;
1541257d206bSHari Nagalla		resets = <&k3_reset 33 1>;
1542257d206bSHari Nagalla		firmware-name = "j784s4-c71_1-fw";
1543c23b203bSAndrew Davis		status = "disabled";
1544257d206bSHari Nagalla	};
1545257d206bSHari Nagalla
1546257d206bSHari Nagalla	c71_2: dsp@66800000 {
1547257d206bSHari Nagalla		compatible = "ti,j721s2-c71-dsp";
1548257d206bSHari Nagalla		reg = <0x00 0x66800000 0x00 0x00080000>,
1549257d206bSHari Nagalla		      <0x00 0x66e00000 0x00 0x0000c000>;
1550257d206bSHari Nagalla		reg-names = "l2sram", "l1dram";
1551257d206bSHari Nagalla		ti,sci = <&sms>;
1552257d206bSHari Nagalla		ti,sci-dev-id = <37>;
1553257d206bSHari Nagalla		ti,sci-proc-ids = <0x32 0xff>;
1554257d206bSHari Nagalla		resets = <&k3_reset 37 1>;
1555257d206bSHari Nagalla		firmware-name = "j784s4-c71_2-fw";
1556c23b203bSAndrew Davis		status = "disabled";
1557257d206bSHari Nagalla	};
1558257d206bSHari Nagalla
1559257d206bSHari Nagalla	c71_3: dsp@67800000 {
1560257d206bSHari Nagalla		compatible = "ti,j721s2-c71-dsp";
1561257d206bSHari Nagalla		reg = <0x00 0x67800000 0x00 0x00080000>,
1562257d206bSHari Nagalla		      <0x00 0x67e00000 0x00 0x0000c000>;
1563257d206bSHari Nagalla		reg-names = "l2sram", "l1dram";
1564257d206bSHari Nagalla		ti,sci = <&sms>;
1565257d206bSHari Nagalla		ti,sci-dev-id = <40>;
1566257d206bSHari Nagalla		ti,sci-proc-ids = <0x33 0xff>;
1567257d206bSHari Nagalla		resets = <&k3_reset 40 1>;
1568257d206bSHari Nagalla		firmware-name = "j784s4-c71_3-fw";
1569c23b203bSAndrew Davis		status = "disabled";
1570257d206bSHari Nagalla	};
15714664ebd8SApurva Nandan};
1572