xref: /openbmc/linux/arch/arm64/boot/dts/ti/k3-am62a.dtsi (revision 5fc6b1b62639c764e6e7e261f384d2fb47eff39b)
1*5fc6b1b6SVignesh Raghavendra// SPDX-License-Identifier: GPL-2.0
2*5fc6b1b6SVignesh Raghavendra/*
3*5fc6b1b6SVignesh Raghavendra * Device Tree Source for AM62A SoC Family
4*5fc6b1b6SVignesh Raghavendra *
5*5fc6b1b6SVignesh Raghavendra * Copyright (C) 2022 Texas Instruments Incorporated - https://www.ti.com/
6*5fc6b1b6SVignesh Raghavendra */
7*5fc6b1b6SVignesh Raghavendra
8*5fc6b1b6SVignesh Raghavendra#include <dt-bindings/gpio/gpio.h>
9*5fc6b1b6SVignesh Raghavendra#include <dt-bindings/interrupt-controller/irq.h>
10*5fc6b1b6SVignesh Raghavendra#include <dt-bindings/interrupt-controller/arm-gic.h>
11*5fc6b1b6SVignesh Raghavendra#include <dt-bindings/pinctrl/k3.h>
12*5fc6b1b6SVignesh Raghavendra#include <dt-bindings/soc/ti,sci_pm_domain.h>
13*5fc6b1b6SVignesh Raghavendra
14*5fc6b1b6SVignesh Raghavendra/ {
15*5fc6b1b6SVignesh Raghavendra	model = "Texas Instruments K3 AM62A SoC";
16*5fc6b1b6SVignesh Raghavendra	compatible = "ti,am62a7";
17*5fc6b1b6SVignesh Raghavendra	interrupt-parent = <&gic500>;
18*5fc6b1b6SVignesh Raghavendra	#address-cells = <2>;
19*5fc6b1b6SVignesh Raghavendra	#size-cells = <2>;
20*5fc6b1b6SVignesh Raghavendra
21*5fc6b1b6SVignesh Raghavendra	chosen { };
22*5fc6b1b6SVignesh Raghavendra
23*5fc6b1b6SVignesh Raghavendra	firmware {
24*5fc6b1b6SVignesh Raghavendra		optee {
25*5fc6b1b6SVignesh Raghavendra			compatible = "linaro,optee-tz";
26*5fc6b1b6SVignesh Raghavendra			method = "smc";
27*5fc6b1b6SVignesh Raghavendra		};
28*5fc6b1b6SVignesh Raghavendra
29*5fc6b1b6SVignesh Raghavendra		psci: psci {
30*5fc6b1b6SVignesh Raghavendra			compatible = "arm,psci-1.0";
31*5fc6b1b6SVignesh Raghavendra			method = "smc";
32*5fc6b1b6SVignesh Raghavendra		};
33*5fc6b1b6SVignesh Raghavendra	};
34*5fc6b1b6SVignesh Raghavendra
35*5fc6b1b6SVignesh Raghavendra	a53_timer0: timer-cl0-cpu0 {
36*5fc6b1b6SVignesh Raghavendra		compatible = "arm,armv8-timer";
37*5fc6b1b6SVignesh Raghavendra		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, /* cntpsirq */
38*5fc6b1b6SVignesh Raghavendra			     <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, /* cntpnsirq */
39*5fc6b1b6SVignesh Raghavendra			     <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, /* cntvirq */
40*5fc6b1b6SVignesh Raghavendra			     <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; /* cnthpirq */
41*5fc6b1b6SVignesh Raghavendra	};
42*5fc6b1b6SVignesh Raghavendra
43*5fc6b1b6SVignesh Raghavendra	pmu: pmu {
44*5fc6b1b6SVignesh Raghavendra		compatible = "arm,cortex-a53-pmu";
45*5fc6b1b6SVignesh Raghavendra		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>;
46*5fc6b1b6SVignesh Raghavendra	};
47*5fc6b1b6SVignesh Raghavendra
48*5fc6b1b6SVignesh Raghavendra	cbass_main: bus@f0000 {
49*5fc6b1b6SVignesh Raghavendra		compatible = "simple-bus";
50*5fc6b1b6SVignesh Raghavendra		#address-cells = <2>;
51*5fc6b1b6SVignesh Raghavendra		#size-cells = <2>;
52*5fc6b1b6SVignesh Raghavendra
53*5fc6b1b6SVignesh Raghavendra		ranges = <0x00 0x000f0000 0x00 0x000f0000 0x00 0x00030000>, /* Main MMRs */
54*5fc6b1b6SVignesh Raghavendra			 <0x00 0x00420000 0x00 0x00420000 0x00 0x00001000>, /* ESM0 */
55*5fc6b1b6SVignesh Raghavendra			 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */
56*5fc6b1b6SVignesh Raghavendra			 <0x00 0x00703000 0x00 0x00703000 0x00 0x00000200>, /* USB0 debug trace */
57*5fc6b1b6SVignesh Raghavendra			 <0x00 0x0070c000 0x00 0x0070c000 0x00 0x00000200>, /* USB1 debug trace */
58*5fc6b1b6SVignesh Raghavendra			 <0x00 0x00a40000 0x00 0x00a40000 0x00 0x00000800>, /* Timesync router */
59*5fc6b1b6SVignesh Raghavendra			 <0x00 0x01000000 0x00 0x01000000 0x00 0x01b28400>, /* First peripheral window */
60*5fc6b1b6SVignesh Raghavendra			 <0x00 0x08000000 0x00 0x08000000 0x00 0x00200000>, /* Main CPSW */
61*5fc6b1b6SVignesh Raghavendra			 <0x00 0x0e000000 0x00 0x0e000000 0x00 0x01d20000>, /* Second peripheral window */
62*5fc6b1b6SVignesh Raghavendra			 <0x00 0x0fd00000 0x00 0x0fd00000 0x00 0x00020000>, /* GPU */
63*5fc6b1b6SVignesh Raghavendra			 <0x00 0x20000000 0x00 0x20000000 0x00 0x0a008000>, /* Third peripheral window */
64*5fc6b1b6SVignesh Raghavendra			 <0x00 0x30040000 0x00 0x30040000 0x00 0x00080000>, /* PRUSS-M */
65*5fc6b1b6SVignesh Raghavendra			 <0x00 0x30101000 0x00 0x30101000 0x00 0x00010100>, /* CSI window */
66*5fc6b1b6SVignesh Raghavendra			 <0x00 0x30200000 0x00 0x30200000 0x00 0x00010000>, /* DSS */
67*5fc6b1b6SVignesh Raghavendra			 <0x00 0x30210000 0x00 0x30210000 0x00 0x00010000>, /* VPU */
68*5fc6b1b6SVignesh Raghavendra			 <0x00 0x31000000 0x00 0x31000000 0x00 0x00050000>, /* USB0 DWC3 Core window */
69*5fc6b1b6SVignesh Raghavendra			 <0x00 0x31100000 0x00 0x31100000 0x00 0x00050000>, /* USB1 DWC3 Core window */
70*5fc6b1b6SVignesh Raghavendra			 <0x00 0x40900000 0x00 0x40900000 0x00 0x00030000>, /* SA3UL */
71*5fc6b1b6SVignesh Raghavendra			 <0x00 0x43600000 0x00 0x43600000 0x00 0x00010000>, /* SA3 sproxy data */
72*5fc6b1b6SVignesh Raghavendra			 <0x00 0x44043000 0x00 0x44043000 0x00 0x00000fe0>, /* TI SCI DEBUG */
73*5fc6b1b6SVignesh Raghavendra			 <0x00 0x44860000 0x00 0x44860000 0x00 0x00040000>, /* SA3 sproxy config */
74*5fc6b1b6SVignesh Raghavendra			 <0x00 0x48000000 0x00 0x48000000 0x00 0x06400000>, /* DMSS */
75*5fc6b1b6SVignesh Raghavendra			 <0x00 0x60000000 0x00 0x60000000 0x00 0x08000000>, /* FSS0 DAT1 */
76*5fc6b1b6SVignesh Raghavendra			 <0x00 0x70000000 0x00 0x70000000 0x00 0x00010000>, /* OCSRAM */
77*5fc6b1b6SVignesh Raghavendra			 <0x00 0x7e000000 0x00 0x7e000000 0x00 0x00100000>, /* C7x_0 */
78*5fc6b1b6SVignesh Raghavendra			 <0x01 0x00000000 0x01 0x00000000 0x00 0x00310000>, /* A53 PERIPHBASE */
79*5fc6b1b6SVignesh Raghavendra			 <0x05 0x00000000 0x05 0x00000000 0x01 0x00000000>, /* FSS0 DAT3 */
80*5fc6b1b6SVignesh Raghavendra
81*5fc6b1b6SVignesh Raghavendra			 /* MCU Domain Range */
82*5fc6b1b6SVignesh Raghavendra			 <0x00 0x04000000 0x00 0x04000000 0x00 0x01ff1400>,
83*5fc6b1b6SVignesh Raghavendra			 <0x00 0x79000000 0x00 0x79000000 0x00 0x00008000>, /* MCU R5 ATCM */
84*5fc6b1b6SVignesh Raghavendra			 <0x00 0x79020000 0x00 0x79020000 0x00 0x00008000>, /* MCU R5 BTCM */
85*5fc6b1b6SVignesh Raghavendra			 <0x00 0x79100000 0x00 0x79100000 0x00 0x00040000>, /* MCU R5 IRAM0 */
86*5fc6b1b6SVignesh Raghavendra			 <0x00 0x79140000 0x00 0x79140000 0x00 0x00040000>, /* MCU R5 IRAM1 */
87*5fc6b1b6SVignesh Raghavendra
88*5fc6b1b6SVignesh Raghavendra			 /* Wakeup Domain Range */
89*5fc6b1b6SVignesh Raghavendra			 <0x00 0x00b00000 0x00 0x00b00000 0x00 0x00002400>,
90*5fc6b1b6SVignesh Raghavendra			 <0x00 0x2b000000 0x00 0x2b000000 0x00 0x00300400>,
91*5fc6b1b6SVignesh Raghavendra			 <0x00 0x43000000 0x00 0x43000000 0x00 0x00020000>,
92*5fc6b1b6SVignesh Raghavendra			 <0x00 0x78000000 0x00 0x78000000 0x00 0x00008000>, /* DM R5 ATCM */
93*5fc6b1b6SVignesh Raghavendra			 <0x00 0x78100000 0x00 0x78100000 0x00 0x00008000>; /* DM R5 BTCM */
94*5fc6b1b6SVignesh Raghavendra
95*5fc6b1b6SVignesh Raghavendra		cbass_mcu: bus@4000000 {
96*5fc6b1b6SVignesh Raghavendra			compatible = "simple-bus";
97*5fc6b1b6SVignesh Raghavendra			#address-cells = <2>;
98*5fc6b1b6SVignesh Raghavendra			#size-cells = <2>;
99*5fc6b1b6SVignesh Raghavendra			ranges = <0x00 0x04000000 0x00 0x04000000 0x00 0x01ff1400>, /* Peripheral window */
100*5fc6b1b6SVignesh Raghavendra				 <0x00 0x79000000 0x00 0x79000000 0x00 0x00008000>, /* MCU R5 ATCM */
101*5fc6b1b6SVignesh Raghavendra				 <0x00 0x79020000 0x00 0x79020000 0x00 0x00008000>, /* MCU R5 BTCM */
102*5fc6b1b6SVignesh Raghavendra				 <0x00 0x79100000 0x00 0x79100000 0x00 0x00040000>, /* MCU IRAM0 */
103*5fc6b1b6SVignesh Raghavendra				 <0x00 0x79140000 0x00 0x79140000 0x00 0x00040000>; /* MCU IRAM1 */
104*5fc6b1b6SVignesh Raghavendra		};
105*5fc6b1b6SVignesh Raghavendra
106*5fc6b1b6SVignesh Raghavendra		cbass_wakeup: bus@b00000 {
107*5fc6b1b6SVignesh Raghavendra			compatible = "simple-bus";
108*5fc6b1b6SVignesh Raghavendra			#address-cells = <2>;
109*5fc6b1b6SVignesh Raghavendra			#size-cells = <2>;
110*5fc6b1b6SVignesh Raghavendra			ranges = <0x00 0x00b00000 0x00 0x00b00000 0x00 0x00002400>, /* VTM */
111*5fc6b1b6SVignesh Raghavendra				 <0x00 0x2b000000 0x00 0x2b000000 0x00 0x00300400>, /* Peripheral Window */
112*5fc6b1b6SVignesh Raghavendra				 <0x00 0x43000000 0x00 0x43000000 0x00 0x00020000>, /* WKUP CTRL MMR */
113*5fc6b1b6SVignesh Raghavendra				 <0x00 0x78000000 0x00 0x78000000 0x00 0x00008000>, /* DM R5 ATCM*/
114*5fc6b1b6SVignesh Raghavendra				 <0x00 0x78100000 0x00 0x78100000 0x00 0x00008000>; /* DM R5 BTCM*/
115*5fc6b1b6SVignesh Raghavendra		};
116*5fc6b1b6SVignesh Raghavendra	};
117*5fc6b1b6SVignesh Raghavendra};
118*5fc6b1b6SVignesh Raghavendra
119*5fc6b1b6SVignesh Raghavendra/* Now include the peripherals for each bus segments */
120*5fc6b1b6SVignesh Raghavendra#include "k3-am62a-main.dtsi"
121*5fc6b1b6SVignesh Raghavendra#include "k3-am62a-mcu.dtsi"
122*5fc6b1b6SVignesh Raghavendra#include "k3-am62a-wakeup.dtsi"
123