xref: /openbmc/linux/arch/arm64/boot/dts/ti/k3-am62a-main.dtsi (revision 060f35a317ef09101b128f399dce7ed13d019461)
15fc6b1b6SVignesh Raghavendra// SPDX-License-Identifier: GPL-2.0
25fc6b1b6SVignesh Raghavendra/*
35fc6b1b6SVignesh Raghavendra * Device Tree Source for AM62A SoC Family Main Domain peripherals
45fc6b1b6SVignesh Raghavendra *
55fc6b1b6SVignesh Raghavendra * Copyright (C) 2022 Texas Instruments Incorporated - https://www.ti.com/
65fc6b1b6SVignesh Raghavendra */
75fc6b1b6SVignesh Raghavendra
85fc6b1b6SVignesh Raghavendra&cbass_main {
95fc6b1b6SVignesh Raghavendra	oc_sram: sram@70000000 {
105fc6b1b6SVignesh Raghavendra		compatible = "mmio-sram";
115fc6b1b6SVignesh Raghavendra		reg = <0x00 0x70000000 0x00 0x10000>;
125fc6b1b6SVignesh Raghavendra		#address-cells = <1>;
135fc6b1b6SVignesh Raghavendra		#size-cells = <1>;
145fc6b1b6SVignesh Raghavendra		ranges = <0x0 0x00 0x70000000 0x10000>;
155fc6b1b6SVignesh Raghavendra	};
165fc6b1b6SVignesh Raghavendra
175fc6b1b6SVignesh Raghavendra	gic500: interrupt-controller@1800000 {
185fc6b1b6SVignesh Raghavendra		compatible = "arm,gic-v3";
195fc6b1b6SVignesh Raghavendra		reg = <0x00 0x01800000 0x00 0x10000>,	/* GICD */
205fc6b1b6SVignesh Raghavendra		      <0x00 0x01880000 0x00 0xc0000>,	/* GICR */
215fc6b1b6SVignesh Raghavendra		      <0x01 0x00000000 0x00 0x2000>,    /* GICC */
225fc6b1b6SVignesh Raghavendra		      <0x01 0x00010000 0x00 0x1000>,    /* GICH */
235fc6b1b6SVignesh Raghavendra		      <0x01 0x00020000 0x00 0x2000>;    /* GICV */
245fc6b1b6SVignesh Raghavendra		#address-cells = <2>;
255fc6b1b6SVignesh Raghavendra		#size-cells = <2>;
265fc6b1b6SVignesh Raghavendra		ranges;
275fc6b1b6SVignesh Raghavendra		#interrupt-cells = <3>;
285fc6b1b6SVignesh Raghavendra		interrupt-controller;
295fc6b1b6SVignesh Raghavendra		/*
305fc6b1b6SVignesh Raghavendra		 * vcpumntirq:
315fc6b1b6SVignesh Raghavendra		 * virtual CPU interface maintenance interrupt
325fc6b1b6SVignesh Raghavendra		 */
335fc6b1b6SVignesh Raghavendra		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
345fc6b1b6SVignesh Raghavendra
355fc6b1b6SVignesh Raghavendra		gic_its: msi-controller@1820000 {
365fc6b1b6SVignesh Raghavendra			compatible = "arm,gic-v3-its";
375fc6b1b6SVignesh Raghavendra			reg = <0x00 0x01820000 0x00 0x10000>;
385fc6b1b6SVignesh Raghavendra			socionext,synquacer-pre-its = <0x1000000 0x400000>;
395fc6b1b6SVignesh Raghavendra			msi-controller;
405fc6b1b6SVignesh Raghavendra			#msi-cells = <1>;
415fc6b1b6SVignesh Raghavendra		};
425fc6b1b6SVignesh Raghavendra	};
435fc6b1b6SVignesh Raghavendra
445fc6b1b6SVignesh Raghavendra	main_conf: syscon@100000 {
455fc6b1b6SVignesh Raghavendra		compatible = "ti,j721e-system-controller", "syscon", "simple-mfd";
465fc6b1b6SVignesh Raghavendra		reg = <0x00 0x00100000 0x00 0x20000>;
475fc6b1b6SVignesh Raghavendra		#address-cells = <1>;
485fc6b1b6SVignesh Raghavendra		#size-cells = <1>;
495fc6b1b6SVignesh Raghavendra		ranges = <0x00 0x00 0x00100000 0x20000>;
503dad70deSVignesh Raghavendra
513dad70deSVignesh Raghavendra		phy_gmii_sel: phy@4044 {
523dad70deSVignesh Raghavendra			compatible = "ti,am654-phy-gmii-sel";
533dad70deSVignesh Raghavendra			reg = <0x4044 0x8>;
543dad70deSVignesh Raghavendra			#phy-cells = <1>;
553dad70deSVignesh Raghavendra		};
563dad70deSVignesh Raghavendra
573dad70deSVignesh Raghavendra		epwm_tbclk: clock-controller@4130 {
58b9d801dbSAndrew Davis			compatible = "ti,am62-epwm-tbclk";
593dad70deSVignesh Raghavendra			reg = <0x4130 0x4>;
603dad70deSVignesh Raghavendra			#clock-cells = <1>;
613dad70deSVignesh Raghavendra		};
625fc6b1b6SVignesh Raghavendra	};
635fc6b1b6SVignesh Raghavendra
645fc6b1b6SVignesh Raghavendra	dmss: bus@48000000 {
655fc6b1b6SVignesh Raghavendra		compatible = "simple-bus";
665fc6b1b6SVignesh Raghavendra		#address-cells = <2>;
675fc6b1b6SVignesh Raghavendra		#size-cells = <2>;
685fc6b1b6SVignesh Raghavendra		dma-ranges;
695fc6b1b6SVignesh Raghavendra		ranges = <0x00 0x48000000 0x00 0x48000000 0x00 0x06000000>;
705fc6b1b6SVignesh Raghavendra
715fc6b1b6SVignesh Raghavendra		ti,sci-dev-id = <25>;
725fc6b1b6SVignesh Raghavendra
735fc6b1b6SVignesh Raghavendra		secure_proxy_main: mailbox@4d000000 {
745fc6b1b6SVignesh Raghavendra			compatible = "ti,am654-secure-proxy";
755fc6b1b6SVignesh Raghavendra			reg = <0x00 0x4d000000 0x00 0x80000>,
765fc6b1b6SVignesh Raghavendra			      <0x00 0x4a600000 0x00 0x80000>,
775fc6b1b6SVignesh Raghavendra			      <0x00 0x4a400000 0x00 0x80000>;
785fc6b1b6SVignesh Raghavendra			reg-names = "target_data", "rt", "scfg";
795fc6b1b6SVignesh Raghavendra			#mbox-cells = <1>;
805fc6b1b6SVignesh Raghavendra			interrupt-names = "rx_012";
815fc6b1b6SVignesh Raghavendra			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
825fc6b1b6SVignesh Raghavendra		};
833dad70deSVignesh Raghavendra
843dad70deSVignesh Raghavendra		inta_main_dmss: interrupt-controller@48000000 {
853dad70deSVignesh Raghavendra			compatible = "ti,sci-inta";
863dad70deSVignesh Raghavendra			reg = <0x00 0x48000000 0x00 0x100000>;
873dad70deSVignesh Raghavendra			#interrupt-cells = <0>;
883dad70deSVignesh Raghavendra			interrupt-controller;
893dad70deSVignesh Raghavendra			interrupt-parent = <&gic500>;
903dad70deSVignesh Raghavendra			msi-controller;
913dad70deSVignesh Raghavendra			ti,sci = <&dmsc>;
923dad70deSVignesh Raghavendra			ti,sci-dev-id = <28>;
933dad70deSVignesh Raghavendra			ti,interrupt-ranges = <6 70 34>;
943dad70deSVignesh Raghavendra			ti,unmapped-event-sources = <&main_bcdma>, <&main_pktdma>;
953dad70deSVignesh Raghavendra		};
963dad70deSVignesh Raghavendra
973dad70deSVignesh Raghavendra		main_bcdma: dma-controller@485c0100 {
983dad70deSVignesh Raghavendra			compatible = "ti,am64-dmss-bcdma";
993dad70deSVignesh Raghavendra			reg = <0x00 0x485c0100 0x00 0x100>,
1003dad70deSVignesh Raghavendra			      <0x00 0x4c000000 0x00 0x20000>,
1013dad70deSVignesh Raghavendra			      <0x00 0x4a820000 0x00 0x20000>,
1023dad70deSVignesh Raghavendra			      <0x00 0x4aa40000 0x00 0x20000>,
1033dad70deSVignesh Raghavendra			      <0x00 0x4bc00000 0x00 0x100000>;
1043dad70deSVignesh Raghavendra			reg-names = "gcfg", "bchanrt", "rchanrt", "tchanrt", "ringrt";
1053dad70deSVignesh Raghavendra			msi-parent = <&inta_main_dmss>;
1063dad70deSVignesh Raghavendra			#dma-cells = <3>;
1073dad70deSVignesh Raghavendra			ti,sci = <&dmsc>;
1083dad70deSVignesh Raghavendra			ti,sci-dev-id = <26>;
1093dad70deSVignesh Raghavendra			ti,sci-rm-range-bchan = <0x20>; /* BLOCK_COPY_CHAN */
1103dad70deSVignesh Raghavendra			ti,sci-rm-range-rchan = <0x21>; /* SPLIT_TR_RX_CHAN */
1113dad70deSVignesh Raghavendra			ti,sci-rm-range-tchan = <0x22>; /* SPLIT_TR_TX_CHAN */
1123dad70deSVignesh Raghavendra		};
1133dad70deSVignesh Raghavendra
1143dad70deSVignesh Raghavendra		main_pktdma: dma-controller@485c0000 {
1153dad70deSVignesh Raghavendra			compatible = "ti,am64-dmss-pktdma";
1163dad70deSVignesh Raghavendra			reg = <0x00 0x485c0000 0x00 0x100>,
1173dad70deSVignesh Raghavendra			      <0x00 0x4a800000 0x00 0x20000>,
1183dad70deSVignesh Raghavendra			      <0x00 0x4aa00000 0x00 0x40000>,
1193dad70deSVignesh Raghavendra			      <0x00 0x4b800000 0x00 0x400000>;
1203dad70deSVignesh Raghavendra			reg-names = "gcfg", "rchanrt", "tchanrt", "ringrt";
1213dad70deSVignesh Raghavendra			msi-parent = <&inta_main_dmss>;
1223dad70deSVignesh Raghavendra			#dma-cells = <2>;
1233dad70deSVignesh Raghavendra			ti,sci = <&dmsc>;
1243dad70deSVignesh Raghavendra			ti,sci-dev-id = <30>;
1253dad70deSVignesh Raghavendra			ti,sci-rm-range-tchan = <0x23>, /* UNMAPPED_TX_CHAN */
1263dad70deSVignesh Raghavendra						<0x24>, /* CPSW_TX_CHAN */
1273dad70deSVignesh Raghavendra						<0x25>, /* SAUL_TX_0_CHAN */
1283dad70deSVignesh Raghavendra						<0x26>; /* SAUL_TX_1_CHAN */
1293dad70deSVignesh Raghavendra			ti,sci-rm-range-tflow = <0x10>, /* RING_UNMAPPED_TX_CHAN */
1303dad70deSVignesh Raghavendra						<0x11>, /* RING_CPSW_TX_CHAN */
1313dad70deSVignesh Raghavendra						<0x12>, /* RING_SAUL_TX_0_CHAN */
1323dad70deSVignesh Raghavendra						<0x13>; /* RING_SAUL_TX_1_CHAN */
1333dad70deSVignesh Raghavendra			ti,sci-rm-range-rchan = <0x29>, /* UNMAPPED_RX_CHAN */
1343dad70deSVignesh Raghavendra						<0x2b>, /* CPSW_RX_CHAN */
1353dad70deSVignesh Raghavendra						<0x2d>, /* SAUL_RX_0_CHAN */
1363dad70deSVignesh Raghavendra						<0x2f>, /* SAUL_RX_1_CHAN */
1373dad70deSVignesh Raghavendra						<0x31>, /* SAUL_RX_2_CHAN */
1383dad70deSVignesh Raghavendra						<0x33>; /* SAUL_RX_3_CHAN */
1393dad70deSVignesh Raghavendra			ti,sci-rm-range-rflow = <0x2a>, /* FLOW_UNMAPPED_RX_CHAN */
1403dad70deSVignesh Raghavendra						<0x2c>, /* FLOW_CPSW_RX_CHAN */
1413dad70deSVignesh Raghavendra						<0x2e>, /* FLOW_SAUL_RX_0/1_CHAN */
1423dad70deSVignesh Raghavendra						<0x32>; /* FLOW_SAUL_RX_2/3_CHAN */
1433dad70deSVignesh Raghavendra		};
1445fc6b1b6SVignesh Raghavendra	};
1455fc6b1b6SVignesh Raghavendra
1465fc6b1b6SVignesh Raghavendra	dmsc: system-controller@44043000 {
1475fc6b1b6SVignesh Raghavendra		compatible = "ti,k2g-sci";
1485fc6b1b6SVignesh Raghavendra		reg = <0x00 0x44043000 0x00 0xfe0>;
1495fc6b1b6SVignesh Raghavendra		reg-names = "debug_messages";
1505fc6b1b6SVignesh Raghavendra		ti,host-id = <12>;
1515fc6b1b6SVignesh Raghavendra		mbox-names = "rx", "tx";
1525fc6b1b6SVignesh Raghavendra		mboxes = <&secure_proxy_main 12>,
1535fc6b1b6SVignesh Raghavendra			 <&secure_proxy_main 13>;
1545fc6b1b6SVignesh Raghavendra
1555fc6b1b6SVignesh Raghavendra		k3_pds: power-controller {
1565fc6b1b6SVignesh Raghavendra			compatible = "ti,sci-pm-domain";
1575fc6b1b6SVignesh Raghavendra			#power-domain-cells = <2>;
1585fc6b1b6SVignesh Raghavendra		};
1595fc6b1b6SVignesh Raghavendra
1605fc6b1b6SVignesh Raghavendra		k3_clks: clock-controller {
1615fc6b1b6SVignesh Raghavendra			compatible = "ti,k2g-sci-clk";
1625fc6b1b6SVignesh Raghavendra			#clock-cells = <2>;
1635fc6b1b6SVignesh Raghavendra		};
1645fc6b1b6SVignesh Raghavendra
1655fc6b1b6SVignesh Raghavendra		k3_reset: reset-controller {
1665fc6b1b6SVignesh Raghavendra			compatible = "ti,sci-reset";
1675fc6b1b6SVignesh Raghavendra			#reset-cells = <2>;
1685fc6b1b6SVignesh Raghavendra		};
1695fc6b1b6SVignesh Raghavendra	};
1705fc6b1b6SVignesh Raghavendra
171f7d3b11cSNishanth Menon	secure_proxy_sa3: mailbox@43600000 {
172f7d3b11cSNishanth Menon		compatible = "ti,am654-secure-proxy";
173f7d3b11cSNishanth Menon		#mbox-cells = <1>;
174f7d3b11cSNishanth Menon		reg-names = "target_data", "rt", "scfg";
175f7d3b11cSNishanth Menon		reg = <0x00 0x43600000 0x00 0x10000>,
176f7d3b11cSNishanth Menon		      <0x00 0x44880000 0x00 0x20000>,
177f7d3b11cSNishanth Menon		      <0x00 0x44860000 0x00 0x20000>;
178f7d3b11cSNishanth Menon		/*
179f7d3b11cSNishanth Menon		 * Marked Disabled:
180f7d3b11cSNishanth Menon		 * Node is incomplete as it is meant for bootloaders and
181f7d3b11cSNishanth Menon		 * firmware on non-MPU processors
182f7d3b11cSNishanth Menon		 */
183f7d3b11cSNishanth Menon		status = "disabled";
184f7d3b11cSNishanth Menon	};
185f7d3b11cSNishanth Menon
1865fc6b1b6SVignesh Raghavendra	main_pmx0: pinctrl@f4000 {
1875fc6b1b6SVignesh Raghavendra		compatible = "pinctrl-single";
1885fc6b1b6SVignesh Raghavendra		reg = <0x00 0xf4000 0x00 0x2ac>;
1895fc6b1b6SVignesh Raghavendra		#pinctrl-cells = <1>;
1905fc6b1b6SVignesh Raghavendra		pinctrl-single,register-width = <32>;
1915fc6b1b6SVignesh Raghavendra		pinctrl-single,function-mask = <0xffffffff>;
1925fc6b1b6SVignesh Raghavendra	};
1935fc6b1b6SVignesh Raghavendra
19468dd81a7SNishanth Menon	main_timer0: timer@2400000 {
19568dd81a7SNishanth Menon		compatible = "ti,am654-timer";
19668dd81a7SNishanth Menon		reg = <0x00 0x2400000 0x00 0x400>;
19768dd81a7SNishanth Menon		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
19868dd81a7SNishanth Menon		clocks = <&k3_clks 36 2>;
19968dd81a7SNishanth Menon		clock-names = "fck";
20068dd81a7SNishanth Menon		assigned-clocks = <&k3_clks 36 2>;
20168dd81a7SNishanth Menon		assigned-clock-parents = <&k3_clks 36 3>;
20268dd81a7SNishanth Menon		power-domains = <&k3_pds 36 TI_SCI_PD_EXCLUSIVE>;
20368dd81a7SNishanth Menon		ti,timer-pwm;
20468dd81a7SNishanth Menon	};
20568dd81a7SNishanth Menon
20668dd81a7SNishanth Menon	main_timer1: timer@2410000 {
20768dd81a7SNishanth Menon		compatible = "ti,am654-timer";
20868dd81a7SNishanth Menon		reg = <0x00 0x2410000 0x00 0x400>;
20968dd81a7SNishanth Menon		interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
21068dd81a7SNishanth Menon		clocks = <&k3_clks 37 2>;
21168dd81a7SNishanth Menon		clock-names = "fck";
21268dd81a7SNishanth Menon		assigned-clocks = <&k3_clks 37 2>;
21368dd81a7SNishanth Menon		assigned-clock-parents = <&k3_clks 37 3>;
21468dd81a7SNishanth Menon		power-domains = <&k3_pds 37 TI_SCI_PD_EXCLUSIVE>;
21568dd81a7SNishanth Menon		ti,timer-pwm;
21668dd81a7SNishanth Menon	};
21768dd81a7SNishanth Menon
21868dd81a7SNishanth Menon	main_timer2: timer@2420000 {
21968dd81a7SNishanth Menon		compatible = "ti,am654-timer";
22068dd81a7SNishanth Menon		reg = <0x00 0x2420000 0x00 0x400>;
22168dd81a7SNishanth Menon		interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
22268dd81a7SNishanth Menon		clocks = <&k3_clks 38 2>;
22368dd81a7SNishanth Menon		clock-names = "fck";
22468dd81a7SNishanth Menon		assigned-clocks = <&k3_clks 38 2>;
22568dd81a7SNishanth Menon		assigned-clock-parents = <&k3_clks 38 3>;
22668dd81a7SNishanth Menon		power-domains = <&k3_pds 38 TI_SCI_PD_EXCLUSIVE>;
22768dd81a7SNishanth Menon		ti,timer-pwm;
22868dd81a7SNishanth Menon	};
22968dd81a7SNishanth Menon
23068dd81a7SNishanth Menon	main_timer3: timer@2430000 {
23168dd81a7SNishanth Menon		compatible = "ti,am654-timer";
23268dd81a7SNishanth Menon		reg = <0x00 0x2430000 0x00 0x400>;
23368dd81a7SNishanth Menon		interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
23468dd81a7SNishanth Menon		clocks = <&k3_clks 39 2>;
23568dd81a7SNishanth Menon		clock-names = "fck";
23668dd81a7SNishanth Menon		assigned-clocks = <&k3_clks 39 2>;
23768dd81a7SNishanth Menon		assigned-clock-parents = <&k3_clks 39 3>;
23868dd81a7SNishanth Menon		power-domains = <&k3_pds 39 TI_SCI_PD_EXCLUSIVE>;
23968dd81a7SNishanth Menon		ti,timer-pwm;
24068dd81a7SNishanth Menon	};
24168dd81a7SNishanth Menon
24268dd81a7SNishanth Menon	main_timer4: timer@2440000 {
24368dd81a7SNishanth Menon		compatible = "ti,am654-timer";
24468dd81a7SNishanth Menon		reg = <0x00 0x2440000 0x00 0x400>;
24568dd81a7SNishanth Menon		interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
24668dd81a7SNishanth Menon		clocks = <&k3_clks 40 2>;
24768dd81a7SNishanth Menon		clock-names = "fck";
24868dd81a7SNishanth Menon		assigned-clocks = <&k3_clks 40 2>;
24968dd81a7SNishanth Menon		assigned-clock-parents = <&k3_clks 40 3>;
25068dd81a7SNishanth Menon		power-domains = <&k3_pds 40 TI_SCI_PD_EXCLUSIVE>;
25168dd81a7SNishanth Menon		ti,timer-pwm;
25268dd81a7SNishanth Menon	};
25368dd81a7SNishanth Menon
25468dd81a7SNishanth Menon	main_timer5: timer@2450000 {
25568dd81a7SNishanth Menon		compatible = "ti,am654-timer";
25668dd81a7SNishanth Menon		reg = <0x00 0x2450000 0x00 0x400>;
25768dd81a7SNishanth Menon		interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
25868dd81a7SNishanth Menon		clocks = <&k3_clks 41 2>;
25968dd81a7SNishanth Menon		clock-names = "fck";
26068dd81a7SNishanth Menon		assigned-clocks = <&k3_clks 41 2>;
26168dd81a7SNishanth Menon		assigned-clock-parents = <&k3_clks 41 3>;
26268dd81a7SNishanth Menon		power-domains = <&k3_pds 41 TI_SCI_PD_EXCLUSIVE>;
26368dd81a7SNishanth Menon		ti,timer-pwm;
26468dd81a7SNishanth Menon	};
26568dd81a7SNishanth Menon
26668dd81a7SNishanth Menon	main_timer6: timer@2460000 {
26768dd81a7SNishanth Menon		compatible = "ti,am654-timer";
26868dd81a7SNishanth Menon		reg = <0x00 0x2460000 0x00 0x400>;
26968dd81a7SNishanth Menon		interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
27068dd81a7SNishanth Menon		clocks = <&k3_clks 42 2>;
27168dd81a7SNishanth Menon		clock-names = "fck";
27268dd81a7SNishanth Menon		assigned-clocks = <&k3_clks 42 2>;
27368dd81a7SNishanth Menon		assigned-clock-parents = <&k3_clks 42 3>;
27468dd81a7SNishanth Menon		power-domains = <&k3_pds 42 TI_SCI_PD_EXCLUSIVE>;
27568dd81a7SNishanth Menon		ti,timer-pwm;
27668dd81a7SNishanth Menon	};
27768dd81a7SNishanth Menon
27868dd81a7SNishanth Menon	main_timer7: timer@2470000 {
27968dd81a7SNishanth Menon		compatible = "ti,am654-timer";
28068dd81a7SNishanth Menon		reg = <0x00 0x2470000 0x00 0x400>;
28168dd81a7SNishanth Menon		interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
28268dd81a7SNishanth Menon		clocks = <&k3_clks 43 2>;
28368dd81a7SNishanth Menon		clock-names = "fck";
28468dd81a7SNishanth Menon		assigned-clocks = <&k3_clks 43 2>;
28568dd81a7SNishanth Menon		assigned-clock-parents = <&k3_clks 43 3>;
28668dd81a7SNishanth Menon		power-domains = <&k3_pds 43 TI_SCI_PD_EXCLUSIVE>;
28768dd81a7SNishanth Menon		ti,timer-pwm;
28868dd81a7SNishanth Menon	};
28968dd81a7SNishanth Menon
2905fc6b1b6SVignesh Raghavendra	main_uart0: serial@2800000 {
2915fc6b1b6SVignesh Raghavendra		compatible = "ti,am64-uart", "ti,am654-uart";
2925fc6b1b6SVignesh Raghavendra		reg = <0x00 0x02800000 0x00 0x100>;
2935fc6b1b6SVignesh Raghavendra		interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
2945fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 146 TI_SCI_PD_EXCLUSIVE>;
2955fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 146 0>;
2965fc6b1b6SVignesh Raghavendra		clock-names = "fclk";
2975fc6b1b6SVignesh Raghavendra		status = "disabled";
2985fc6b1b6SVignesh Raghavendra	};
2995fc6b1b6SVignesh Raghavendra
3005fc6b1b6SVignesh Raghavendra	main_uart1: serial@2810000 {
3015fc6b1b6SVignesh Raghavendra		compatible = "ti,am64-uart", "ti,am654-uart";
3025fc6b1b6SVignesh Raghavendra		reg = <0x00 0x02810000 0x00 0x100>;
3035fc6b1b6SVignesh Raghavendra		interrupts = <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>;
3045fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 152 TI_SCI_PD_EXCLUSIVE>;
3055fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 152 0>;
3065fc6b1b6SVignesh Raghavendra		clock-names = "fclk";
3075fc6b1b6SVignesh Raghavendra		status = "disabled";
3085fc6b1b6SVignesh Raghavendra	};
3095fc6b1b6SVignesh Raghavendra
3105fc6b1b6SVignesh Raghavendra	main_uart2: serial@2820000 {
3115fc6b1b6SVignesh Raghavendra		compatible = "ti,am64-uart", "ti,am654-uart";
3125fc6b1b6SVignesh Raghavendra		reg = <0x00 0x02820000 0x00 0x100>;
3135fc6b1b6SVignesh Raghavendra		interrupts = <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>;
3145fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 153 TI_SCI_PD_EXCLUSIVE>;
3155fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 153 0>;
3165fc6b1b6SVignesh Raghavendra		clock-names = "fclk";
3175fc6b1b6SVignesh Raghavendra		status = "disabled";
3185fc6b1b6SVignesh Raghavendra	};
3195fc6b1b6SVignesh Raghavendra
3205fc6b1b6SVignesh Raghavendra	main_uart3: serial@2830000 {
3215fc6b1b6SVignesh Raghavendra		compatible = "ti,am64-uart", "ti,am654-uart";
3225fc6b1b6SVignesh Raghavendra		reg = <0x00 0x02830000 0x00 0x100>;
3235fc6b1b6SVignesh Raghavendra		interrupts = <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>;
3245fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 154 TI_SCI_PD_EXCLUSIVE>;
3255fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 154 0>;
3265fc6b1b6SVignesh Raghavendra		clock-names = "fclk";
3275fc6b1b6SVignesh Raghavendra		status = "disabled";
3285fc6b1b6SVignesh Raghavendra	};
3295fc6b1b6SVignesh Raghavendra
3305fc6b1b6SVignesh Raghavendra	main_uart4: serial@2840000 {
3315fc6b1b6SVignesh Raghavendra		compatible = "ti,am64-uart", "ti,am654-uart";
3325fc6b1b6SVignesh Raghavendra		reg = <0x00 0x02840000 0x00 0x100>;
3335fc6b1b6SVignesh Raghavendra		interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>;
3345fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 155 TI_SCI_PD_EXCLUSIVE>;
3355fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 155 0>;
3365fc6b1b6SVignesh Raghavendra		clock-names = "fclk";
3375fc6b1b6SVignesh Raghavendra		status = "disabled";
3385fc6b1b6SVignesh Raghavendra	};
3395fc6b1b6SVignesh Raghavendra
3405fc6b1b6SVignesh Raghavendra	main_uart5: serial@2850000 {
3415fc6b1b6SVignesh Raghavendra		compatible = "ti,am64-uart", "ti,am654-uart";
3425fc6b1b6SVignesh Raghavendra		reg = <0x00 0x02850000 0x00 0x100>;
3435fc6b1b6SVignesh Raghavendra		interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>;
3445fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 156 TI_SCI_PD_EXCLUSIVE>;
3455fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 156 0>;
3465fc6b1b6SVignesh Raghavendra		clock-names = "fclk";
3475fc6b1b6SVignesh Raghavendra		status = "disabled";
3485fc6b1b6SVignesh Raghavendra	};
3495fc6b1b6SVignesh Raghavendra
3505fc6b1b6SVignesh Raghavendra	main_uart6: serial@2860000 {
3515fc6b1b6SVignesh Raghavendra		compatible = "ti,am64-uart", "ti,am654-uart";
3525fc6b1b6SVignesh Raghavendra		reg = <0x00 0x02860000 0x00 0x100>;
3535fc6b1b6SVignesh Raghavendra		interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
3545fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 158 TI_SCI_PD_EXCLUSIVE>;
3555fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 158 0>;
3565fc6b1b6SVignesh Raghavendra		clock-names = "fclk";
3575fc6b1b6SVignesh Raghavendra		status = "disabled";
3585fc6b1b6SVignesh Raghavendra	};
3595fc6b1b6SVignesh Raghavendra
3605fc6b1b6SVignesh Raghavendra	main_i2c0: i2c@20000000 {
3615fc6b1b6SVignesh Raghavendra		compatible = "ti,am64-i2c", "ti,omap4-i2c";
3625fc6b1b6SVignesh Raghavendra		reg = <0x00 0x20000000 0x00 0x100>;
3635fc6b1b6SVignesh Raghavendra		interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
3645fc6b1b6SVignesh Raghavendra		#address-cells = <1>;
3655fc6b1b6SVignesh Raghavendra		#size-cells = <0>;
3665fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 102 TI_SCI_PD_EXCLUSIVE>;
3675fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 102 2>;
3685fc6b1b6SVignesh Raghavendra		clock-names = "fck";
3695fc6b1b6SVignesh Raghavendra		status = "disabled";
3705fc6b1b6SVignesh Raghavendra	};
3715fc6b1b6SVignesh Raghavendra
3725fc6b1b6SVignesh Raghavendra	main_i2c1: i2c@20010000 {
3735fc6b1b6SVignesh Raghavendra		compatible = "ti,am64-i2c", "ti,omap4-i2c";
3745fc6b1b6SVignesh Raghavendra		reg = <0x00 0x20010000 0x00 0x100>;
3755fc6b1b6SVignesh Raghavendra		interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
3765fc6b1b6SVignesh Raghavendra		#address-cells = <1>;
3775fc6b1b6SVignesh Raghavendra		#size-cells = <0>;
3785fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 103 TI_SCI_PD_EXCLUSIVE>;
3795fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 103 2>;
3805fc6b1b6SVignesh Raghavendra		clock-names = "fck";
3815fc6b1b6SVignesh Raghavendra		status = "disabled";
3825fc6b1b6SVignesh Raghavendra	};
3835fc6b1b6SVignesh Raghavendra
3845fc6b1b6SVignesh Raghavendra	main_i2c2: i2c@20020000 {
3855fc6b1b6SVignesh Raghavendra		compatible = "ti,am64-i2c", "ti,omap4-i2c";
3865fc6b1b6SVignesh Raghavendra		reg = <0x00 0x20020000 0x00 0x100>;
3875fc6b1b6SVignesh Raghavendra		interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
3885fc6b1b6SVignesh Raghavendra		#address-cells = <1>;
3895fc6b1b6SVignesh Raghavendra		#size-cells = <0>;
3905fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 104 TI_SCI_PD_EXCLUSIVE>;
3915fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 104 2>;
3925fc6b1b6SVignesh Raghavendra		clock-names = "fck";
3935fc6b1b6SVignesh Raghavendra		status = "disabled";
3945fc6b1b6SVignesh Raghavendra	};
3955fc6b1b6SVignesh Raghavendra
3965fc6b1b6SVignesh Raghavendra	main_i2c3: i2c@20030000 {
3975fc6b1b6SVignesh Raghavendra		compatible = "ti,am64-i2c", "ti,omap4-i2c";
3985fc6b1b6SVignesh Raghavendra		reg = <0x00 0x20030000 0x00 0x100>;
3995fc6b1b6SVignesh Raghavendra		interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
4005fc6b1b6SVignesh Raghavendra		#address-cells = <1>;
4015fc6b1b6SVignesh Raghavendra		#size-cells = <0>;
4025fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 105 TI_SCI_PD_EXCLUSIVE>;
4035fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 105 2>;
4045fc6b1b6SVignesh Raghavendra		clock-names = "fck";
4055fc6b1b6SVignesh Raghavendra		status = "disabled";
4065fc6b1b6SVignesh Raghavendra	};
4075fc6b1b6SVignesh Raghavendra
4083dad70deSVignesh Raghavendra	main_spi0: spi@20100000 {
4093dad70deSVignesh Raghavendra		compatible = "ti,am654-mcspi", "ti,omap4-mcspi";
4103dad70deSVignesh Raghavendra		reg = <0x00 0x20100000 0x00 0x400>;
4113dad70deSVignesh Raghavendra		interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
4123dad70deSVignesh Raghavendra		#address-cells = <1>;
4133dad70deSVignesh Raghavendra		#size-cells = <0>;
4143dad70deSVignesh Raghavendra		power-domains = <&k3_pds 141 TI_SCI_PD_EXCLUSIVE>;
4153dad70deSVignesh Raghavendra		clocks = <&k3_clks 141 0>;
4163dad70deSVignesh Raghavendra		status = "disabled";
4173dad70deSVignesh Raghavendra	};
4183dad70deSVignesh Raghavendra
4193dad70deSVignesh Raghavendra	main_spi1: spi@20110000 {
4203dad70deSVignesh Raghavendra		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
4213dad70deSVignesh Raghavendra		reg = <0x00 0x20110000 0x00 0x400>;
4223dad70deSVignesh Raghavendra		interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
4233dad70deSVignesh Raghavendra		#address-cells = <1>;
4243dad70deSVignesh Raghavendra		#size-cells = <0>;
4253dad70deSVignesh Raghavendra		power-domains = <&k3_pds 142 TI_SCI_PD_EXCLUSIVE>;
4263dad70deSVignesh Raghavendra		clocks = <&k3_clks 142 0>;
4273dad70deSVignesh Raghavendra		status = "disabled";
4283dad70deSVignesh Raghavendra	};
4293dad70deSVignesh Raghavendra
4303dad70deSVignesh Raghavendra	main_spi2: spi@20120000 {
4313dad70deSVignesh Raghavendra		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
4323dad70deSVignesh Raghavendra		reg = <0x00 0x20120000 0x00 0x400>;
4333dad70deSVignesh Raghavendra		interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
4343dad70deSVignesh Raghavendra		#address-cells = <1>;
4353dad70deSVignesh Raghavendra		#size-cells = <0>;
4363dad70deSVignesh Raghavendra		power-domains = <&k3_pds 143 TI_SCI_PD_EXCLUSIVE>;
4373dad70deSVignesh Raghavendra		clocks = <&k3_clks 143 0>;
4383dad70deSVignesh Raghavendra		status = "disabled";
4393dad70deSVignesh Raghavendra	};
4403dad70deSVignesh Raghavendra
4415fc6b1b6SVignesh Raghavendra	main_gpio_intr: interrupt-controller@a00000 {
4425fc6b1b6SVignesh Raghavendra		compatible = "ti,sci-intr";
4435fc6b1b6SVignesh Raghavendra		reg = <0x00 0x00a00000 0x00 0x800>;
4445fc6b1b6SVignesh Raghavendra		ti,intr-trigger-type = <1>;
4455fc6b1b6SVignesh Raghavendra		interrupt-controller;
4465fc6b1b6SVignesh Raghavendra		interrupt-parent = <&gic500>;
4475fc6b1b6SVignesh Raghavendra		#interrupt-cells = <1>;
4485fc6b1b6SVignesh Raghavendra		ti,sci = <&dmsc>;
4495fc6b1b6SVignesh Raghavendra		ti,sci-dev-id = <3>;
4505fc6b1b6SVignesh Raghavendra		ti,interrupt-ranges = <0 32 16>;
4515fc6b1b6SVignesh Raghavendra		status = "disabled";
4525fc6b1b6SVignesh Raghavendra	};
4535fc6b1b6SVignesh Raghavendra
4545fc6b1b6SVignesh Raghavendra	main_gpio0: gpio@600000 {
4555fc6b1b6SVignesh Raghavendra		compatible = "ti,am64-gpio", "ti,keystone-gpio";
4565fc6b1b6SVignesh Raghavendra		reg = <0x00 0x00600000 0x0 0x100>;
4575fc6b1b6SVignesh Raghavendra		gpio-controller;
4585fc6b1b6SVignesh Raghavendra		#gpio-cells = <2>;
4595fc6b1b6SVignesh Raghavendra		interrupt-parent = <&main_gpio_intr>;
4605fc6b1b6SVignesh Raghavendra		interrupts = <190>, <191>, <192>,
4615fc6b1b6SVignesh Raghavendra			     <193>, <194>, <195>;
4625fc6b1b6SVignesh Raghavendra		interrupt-controller;
4635fc6b1b6SVignesh Raghavendra		#interrupt-cells = <2>;
464*92e2eaa4SNitin Yadav		ti,ngpio = <92>;
4655fc6b1b6SVignesh Raghavendra		ti,davinci-gpio-unbanked = <0>;
4665fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 77 TI_SCI_PD_EXCLUSIVE>;
4675fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 77 0>;
4685fc6b1b6SVignesh Raghavendra		clock-names = "gpio";
4695fc6b1b6SVignesh Raghavendra		status = "disabled";
4705fc6b1b6SVignesh Raghavendra	};
4715fc6b1b6SVignesh Raghavendra
4725fc6b1b6SVignesh Raghavendra	main_gpio1: gpio@601000 {
4735fc6b1b6SVignesh Raghavendra		compatible = "ti,am64-gpio", "ti,keystone-gpio";
4745fc6b1b6SVignesh Raghavendra		reg = <0x00 0x00601000 0x0 0x100>;
4755fc6b1b6SVignesh Raghavendra		gpio-controller;
4765fc6b1b6SVignesh Raghavendra		#gpio-cells = <2>;
4775fc6b1b6SVignesh Raghavendra		interrupt-parent = <&main_gpio_intr>;
4785fc6b1b6SVignesh Raghavendra		interrupts = <180>, <181>, <182>,
4795fc6b1b6SVignesh Raghavendra			     <183>, <184>, <185>;
4805fc6b1b6SVignesh Raghavendra		interrupt-controller;
4815fc6b1b6SVignesh Raghavendra		#interrupt-cells = <2>;
482*92e2eaa4SNitin Yadav		ti,ngpio = <52>;
4835fc6b1b6SVignesh Raghavendra		ti,davinci-gpio-unbanked = <0>;
4845fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 78 TI_SCI_PD_EXCLUSIVE>;
4855fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 78 0>;
4865fc6b1b6SVignesh Raghavendra		clock-names = "gpio";
4875fc6b1b6SVignesh Raghavendra		status = "disabled";
4885fc6b1b6SVignesh Raghavendra	};
4895fc6b1b6SVignesh Raghavendra
4905fc6b1b6SVignesh Raghavendra	sdhci1: mmc@fa00000 {
4915fc6b1b6SVignesh Raghavendra		compatible = "ti,am62-sdhci";
4925fc6b1b6SVignesh Raghavendra		reg = <0x00 0xfa00000 0x00 0x260>, <0x00 0xfa08000 0x00 0x134>;
4935fc6b1b6SVignesh Raghavendra		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
4945fc6b1b6SVignesh Raghavendra		power-domains = <&k3_pds 58 TI_SCI_PD_EXCLUSIVE>;
4955fc6b1b6SVignesh Raghavendra		clocks = <&k3_clks 58 5>, <&k3_clks 58 6>;
4965fc6b1b6SVignesh Raghavendra		clock-names = "clk_ahb", "clk_xin";
4975fc6b1b6SVignesh Raghavendra		ti,trm-icp = <0x2>;
4985fc6b1b6SVignesh Raghavendra		ti,otap-del-sel-legacy = <0x0>;
4995fc6b1b6SVignesh Raghavendra		ti,otap-del-sel-sd-hs = <0x0>;
5005fc6b1b6SVignesh Raghavendra		ti,otap-del-sel-sdr12 = <0xf>;
5015fc6b1b6SVignesh Raghavendra		ti,otap-del-sel-sdr25 = <0xf>;
5025fc6b1b6SVignesh Raghavendra		ti,otap-del-sel-sdr50 = <0xc>;
5035fc6b1b6SVignesh Raghavendra		ti,otap-del-sel-sdr104 = <0x6>;
5045fc6b1b6SVignesh Raghavendra		ti,otap-del-sel-ddr50 = <0x9>;
5055fc6b1b6SVignesh Raghavendra		ti,itap-del-sel-legacy = <0x0>;
5065fc6b1b6SVignesh Raghavendra		ti,itap-del-sel-sd-hs = <0x0>;
5075fc6b1b6SVignesh Raghavendra		ti,itap-del-sel-sdr12 = <0x0>;
5085fc6b1b6SVignesh Raghavendra		ti,itap-del-sel-sdr25 = <0x0>;
5095fc6b1b6SVignesh Raghavendra		ti,clkbuf-sel = <0x7>;
5105fc6b1b6SVignesh Raghavendra		bus-width = <4>;
5115fc6b1b6SVignesh Raghavendra		no-1-8-v;
5125fc6b1b6SVignesh Raghavendra		status = "disabled";
5135fc6b1b6SVignesh Raghavendra	};
5143dad70deSVignesh Raghavendra
5153dad70deSVignesh Raghavendra	usbss0: dwc3-usb@f900000 {
5163dad70deSVignesh Raghavendra		compatible = "ti,am62-usb";
5173dad70deSVignesh Raghavendra		reg = <0x00 0x0f900000 0x00 0x800>;
5183dad70deSVignesh Raghavendra		clocks = <&k3_clks 161 3>;
5193dad70deSVignesh Raghavendra		clock-names = "ref";
5203dad70deSVignesh Raghavendra		ti,syscon-phy-pll-refclk = <&wkup_conf 0x4008>;
5213dad70deSVignesh Raghavendra		#address-cells = <2>;
5223dad70deSVignesh Raghavendra		#size-cells = <2>;
5233dad70deSVignesh Raghavendra		power-domains = <&k3_pds 178 TI_SCI_PD_EXCLUSIVE>;
5243dad70deSVignesh Raghavendra		ranges;
5253dad70deSVignesh Raghavendra		status = "disabled";
5263dad70deSVignesh Raghavendra
5273dad70deSVignesh Raghavendra		usb0: usb@31000000 {
5283dad70deSVignesh Raghavendra			compatible = "snps,dwc3";
5293dad70deSVignesh Raghavendra			reg = <0x00 0x31000000 0x00 0x50000>;
5303dad70deSVignesh Raghavendra			interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, /* irq.0 */
5313dad70deSVignesh Raghavendra				     <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; /* irq.0 */
5323dad70deSVignesh Raghavendra			interrupt-names = "host", "peripheral";
5333dad70deSVignesh Raghavendra			maximum-speed = "high-speed";
5343dad70deSVignesh Raghavendra			dr_mode = "otg";
5353dad70deSVignesh Raghavendra		};
5363dad70deSVignesh Raghavendra	};
5373dad70deSVignesh Raghavendra
5383dad70deSVignesh Raghavendra	usbss1: dwc3-usb@f910000 {
5393dad70deSVignesh Raghavendra		compatible = "ti,am62-usb";
5403dad70deSVignesh Raghavendra		reg = <0x00 0x0f910000 0x00 0x800>;
5413dad70deSVignesh Raghavendra		clocks = <&k3_clks 162 3>;
5423dad70deSVignesh Raghavendra		clock-names = "ref";
5433dad70deSVignesh Raghavendra		ti,syscon-phy-pll-refclk = <&wkup_conf 0x4018>;
5443dad70deSVignesh Raghavendra		#address-cells = <2>;
5453dad70deSVignesh Raghavendra		#size-cells = <2>;
5463dad70deSVignesh Raghavendra		power-domains = <&k3_pds 179 TI_SCI_PD_EXCLUSIVE>;
5473dad70deSVignesh Raghavendra		ranges;
5483dad70deSVignesh Raghavendra		status = "disabled";
5493dad70deSVignesh Raghavendra
5503dad70deSVignesh Raghavendra		usb1: usb@31100000 {
5513dad70deSVignesh Raghavendra			compatible = "snps,dwc3";
5523dad70deSVignesh Raghavendra			reg = <0x00 0x31100000 0x00 0x50000>;
5533dad70deSVignesh Raghavendra			interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>, /* irq.0 */
5543dad70deSVignesh Raghavendra				     <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>; /* irq.0 */
5553dad70deSVignesh Raghavendra			interrupt-names = "host", "peripheral";
5563dad70deSVignesh Raghavendra			maximum-speed = "high-speed";
5573dad70deSVignesh Raghavendra			dr_mode = "otg";
5583dad70deSVignesh Raghavendra		};
5593dad70deSVignesh Raghavendra	};
5603dad70deSVignesh Raghavendra
5613dad70deSVignesh Raghavendra	fss: bus@fc00000 {
5623dad70deSVignesh Raghavendra		compatible = "simple-bus";
5633dad70deSVignesh Raghavendra		reg = <0x00 0x0fc00000 0x00 0x70000>;
5643dad70deSVignesh Raghavendra		#address-cells = <2>;
5653dad70deSVignesh Raghavendra		#size-cells = <2>;
5663dad70deSVignesh Raghavendra		ranges;
5673dad70deSVignesh Raghavendra		status = "disabled";
5683dad70deSVignesh Raghavendra
5693dad70deSVignesh Raghavendra		ospi0: spi@fc40000 {
5703dad70deSVignesh Raghavendra			compatible = "ti,am654-ospi", "cdns,qspi-nor";
5713dad70deSVignesh Raghavendra			reg = <0x00 0x0fc40000 0x00 0x100>,
5723dad70deSVignesh Raghavendra			      <0x05 0x00000000 0x01 0x00000000>;
5733dad70deSVignesh Raghavendra			interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
5743dad70deSVignesh Raghavendra			cdns,fifo-depth = <256>;
5753dad70deSVignesh Raghavendra			cdns,fifo-width = <4>;
5763dad70deSVignesh Raghavendra			cdns,trigger-address = <0x0>;
5773dad70deSVignesh Raghavendra			clocks = <&k3_clks 75 7>;
5783dad70deSVignesh Raghavendra			assigned-clocks = <&k3_clks 75 7>;
5793dad70deSVignesh Raghavendra			assigned-clock-parents = <&k3_clks 75 8>;
5803dad70deSVignesh Raghavendra			assigned-clock-rates = <166666666>;
5813dad70deSVignesh Raghavendra			power-domains = <&k3_pds 75 TI_SCI_PD_EXCLUSIVE>;
5823dad70deSVignesh Raghavendra			#address-cells = <1>;
5833dad70deSVignesh Raghavendra			#size-cells = <0>;
5843dad70deSVignesh Raghavendra		};
5853dad70deSVignesh Raghavendra	};
5863dad70deSVignesh Raghavendra
5873dad70deSVignesh Raghavendra	cpsw3g: ethernet@8000000 {
5883dad70deSVignesh Raghavendra		compatible = "ti,am642-cpsw-nuss";
5893dad70deSVignesh Raghavendra		#address-cells = <2>;
5903dad70deSVignesh Raghavendra		#size-cells = <2>;
5913dad70deSVignesh Raghavendra		reg = <0x0 0x8000000 0x0 0x200000>;
5923dad70deSVignesh Raghavendra		reg-names = "cpsw_nuss";
5933dad70deSVignesh Raghavendra		ranges = <0x0 0x0 0x0 0x8000000 0x0 0x200000>;
5943dad70deSVignesh Raghavendra		clocks = <&k3_clks 13 0>;
5953dad70deSVignesh Raghavendra		assigned-clocks = <&k3_clks 13 3>;
5963dad70deSVignesh Raghavendra		assigned-clock-parents = <&k3_clks 13 11>;
5973dad70deSVignesh Raghavendra		clock-names = "fck";
5983dad70deSVignesh Raghavendra		power-domains = <&k3_pds 13 TI_SCI_PD_EXCLUSIVE>;
5993dad70deSVignesh Raghavendra		status = "disabled";
6003dad70deSVignesh Raghavendra
6013dad70deSVignesh Raghavendra		dmas = <&main_pktdma 0xc600 15>,
6023dad70deSVignesh Raghavendra		       <&main_pktdma 0xc601 15>,
6033dad70deSVignesh Raghavendra		       <&main_pktdma 0xc602 15>,
6043dad70deSVignesh Raghavendra		       <&main_pktdma 0xc603 15>,
6053dad70deSVignesh Raghavendra		       <&main_pktdma 0xc604 15>,
6063dad70deSVignesh Raghavendra		       <&main_pktdma 0xc605 15>,
6073dad70deSVignesh Raghavendra		       <&main_pktdma 0xc606 15>,
6083dad70deSVignesh Raghavendra		       <&main_pktdma 0xc607 15>,
6093dad70deSVignesh Raghavendra		       <&main_pktdma 0x4600 15>;
6103dad70deSVignesh Raghavendra		dma-names = "tx0", "tx1", "tx2", "tx3", "tx4", "tx5", "tx6",
6113dad70deSVignesh Raghavendra			    "tx7", "rx";
6123dad70deSVignesh Raghavendra
6133dad70deSVignesh Raghavendra		ethernet-ports {
6143dad70deSVignesh Raghavendra			#address-cells = <1>;
6153dad70deSVignesh Raghavendra			#size-cells = <0>;
6163dad70deSVignesh Raghavendra
6173dad70deSVignesh Raghavendra			cpsw_port1: port@1 {
6183dad70deSVignesh Raghavendra				reg = <1>;
6193dad70deSVignesh Raghavendra				ti,mac-only;
6203dad70deSVignesh Raghavendra				label = "port1";
6213dad70deSVignesh Raghavendra				phys = <&phy_gmii_sel 1>;
6223dad70deSVignesh Raghavendra				mac-address = [00 00 00 00 00 00];
6233dad70deSVignesh Raghavendra				ti,syscon-efuse = <&wkup_conf 0x200>;
6243dad70deSVignesh Raghavendra			};
6253dad70deSVignesh Raghavendra
6263dad70deSVignesh Raghavendra			cpsw_port2: port@2 {
6273dad70deSVignesh Raghavendra				reg = <2>;
6283dad70deSVignesh Raghavendra				ti,mac-only;
6293dad70deSVignesh Raghavendra				label = "port2";
6303dad70deSVignesh Raghavendra				phys = <&phy_gmii_sel 2>;
6313dad70deSVignesh Raghavendra				mac-address = [00 00 00 00 00 00];
6323dad70deSVignesh Raghavendra			};
6333dad70deSVignesh Raghavendra		};
6343dad70deSVignesh Raghavendra
6353dad70deSVignesh Raghavendra		cpsw3g_mdio: mdio@f00 {
6363dad70deSVignesh Raghavendra			compatible = "ti,cpsw-mdio","ti,davinci_mdio";
6373dad70deSVignesh Raghavendra			reg = <0x0 0xf00 0x0 0x100>;
6383dad70deSVignesh Raghavendra			#address-cells = <1>;
6393dad70deSVignesh Raghavendra			#size-cells = <0>;
6403dad70deSVignesh Raghavendra			clocks = <&k3_clks 13 0>;
6413dad70deSVignesh Raghavendra			clock-names = "fck";
6423dad70deSVignesh Raghavendra			bus_freq = <1000000>;
6433dad70deSVignesh Raghavendra		};
6443dad70deSVignesh Raghavendra
6453dad70deSVignesh Raghavendra		cpts@3d000 {
6463dad70deSVignesh Raghavendra			compatible = "ti,j721e-cpts";
6473dad70deSVignesh Raghavendra			reg = <0x0 0x3d000 0x0 0x400>;
6483dad70deSVignesh Raghavendra			clocks = <&k3_clks 13 3>;
6493dad70deSVignesh Raghavendra			clock-names = "cpts";
6503dad70deSVignesh Raghavendra			interrupts-extended = <&gic500 GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
6513dad70deSVignesh Raghavendra			interrupt-names = "cpts";
6523dad70deSVignesh Raghavendra			ti,cpts-ext-ts-inputs = <4>;
6533dad70deSVignesh Raghavendra			ti,cpts-periodic-outputs = <2>;
6543dad70deSVignesh Raghavendra		};
6553dad70deSVignesh Raghavendra	};
6563dad70deSVignesh Raghavendra
6573dad70deSVignesh Raghavendra	hwspinlock: spinlock@2a000000 {
6583dad70deSVignesh Raghavendra		compatible = "ti,am64-hwspinlock";
6593dad70deSVignesh Raghavendra		reg = <0x00 0x2a000000 0x00 0x1000>;
6603dad70deSVignesh Raghavendra		#hwlock-cells = <1>;
6613dad70deSVignesh Raghavendra	};
6623dad70deSVignesh Raghavendra
6633dad70deSVignesh Raghavendra	mailbox0_cluster0: mailbox@29000000 {
6643dad70deSVignesh Raghavendra		compatible = "ti,am64-mailbox";
6653dad70deSVignesh Raghavendra		reg = <0x00 0x29000000 0x00 0x200>;
6663dad70deSVignesh Raghavendra		interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
6673dad70deSVignesh Raghavendra		#mbox-cells = <1>;
6683dad70deSVignesh Raghavendra		ti,mbox-num-users = <4>;
6693dad70deSVignesh Raghavendra		ti,mbox-num-fifos = <16>;
6703dad70deSVignesh Raghavendra	};
6713dad70deSVignesh Raghavendra
6723dad70deSVignesh Raghavendra	mailbox0_cluster1: mailbox@29010000 {
6733dad70deSVignesh Raghavendra		compatible = "ti,am64-mailbox";
6743dad70deSVignesh Raghavendra		reg = <0x00 0x29010000 0x00 0x200>;
6753dad70deSVignesh Raghavendra		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
6763dad70deSVignesh Raghavendra		#mbox-cells = <1>;
6773dad70deSVignesh Raghavendra		ti,mbox-num-users = <4>;
6783dad70deSVignesh Raghavendra		ti,mbox-num-fifos = <16>;
6793dad70deSVignesh Raghavendra	};
6803dad70deSVignesh Raghavendra
6813dad70deSVignesh Raghavendra	mailbox0_cluster2: mailbox@29020000 {
6823dad70deSVignesh Raghavendra		compatible = "ti,am64-mailbox";
6833dad70deSVignesh Raghavendra		reg = <0x00 0x29020000 0x00 0x200>;
6843dad70deSVignesh Raghavendra		interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
6853dad70deSVignesh Raghavendra		#mbox-cells = <1>;
6863dad70deSVignesh Raghavendra		ti,mbox-num-users = <4>;
6873dad70deSVignesh Raghavendra		ti,mbox-num-fifos = <16>;
6883dad70deSVignesh Raghavendra	};
6893dad70deSVignesh Raghavendra
6903dad70deSVignesh Raghavendra	mailbox0_cluster3: mailbox@29030000 {
6913dad70deSVignesh Raghavendra		compatible = "ti,am64-mailbox";
6923dad70deSVignesh Raghavendra		reg = <0x00 0x29030000 0x00 0x200>;
6933dad70deSVignesh Raghavendra		interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
6943dad70deSVignesh Raghavendra		#mbox-cells = <1>;
6953dad70deSVignesh Raghavendra		ti,mbox-num-users = <4>;
6963dad70deSVignesh Raghavendra		ti,mbox-num-fifos = <16>;
6973dad70deSVignesh Raghavendra	};
6983dad70deSVignesh Raghavendra
6993dad70deSVignesh Raghavendra	main_mcan0: can@20701000 {
7003dad70deSVignesh Raghavendra		compatible = "bosch,m_can";
7013dad70deSVignesh Raghavendra		reg = <0x00 0x20701000 0x00 0x200>,
7023dad70deSVignesh Raghavendra		      <0x00 0x20708000 0x00 0x8000>;
7033dad70deSVignesh Raghavendra		reg-names = "m_can", "message_ram";
7043dad70deSVignesh Raghavendra		power-domains = <&k3_pds 98 TI_SCI_PD_EXCLUSIVE>;
7053dad70deSVignesh Raghavendra		clocks = <&k3_clks 98 6>, <&k3_clks 98 1>;
7063dad70deSVignesh Raghavendra		clock-names = "hclk", "cclk";
7073dad70deSVignesh Raghavendra		interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
7083dad70deSVignesh Raghavendra			     <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
7093dad70deSVignesh Raghavendra		interrupt-names = "int0", "int1";
7103dad70deSVignesh Raghavendra		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
7113dad70deSVignesh Raghavendra		status = "disabled";
7123dad70deSVignesh Raghavendra	};
7133dad70deSVignesh Raghavendra
714804702e4SNishanth Menon	main_rti0: watchdog@e000000 {
715804702e4SNishanth Menon		compatible = "ti,j7-rti-wdt";
716804702e4SNishanth Menon		reg = <0x00 0x0e000000 0x00 0x100>;
717804702e4SNishanth Menon		clocks = <&k3_clks 125 0>;
718804702e4SNishanth Menon		power-domains = <&k3_pds 125 TI_SCI_PD_EXCLUSIVE>;
719804702e4SNishanth Menon		assigned-clocks = <&k3_clks 125 0>;
720804702e4SNishanth Menon		assigned-clock-parents = <&k3_clks 125 2>;
721804702e4SNishanth Menon	};
722804702e4SNishanth Menon
723804702e4SNishanth Menon	main_rti1: watchdog@e010000 {
724804702e4SNishanth Menon		compatible = "ti,j7-rti-wdt";
725804702e4SNishanth Menon		reg = <0x00 0x0e010000 0x00 0x100>;
726804702e4SNishanth Menon		clocks = <&k3_clks 126 0>;
727804702e4SNishanth Menon		power-domains = <&k3_pds 126 TI_SCI_PD_EXCLUSIVE>;
728804702e4SNishanth Menon		assigned-clocks = <&k3_clks 126 0>;
729804702e4SNishanth Menon		assigned-clock-parents = <&k3_clks 126 2>;
730804702e4SNishanth Menon	};
731804702e4SNishanth Menon
732804702e4SNishanth Menon	main_rti2: watchdog@e020000 {
733804702e4SNishanth Menon		compatible = "ti,j7-rti-wdt";
734804702e4SNishanth Menon		reg = <0x00 0x0e020000 0x00 0x100>;
735804702e4SNishanth Menon		clocks = <&k3_clks 127 0>;
736804702e4SNishanth Menon		power-domains = <&k3_pds 127 TI_SCI_PD_EXCLUSIVE>;
737804702e4SNishanth Menon		assigned-clocks = <&k3_clks 127 0>;
738804702e4SNishanth Menon		assigned-clock-parents = <&k3_clks 127 2>;
739804702e4SNishanth Menon	};
740804702e4SNishanth Menon
741804702e4SNishanth Menon	main_rti3: watchdog@e030000 {
742804702e4SNishanth Menon		compatible = "ti,j7-rti-wdt";
743804702e4SNishanth Menon		reg = <0x00 0x0e030000 0x00 0x100>;
744804702e4SNishanth Menon		clocks = <&k3_clks 128 0>;
745804702e4SNishanth Menon		power-domains = <&k3_pds 128 TI_SCI_PD_EXCLUSIVE>;
746804702e4SNishanth Menon		assigned-clocks = <&k3_clks 128 0>;
747804702e4SNishanth Menon		assigned-clock-parents = <&k3_clks 128 2>;
748804702e4SNishanth Menon	};
749804702e4SNishanth Menon
750804702e4SNishanth Menon	main_rti4: watchdog@e040000 {
751804702e4SNishanth Menon		compatible = "ti,j7-rti-wdt";
752804702e4SNishanth Menon		reg = <0x00 0x0e040000 0x00 0x100>;
753804702e4SNishanth Menon		clocks = <&k3_clks 205 0>;
754804702e4SNishanth Menon		power-domains = <&k3_pds 205 TI_SCI_PD_EXCLUSIVE>;
755804702e4SNishanth Menon		assigned-clocks = <&k3_clks 205 0>;
756804702e4SNishanth Menon		assigned-clock-parents = <&k3_clks 205 2>;
757804702e4SNishanth Menon	};
758804702e4SNishanth Menon
7593dad70deSVignesh Raghavendra	epwm0: pwm@23000000 {
7603dad70deSVignesh Raghavendra		compatible = "ti,am64-epwm", "ti,am3352-ehrpwm";
7613dad70deSVignesh Raghavendra		#pwm-cells = <3>;
7623dad70deSVignesh Raghavendra		reg = <0x00 0x23000000 0x00 0x100>;
7633dad70deSVignesh Raghavendra		power-domains = <&k3_pds 86 TI_SCI_PD_EXCLUSIVE>;
7643dad70deSVignesh Raghavendra		clocks = <&epwm_tbclk 0>, <&k3_clks 86 0>;
7653dad70deSVignesh Raghavendra		clock-names = "tbclk", "fck";
7663dad70deSVignesh Raghavendra		status = "disabled";
7673dad70deSVignesh Raghavendra	};
7683dad70deSVignesh Raghavendra
7693dad70deSVignesh Raghavendra	epwm1: pwm@23010000 {
7703dad70deSVignesh Raghavendra		compatible = "ti,am64-epwm", "ti,am3352-ehrpwm";
7713dad70deSVignesh Raghavendra		#pwm-cells = <3>;
7723dad70deSVignesh Raghavendra		reg = <0x00 0x23010000 0x00 0x100>;
7733dad70deSVignesh Raghavendra		power-domains = <&k3_pds 87 TI_SCI_PD_EXCLUSIVE>;
7743dad70deSVignesh Raghavendra		clocks = <&epwm_tbclk 1>, <&k3_clks 87 0>;
7753dad70deSVignesh Raghavendra		clock-names = "tbclk", "fck";
7763dad70deSVignesh Raghavendra		status = "disabled";
7773dad70deSVignesh Raghavendra	};
7783dad70deSVignesh Raghavendra
7793dad70deSVignesh Raghavendra	epwm2: pwm@23020000 {
7803dad70deSVignesh Raghavendra		compatible = "ti,am64-epwm", "ti,am3352-ehrpwm";
7813dad70deSVignesh Raghavendra		#pwm-cells = <3>;
7823dad70deSVignesh Raghavendra		reg = <0x00 0x23020000 0x00 0x100>;
7833dad70deSVignesh Raghavendra		power-domains = <&k3_pds 88 TI_SCI_PD_EXCLUSIVE>;
7843dad70deSVignesh Raghavendra		clocks = <&epwm_tbclk 2>, <&k3_clks 88 0>;
7853dad70deSVignesh Raghavendra		clock-names = "tbclk", "fck";
7863dad70deSVignesh Raghavendra		status = "disabled";
7873dad70deSVignesh Raghavendra	};
7883dad70deSVignesh Raghavendra
7893dad70deSVignesh Raghavendra	ecap0: pwm@23100000 {
7903dad70deSVignesh Raghavendra		compatible = "ti,am3352-ecap";
7913dad70deSVignesh Raghavendra		#pwm-cells = <3>;
7923dad70deSVignesh Raghavendra		reg = <0x00 0x23100000 0x00 0x100>;
7933dad70deSVignesh Raghavendra		power-domains = <&k3_pds 51 TI_SCI_PD_EXCLUSIVE>;
7943dad70deSVignesh Raghavendra		clocks = <&k3_clks 51 0>;
7953dad70deSVignesh Raghavendra		clock-names = "fck";
7963dad70deSVignesh Raghavendra		status = "disabled";
7973dad70deSVignesh Raghavendra	};
7983dad70deSVignesh Raghavendra
7993dad70deSVignesh Raghavendra	ecap1: pwm@23110000 {
8003dad70deSVignesh Raghavendra		compatible = "ti,am3352-ecap";
8013dad70deSVignesh Raghavendra		#pwm-cells = <3>;
8023dad70deSVignesh Raghavendra		reg = <0x00 0x23110000 0x00 0x100>;
8033dad70deSVignesh Raghavendra		power-domains = <&k3_pds 52 TI_SCI_PD_EXCLUSIVE>;
8043dad70deSVignesh Raghavendra		clocks = <&k3_clks 52 0>;
8053dad70deSVignesh Raghavendra		clock-names = "fck";
8063dad70deSVignesh Raghavendra		status = "disabled";
8073dad70deSVignesh Raghavendra	};
8083dad70deSVignesh Raghavendra
8093dad70deSVignesh Raghavendra	ecap2: pwm@23120000 {
8103dad70deSVignesh Raghavendra		compatible = "ti,am3352-ecap";
8113dad70deSVignesh Raghavendra		#pwm-cells = <3>;
8123dad70deSVignesh Raghavendra		reg = <0x00 0x23120000 0x00 0x100>;
8133dad70deSVignesh Raghavendra		power-domains = <&k3_pds 53 TI_SCI_PD_EXCLUSIVE>;
8143dad70deSVignesh Raghavendra		clocks = <&k3_clks 53 0>;
8153dad70deSVignesh Raghavendra		clock-names = "fck";
8163dad70deSVignesh Raghavendra		status = "disabled";
8173dad70deSVignesh Raghavendra	};
8185fc6b1b6SVignesh Raghavendra};
819