1f51746adSGeert Uytterhoeven// SPDX-License-Identifier: GPL-2.0 2f51746adSGeert Uytterhoeven/* 3f51746adSGeert Uytterhoeven * Device Tree Source for the R-Car M3-W+ (R8A77961) SoC 4f51746adSGeert Uytterhoeven * 5f51746adSGeert Uytterhoeven * Copyright (C) 2016-2017 Renesas Electronics Corp. 6f51746adSGeert Uytterhoeven */ 7f51746adSGeert Uytterhoeven 8f51746adSGeert Uytterhoeven#include <dt-bindings/clock/r8a77961-cpg-mssr.h> 9f51746adSGeert Uytterhoeven#include <dt-bindings/interrupt-controller/arm-gic.h> 10f51746adSGeert Uytterhoeven#include <dt-bindings/power/r8a77961-sysc.h> 11f51746adSGeert Uytterhoeven 12f51746adSGeert Uytterhoeven#define CPG_AUDIO_CLK_I R8A77961_CLK_S0D4 13f51746adSGeert Uytterhoeven 14f51746adSGeert Uytterhoeven/ { 15f51746adSGeert Uytterhoeven compatible = "renesas,r8a77961"; 16f51746adSGeert Uytterhoeven #address-cells = <2>; 17f51746adSGeert Uytterhoeven #size-cells = <2>; 18f51746adSGeert Uytterhoeven 19f51746adSGeert Uytterhoeven /* 20f51746adSGeert Uytterhoeven * The external audio clocks are configured as 0 Hz fixed frequency 21f51746adSGeert Uytterhoeven * clocks by default. 22f51746adSGeert Uytterhoeven * Boards that provide audio clocks should override them. 23f51746adSGeert Uytterhoeven */ 24f51746adSGeert Uytterhoeven audio_clk_a: audio_clk_a { 25f51746adSGeert Uytterhoeven compatible = "fixed-clock"; 26f51746adSGeert Uytterhoeven #clock-cells = <0>; 27f51746adSGeert Uytterhoeven clock-frequency = <0>; 28f51746adSGeert Uytterhoeven }; 29f51746adSGeert Uytterhoeven 30f51746adSGeert Uytterhoeven audio_clk_b: audio_clk_b { 31f51746adSGeert Uytterhoeven compatible = "fixed-clock"; 32f51746adSGeert Uytterhoeven #clock-cells = <0>; 33f51746adSGeert Uytterhoeven clock-frequency = <0>; 34f51746adSGeert Uytterhoeven }; 35f51746adSGeert Uytterhoeven 36f51746adSGeert Uytterhoeven audio_clk_c: audio_clk_c { 37f51746adSGeert Uytterhoeven compatible = "fixed-clock"; 38f51746adSGeert Uytterhoeven #clock-cells = <0>; 39f51746adSGeert Uytterhoeven clock-frequency = <0>; 40f51746adSGeert Uytterhoeven }; 41f51746adSGeert Uytterhoeven 42f51746adSGeert Uytterhoeven /* External CAN clock - to be overridden by boards that provide it */ 43f51746adSGeert Uytterhoeven can_clk: can { 44f51746adSGeert Uytterhoeven compatible = "fixed-clock"; 45f51746adSGeert Uytterhoeven #clock-cells = <0>; 46f51746adSGeert Uytterhoeven clock-frequency = <0>; 47f51746adSGeert Uytterhoeven }; 48f51746adSGeert Uytterhoeven 49f51746adSGeert Uytterhoeven cluster0_opp: opp_table0 { 50f51746adSGeert Uytterhoeven compatible = "operating-points-v2"; 51f51746adSGeert Uytterhoeven opp-shared; 52f51746adSGeert Uytterhoeven 53f51746adSGeert Uytterhoeven opp-500000000 { 54f51746adSGeert Uytterhoeven opp-hz = /bits/ 64 <500000000>; 55f51746adSGeert Uytterhoeven opp-microvolt = <820000>; 56f51746adSGeert Uytterhoeven clock-latency-ns = <300000>; 57f51746adSGeert Uytterhoeven }; 58f51746adSGeert Uytterhoeven opp-1000000000 { 59f51746adSGeert Uytterhoeven opp-hz = /bits/ 64 <1000000000>; 60f51746adSGeert Uytterhoeven opp-microvolt = <820000>; 61f51746adSGeert Uytterhoeven clock-latency-ns = <300000>; 62f51746adSGeert Uytterhoeven }; 63f51746adSGeert Uytterhoeven opp-1500000000 { 64f51746adSGeert Uytterhoeven opp-hz = /bits/ 64 <1500000000>; 65f51746adSGeert Uytterhoeven opp-microvolt = <820000>; 66f51746adSGeert Uytterhoeven clock-latency-ns = <300000>; 67f51746adSGeert Uytterhoeven }; 68f51746adSGeert Uytterhoeven opp-1600000000 { 69f51746adSGeert Uytterhoeven opp-hz = /bits/ 64 <1600000000>; 70f51746adSGeert Uytterhoeven opp-microvolt = <900000>; 71f51746adSGeert Uytterhoeven clock-latency-ns = <300000>; 72f51746adSGeert Uytterhoeven turbo-mode; 73f51746adSGeert Uytterhoeven }; 74f51746adSGeert Uytterhoeven opp-1700000000 { 75f51746adSGeert Uytterhoeven opp-hz = /bits/ 64 <1700000000>; 76f51746adSGeert Uytterhoeven opp-microvolt = <900000>; 77f51746adSGeert Uytterhoeven clock-latency-ns = <300000>; 78f51746adSGeert Uytterhoeven turbo-mode; 79f51746adSGeert Uytterhoeven }; 80f51746adSGeert Uytterhoeven opp-1800000000 { 81f51746adSGeert Uytterhoeven opp-hz = /bits/ 64 <1800000000>; 82f51746adSGeert Uytterhoeven opp-microvolt = <960000>; 83f51746adSGeert Uytterhoeven clock-latency-ns = <300000>; 84f51746adSGeert Uytterhoeven turbo-mode; 85f51746adSGeert Uytterhoeven }; 86f51746adSGeert Uytterhoeven }; 87f51746adSGeert Uytterhoeven 88f51746adSGeert Uytterhoeven cluster1_opp: opp_table1 { 89f51746adSGeert Uytterhoeven compatible = "operating-points-v2"; 90f51746adSGeert Uytterhoeven opp-shared; 91f51746adSGeert Uytterhoeven 92f51746adSGeert Uytterhoeven opp-800000000 { 93f51746adSGeert Uytterhoeven opp-hz = /bits/ 64 <800000000>; 94f51746adSGeert Uytterhoeven opp-microvolt = <820000>; 95f51746adSGeert Uytterhoeven clock-latency-ns = <300000>; 96f51746adSGeert Uytterhoeven }; 97f51746adSGeert Uytterhoeven opp-1000000000 { 98f51746adSGeert Uytterhoeven opp-hz = /bits/ 64 <1000000000>; 99f51746adSGeert Uytterhoeven opp-microvolt = <820000>; 100f51746adSGeert Uytterhoeven clock-latency-ns = <300000>; 101f51746adSGeert Uytterhoeven }; 102f51746adSGeert Uytterhoeven opp-1200000000 { 103f51746adSGeert Uytterhoeven opp-hz = /bits/ 64 <1200000000>; 104f51746adSGeert Uytterhoeven opp-microvolt = <820000>; 105f51746adSGeert Uytterhoeven clock-latency-ns = <300000>; 106f51746adSGeert Uytterhoeven }; 107f51746adSGeert Uytterhoeven opp-1300000000 { 108f51746adSGeert Uytterhoeven opp-hz = /bits/ 64 <1300000000>; 109f51746adSGeert Uytterhoeven opp-microvolt = <820000>; 110f51746adSGeert Uytterhoeven clock-latency-ns = <300000>; 111f51746adSGeert Uytterhoeven turbo-mode; 112f51746adSGeert Uytterhoeven }; 113f51746adSGeert Uytterhoeven }; 114f51746adSGeert Uytterhoeven 115f51746adSGeert Uytterhoeven cpus { 116f51746adSGeert Uytterhoeven #address-cells = <1>; 117f51746adSGeert Uytterhoeven #size-cells = <0>; 118f51746adSGeert Uytterhoeven 119f51746adSGeert Uytterhoeven cpu-map { 120f51746adSGeert Uytterhoeven cluster0 { 121f51746adSGeert Uytterhoeven core0 { 122f51746adSGeert Uytterhoeven cpu = <&a57_0>; 123f51746adSGeert Uytterhoeven }; 124f51746adSGeert Uytterhoeven core1 { 125f51746adSGeert Uytterhoeven cpu = <&a57_1>; 126f51746adSGeert Uytterhoeven }; 127f51746adSGeert Uytterhoeven }; 128f51746adSGeert Uytterhoeven 129f51746adSGeert Uytterhoeven cluster1 { 130f51746adSGeert Uytterhoeven core0 { 131f51746adSGeert Uytterhoeven cpu = <&a53_0>; 132f51746adSGeert Uytterhoeven }; 133f51746adSGeert Uytterhoeven core1 { 134f51746adSGeert Uytterhoeven cpu = <&a53_1>; 135f51746adSGeert Uytterhoeven }; 136f51746adSGeert Uytterhoeven core2 { 137f51746adSGeert Uytterhoeven cpu = <&a53_2>; 138f51746adSGeert Uytterhoeven }; 139f51746adSGeert Uytterhoeven core3 { 140f51746adSGeert Uytterhoeven cpu = <&a53_3>; 141f51746adSGeert Uytterhoeven }; 142f51746adSGeert Uytterhoeven }; 143f51746adSGeert Uytterhoeven }; 144f51746adSGeert Uytterhoeven 145f51746adSGeert Uytterhoeven a57_0: cpu@0 { 146f51746adSGeert Uytterhoeven compatible = "arm,cortex-a57"; 147f51746adSGeert Uytterhoeven reg = <0x0>; 148f51746adSGeert Uytterhoeven device_type = "cpu"; 149f51746adSGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_CA57_CPU0>; 150f51746adSGeert Uytterhoeven next-level-cache = <&L2_CA57>; 151f51746adSGeert Uytterhoeven enable-method = "psci"; 152f51746adSGeert Uytterhoeven cpu-idle-states = <&CPU_SLEEP_0>; 153f51746adSGeert Uytterhoeven dynamic-power-coefficient = <854>; 154f51746adSGeert Uytterhoeven clocks = <&cpg CPG_CORE R8A77961_CLK_Z>; 155f51746adSGeert Uytterhoeven operating-points-v2 = <&cluster0_opp>; 156f51746adSGeert Uytterhoeven capacity-dmips-mhz = <1024>; 157f51746adSGeert Uytterhoeven #cooling-cells = <2>; 158f51746adSGeert Uytterhoeven }; 159f51746adSGeert Uytterhoeven 160f51746adSGeert Uytterhoeven a57_1: cpu@1 { 161f51746adSGeert Uytterhoeven compatible = "arm,cortex-a57"; 162f51746adSGeert Uytterhoeven reg = <0x1>; 163f51746adSGeert Uytterhoeven device_type = "cpu"; 164f51746adSGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_CA57_CPU1>; 165f51746adSGeert Uytterhoeven next-level-cache = <&L2_CA57>; 166f51746adSGeert Uytterhoeven enable-method = "psci"; 167f51746adSGeert Uytterhoeven cpu-idle-states = <&CPU_SLEEP_0>; 168f51746adSGeert Uytterhoeven clocks = <&cpg CPG_CORE R8A77961_CLK_Z>; 169f51746adSGeert Uytterhoeven operating-points-v2 = <&cluster0_opp>; 170f51746adSGeert Uytterhoeven capacity-dmips-mhz = <1024>; 171f51746adSGeert Uytterhoeven #cooling-cells = <2>; 172f51746adSGeert Uytterhoeven }; 173f51746adSGeert Uytterhoeven 174f51746adSGeert Uytterhoeven a53_0: cpu@100 { 175f51746adSGeert Uytterhoeven compatible = "arm,cortex-a53"; 176f51746adSGeert Uytterhoeven reg = <0x100>; 177f51746adSGeert Uytterhoeven device_type = "cpu"; 178f51746adSGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_CA53_CPU0>; 179f51746adSGeert Uytterhoeven next-level-cache = <&L2_CA53>; 180f51746adSGeert Uytterhoeven enable-method = "psci"; 181f51746adSGeert Uytterhoeven cpu-idle-states = <&CPU_SLEEP_1>; 182f51746adSGeert Uytterhoeven #cooling-cells = <2>; 183f51746adSGeert Uytterhoeven dynamic-power-coefficient = <277>; 184f51746adSGeert Uytterhoeven clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 185f51746adSGeert Uytterhoeven operating-points-v2 = <&cluster1_opp>; 186f51746adSGeert Uytterhoeven capacity-dmips-mhz = <535>; 187f51746adSGeert Uytterhoeven }; 188f51746adSGeert Uytterhoeven 189f51746adSGeert Uytterhoeven a53_1: cpu@101 { 190f51746adSGeert Uytterhoeven compatible = "arm,cortex-a53"; 191f51746adSGeert Uytterhoeven reg = <0x101>; 192f51746adSGeert Uytterhoeven device_type = "cpu"; 193f51746adSGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_CA53_CPU1>; 194f51746adSGeert Uytterhoeven next-level-cache = <&L2_CA53>; 195f51746adSGeert Uytterhoeven enable-method = "psci"; 196f51746adSGeert Uytterhoeven cpu-idle-states = <&CPU_SLEEP_1>; 197f51746adSGeert Uytterhoeven clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 198f51746adSGeert Uytterhoeven operating-points-v2 = <&cluster1_opp>; 199f51746adSGeert Uytterhoeven capacity-dmips-mhz = <535>; 200f51746adSGeert Uytterhoeven }; 201f51746adSGeert Uytterhoeven 202f51746adSGeert Uytterhoeven a53_2: cpu@102 { 203f51746adSGeert Uytterhoeven compatible = "arm,cortex-a53"; 204f51746adSGeert Uytterhoeven reg = <0x102>; 205f51746adSGeert Uytterhoeven device_type = "cpu"; 206f51746adSGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_CA53_CPU2>; 207f51746adSGeert Uytterhoeven next-level-cache = <&L2_CA53>; 208f51746adSGeert Uytterhoeven enable-method = "psci"; 209f51746adSGeert Uytterhoeven cpu-idle-states = <&CPU_SLEEP_1>; 210f51746adSGeert Uytterhoeven clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 211f51746adSGeert Uytterhoeven operating-points-v2 = <&cluster1_opp>; 212f51746adSGeert Uytterhoeven capacity-dmips-mhz = <535>; 213f51746adSGeert Uytterhoeven }; 214f51746adSGeert Uytterhoeven 215f51746adSGeert Uytterhoeven a53_3: cpu@103 { 216f51746adSGeert Uytterhoeven compatible = "arm,cortex-a53"; 217f51746adSGeert Uytterhoeven reg = <0x103>; 218f51746adSGeert Uytterhoeven device_type = "cpu"; 219f51746adSGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_CA53_CPU3>; 220f51746adSGeert Uytterhoeven next-level-cache = <&L2_CA53>; 221f51746adSGeert Uytterhoeven enable-method = "psci"; 222f51746adSGeert Uytterhoeven cpu-idle-states = <&CPU_SLEEP_1>; 223f51746adSGeert Uytterhoeven clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 224f51746adSGeert Uytterhoeven operating-points-v2 = <&cluster1_opp>; 225f51746adSGeert Uytterhoeven capacity-dmips-mhz = <535>; 226f51746adSGeert Uytterhoeven }; 227f51746adSGeert Uytterhoeven 228f51746adSGeert Uytterhoeven L2_CA57: cache-controller-0 { 229f51746adSGeert Uytterhoeven compatible = "cache"; 230f51746adSGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_CA57_SCU>; 231f51746adSGeert Uytterhoeven cache-unified; 232f51746adSGeert Uytterhoeven cache-level = <2>; 233f51746adSGeert Uytterhoeven }; 234f51746adSGeert Uytterhoeven 235f51746adSGeert Uytterhoeven L2_CA53: cache-controller-1 { 236f51746adSGeert Uytterhoeven compatible = "cache"; 237f51746adSGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_CA53_SCU>; 238f51746adSGeert Uytterhoeven cache-unified; 239f51746adSGeert Uytterhoeven cache-level = <2>; 240f51746adSGeert Uytterhoeven }; 241f51746adSGeert Uytterhoeven 242f51746adSGeert Uytterhoeven idle-states { 243f51746adSGeert Uytterhoeven entry-method = "psci"; 244f51746adSGeert Uytterhoeven 245f51746adSGeert Uytterhoeven CPU_SLEEP_0: cpu-sleep-0 { 246f51746adSGeert Uytterhoeven compatible = "arm,idle-state"; 247f51746adSGeert Uytterhoeven arm,psci-suspend-param = <0x0010000>; 248f51746adSGeert Uytterhoeven local-timer-stop; 249f51746adSGeert Uytterhoeven entry-latency-us = <400>; 250f51746adSGeert Uytterhoeven exit-latency-us = <500>; 251f51746adSGeert Uytterhoeven min-residency-us = <4000>; 252f51746adSGeert Uytterhoeven }; 253f51746adSGeert Uytterhoeven 254f51746adSGeert Uytterhoeven CPU_SLEEP_1: cpu-sleep-1 { 255f51746adSGeert Uytterhoeven compatible = "arm,idle-state"; 256f51746adSGeert Uytterhoeven arm,psci-suspend-param = <0x0010000>; 257f51746adSGeert Uytterhoeven local-timer-stop; 258f51746adSGeert Uytterhoeven entry-latency-us = <700>; 259f51746adSGeert Uytterhoeven exit-latency-us = <700>; 260f51746adSGeert Uytterhoeven min-residency-us = <5000>; 261f51746adSGeert Uytterhoeven }; 262f51746adSGeert Uytterhoeven }; 263f51746adSGeert Uytterhoeven }; 264f51746adSGeert Uytterhoeven 265f51746adSGeert Uytterhoeven extal_clk: extal { 266f51746adSGeert Uytterhoeven compatible = "fixed-clock"; 267f51746adSGeert Uytterhoeven #clock-cells = <0>; 268f51746adSGeert Uytterhoeven /* This value must be overridden by the board */ 269f51746adSGeert Uytterhoeven clock-frequency = <0>; 270f51746adSGeert Uytterhoeven }; 271f51746adSGeert Uytterhoeven 272f51746adSGeert Uytterhoeven extalr_clk: extalr { 273f51746adSGeert Uytterhoeven compatible = "fixed-clock"; 274f51746adSGeert Uytterhoeven #clock-cells = <0>; 275f51746adSGeert Uytterhoeven /* This value must be overridden by the board */ 276f51746adSGeert Uytterhoeven clock-frequency = <0>; 277f51746adSGeert Uytterhoeven }; 278f51746adSGeert Uytterhoeven 279f51746adSGeert Uytterhoeven /* External PCIe clock - can be overridden by the board */ 280f51746adSGeert Uytterhoeven pcie_bus_clk: pcie_bus { 281f51746adSGeert Uytterhoeven compatible = "fixed-clock"; 282f51746adSGeert Uytterhoeven #clock-cells = <0>; 283f51746adSGeert Uytterhoeven clock-frequency = <0>; 284f51746adSGeert Uytterhoeven }; 285f51746adSGeert Uytterhoeven 286f51746adSGeert Uytterhoeven pmu_a53 { 287f51746adSGeert Uytterhoeven compatible = "arm,cortex-a53-pmu"; 288f51746adSGeert Uytterhoeven interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 289f51746adSGeert Uytterhoeven <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>, 290f51746adSGeert Uytterhoeven <&gic GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>, 291f51746adSGeert Uytterhoeven <&gic GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 292f51746adSGeert Uytterhoeven interrupt-affinity = <&a53_0>, <&a53_1>, <&a53_2>, <&a53_3>; 293f51746adSGeert Uytterhoeven }; 294f51746adSGeert Uytterhoeven 295f51746adSGeert Uytterhoeven pmu_a57 { 296f51746adSGeert Uytterhoeven compatible = "arm,cortex-a57-pmu"; 297f51746adSGeert Uytterhoeven interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 298f51746adSGeert Uytterhoeven <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 299f51746adSGeert Uytterhoeven interrupt-affinity = <&a57_0>, <&a57_1>; 300f51746adSGeert Uytterhoeven }; 301f51746adSGeert Uytterhoeven 302f51746adSGeert Uytterhoeven psci { 303f51746adSGeert Uytterhoeven compatible = "arm,psci-1.0", "arm,psci-0.2"; 304f51746adSGeert Uytterhoeven method = "smc"; 305f51746adSGeert Uytterhoeven }; 306f51746adSGeert Uytterhoeven 307f51746adSGeert Uytterhoeven /* External SCIF clock - to be overridden by boards that provide it */ 308f51746adSGeert Uytterhoeven scif_clk: scif { 309f51746adSGeert Uytterhoeven compatible = "fixed-clock"; 310f51746adSGeert Uytterhoeven #clock-cells = <0>; 311f51746adSGeert Uytterhoeven clock-frequency = <0>; 312f51746adSGeert Uytterhoeven }; 313f51746adSGeert Uytterhoeven 314f51746adSGeert Uytterhoeven soc { 315f51746adSGeert Uytterhoeven compatible = "simple-bus"; 316f51746adSGeert Uytterhoeven interrupt-parent = <&gic>; 317f51746adSGeert Uytterhoeven #address-cells = <2>; 318f51746adSGeert Uytterhoeven #size-cells = <2>; 319f51746adSGeert Uytterhoeven ranges; 320f51746adSGeert Uytterhoeven 321f51746adSGeert Uytterhoeven rwdt: watchdog@e6020000 { 32236065b07SGeert Uytterhoeven compatible = "renesas,r8a77961-wdt", 32336065b07SGeert Uytterhoeven "renesas,rcar-gen3-wdt"; 324f51746adSGeert Uytterhoeven reg = <0 0xe6020000 0 0x0c>; 32536065b07SGeert Uytterhoeven clocks = <&cpg CPG_MOD 402>; 32636065b07SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 32736065b07SGeert Uytterhoeven resets = <&cpg 402>; 32836065b07SGeert Uytterhoeven status = "disabled"; 329f51746adSGeert Uytterhoeven }; 330f51746adSGeert Uytterhoeven 331c6ef2b34SGeert Uytterhoeven gpio0: gpio@e6050000 { 332c6ef2b34SGeert Uytterhoeven compatible = "renesas,gpio-r8a77961", 333c6ef2b34SGeert Uytterhoeven "renesas,rcar-gen3-gpio"; 334c6ef2b34SGeert Uytterhoeven reg = <0 0xe6050000 0 0x50>; 335c6ef2b34SGeert Uytterhoeven interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 336f51746adSGeert Uytterhoeven #gpio-cells = <2>; 337f51746adSGeert Uytterhoeven gpio-controller; 338c6ef2b34SGeert Uytterhoeven gpio-ranges = <&pfc 0 0 16>; 339f51746adSGeert Uytterhoeven #interrupt-cells = <2>; 340f51746adSGeert Uytterhoeven interrupt-controller; 341c6ef2b34SGeert Uytterhoeven clocks = <&cpg CPG_MOD 912>; 342c6ef2b34SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 343c6ef2b34SGeert Uytterhoeven resets = <&cpg 912>; 344c6ef2b34SGeert Uytterhoeven }; 345c6ef2b34SGeert Uytterhoeven 346c6ef2b34SGeert Uytterhoeven gpio1: gpio@e6051000 { 347c6ef2b34SGeert Uytterhoeven compatible = "renesas,gpio-r8a77961", 348c6ef2b34SGeert Uytterhoeven "renesas,rcar-gen3-gpio"; 349c6ef2b34SGeert Uytterhoeven reg = <0 0xe6051000 0 0x50>; 350c6ef2b34SGeert Uytterhoeven interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 351c6ef2b34SGeert Uytterhoeven #gpio-cells = <2>; 352c6ef2b34SGeert Uytterhoeven gpio-controller; 353c6ef2b34SGeert Uytterhoeven gpio-ranges = <&pfc 0 32 29>; 354c6ef2b34SGeert Uytterhoeven #interrupt-cells = <2>; 355c6ef2b34SGeert Uytterhoeven interrupt-controller; 356c6ef2b34SGeert Uytterhoeven clocks = <&cpg CPG_MOD 911>; 357c6ef2b34SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 358c6ef2b34SGeert Uytterhoeven resets = <&cpg 911>; 359c6ef2b34SGeert Uytterhoeven }; 360c6ef2b34SGeert Uytterhoeven 361c6ef2b34SGeert Uytterhoeven gpio2: gpio@e6052000 { 362c6ef2b34SGeert Uytterhoeven compatible = "renesas,gpio-r8a77961", 363c6ef2b34SGeert Uytterhoeven "renesas,rcar-gen3-gpio"; 364c6ef2b34SGeert Uytterhoeven reg = <0 0xe6052000 0 0x50>; 365c6ef2b34SGeert Uytterhoeven interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 366c6ef2b34SGeert Uytterhoeven #gpio-cells = <2>; 367c6ef2b34SGeert Uytterhoeven gpio-controller; 368c6ef2b34SGeert Uytterhoeven gpio-ranges = <&pfc 0 64 15>; 369c6ef2b34SGeert Uytterhoeven #interrupt-cells = <2>; 370c6ef2b34SGeert Uytterhoeven interrupt-controller; 371c6ef2b34SGeert Uytterhoeven clocks = <&cpg CPG_MOD 910>; 372c6ef2b34SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 373c6ef2b34SGeert Uytterhoeven resets = <&cpg 910>; 374f51746adSGeert Uytterhoeven }; 375f51746adSGeert Uytterhoeven 376f51746adSGeert Uytterhoeven gpio3: gpio@e6053000 { 377c6ef2b34SGeert Uytterhoeven compatible = "renesas,gpio-r8a77961", 378c6ef2b34SGeert Uytterhoeven "renesas,rcar-gen3-gpio"; 379f51746adSGeert Uytterhoeven reg = <0 0xe6053000 0 0x50>; 380c6ef2b34SGeert Uytterhoeven interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 381f51746adSGeert Uytterhoeven #gpio-cells = <2>; 382f51746adSGeert Uytterhoeven gpio-controller; 383c6ef2b34SGeert Uytterhoeven gpio-ranges = <&pfc 0 96 16>; 384f51746adSGeert Uytterhoeven #interrupt-cells = <2>; 385f51746adSGeert Uytterhoeven interrupt-controller; 386c6ef2b34SGeert Uytterhoeven clocks = <&cpg CPG_MOD 909>; 387c6ef2b34SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 388c6ef2b34SGeert Uytterhoeven resets = <&cpg 909>; 389f51746adSGeert Uytterhoeven }; 390f51746adSGeert Uytterhoeven 391f51746adSGeert Uytterhoeven gpio4: gpio@e6054000 { 392c6ef2b34SGeert Uytterhoeven compatible = "renesas,gpio-r8a77961", 393c6ef2b34SGeert Uytterhoeven "renesas,rcar-gen3-gpio"; 394f51746adSGeert Uytterhoeven reg = <0 0xe6054000 0 0x50>; 395c6ef2b34SGeert Uytterhoeven interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 396f51746adSGeert Uytterhoeven #gpio-cells = <2>; 397f51746adSGeert Uytterhoeven gpio-controller; 398c6ef2b34SGeert Uytterhoeven gpio-ranges = <&pfc 0 128 18>; 399f51746adSGeert Uytterhoeven #interrupt-cells = <2>; 400f51746adSGeert Uytterhoeven interrupt-controller; 401c6ef2b34SGeert Uytterhoeven clocks = <&cpg CPG_MOD 908>; 402c6ef2b34SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 403c6ef2b34SGeert Uytterhoeven resets = <&cpg 908>; 404f51746adSGeert Uytterhoeven }; 405f51746adSGeert Uytterhoeven 406f51746adSGeert Uytterhoeven gpio5: gpio@e6055000 { 407c6ef2b34SGeert Uytterhoeven compatible = "renesas,gpio-r8a77961", 408c6ef2b34SGeert Uytterhoeven "renesas,rcar-gen3-gpio"; 409f51746adSGeert Uytterhoeven reg = <0 0xe6055000 0 0x50>; 410c6ef2b34SGeert Uytterhoeven interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 411f51746adSGeert Uytterhoeven #gpio-cells = <2>; 412f51746adSGeert Uytterhoeven gpio-controller; 413c6ef2b34SGeert Uytterhoeven gpio-ranges = <&pfc 0 160 26>; 414f51746adSGeert Uytterhoeven #interrupt-cells = <2>; 415f51746adSGeert Uytterhoeven interrupt-controller; 416c6ef2b34SGeert Uytterhoeven clocks = <&cpg CPG_MOD 907>; 417c6ef2b34SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 418c6ef2b34SGeert Uytterhoeven resets = <&cpg 907>; 419f51746adSGeert Uytterhoeven }; 420f51746adSGeert Uytterhoeven 421f51746adSGeert Uytterhoeven gpio6: gpio@e6055400 { 422c6ef2b34SGeert Uytterhoeven compatible = "renesas,gpio-r8a77961", 423c6ef2b34SGeert Uytterhoeven "renesas,rcar-gen3-gpio"; 424f51746adSGeert Uytterhoeven reg = <0 0xe6055400 0 0x50>; 425c6ef2b34SGeert Uytterhoeven interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 426f51746adSGeert Uytterhoeven #gpio-cells = <2>; 427f51746adSGeert Uytterhoeven gpio-controller; 428c6ef2b34SGeert Uytterhoeven gpio-ranges = <&pfc 0 192 32>; 429f51746adSGeert Uytterhoeven #interrupt-cells = <2>; 430f51746adSGeert Uytterhoeven interrupt-controller; 431c6ef2b34SGeert Uytterhoeven clocks = <&cpg CPG_MOD 906>; 432c6ef2b34SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 433c6ef2b34SGeert Uytterhoeven resets = <&cpg 906>; 434c6ef2b34SGeert Uytterhoeven }; 435c6ef2b34SGeert Uytterhoeven 436c6ef2b34SGeert Uytterhoeven gpio7: gpio@e6055800 { 437c6ef2b34SGeert Uytterhoeven compatible = "renesas,gpio-r8a77961", 438c6ef2b34SGeert Uytterhoeven "renesas,rcar-gen3-gpio"; 439c6ef2b34SGeert Uytterhoeven reg = <0 0xe6055800 0 0x50>; 440c6ef2b34SGeert Uytterhoeven interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 441c6ef2b34SGeert Uytterhoeven #gpio-cells = <2>; 442c6ef2b34SGeert Uytterhoeven gpio-controller; 443c6ef2b34SGeert Uytterhoeven gpio-ranges = <&pfc 0 224 4>; 444c6ef2b34SGeert Uytterhoeven #interrupt-cells = <2>; 445c6ef2b34SGeert Uytterhoeven interrupt-controller; 446c6ef2b34SGeert Uytterhoeven clocks = <&cpg CPG_MOD 905>; 447c6ef2b34SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 448c6ef2b34SGeert Uytterhoeven resets = <&cpg 905>; 449f51746adSGeert Uytterhoeven }; 450f51746adSGeert Uytterhoeven 451f51746adSGeert Uytterhoeven pfc: pin-controller@e6060000 { 452f51746adSGeert Uytterhoeven compatible = "renesas,pfc-r8a77961"; 453f51746adSGeert Uytterhoeven reg = <0 0xe6060000 0 0x50c>; 454f51746adSGeert Uytterhoeven }; 455f51746adSGeert Uytterhoeven 456f51746adSGeert Uytterhoeven cpg: clock-controller@e6150000 { 457f51746adSGeert Uytterhoeven compatible = "renesas,r8a77961-cpg-mssr"; 458f51746adSGeert Uytterhoeven reg = <0 0xe6150000 0 0x1000>; 459f51746adSGeert Uytterhoeven clocks = <&extal_clk>, <&extalr_clk>; 460f51746adSGeert Uytterhoeven clock-names = "extal", "extalr"; 461f51746adSGeert Uytterhoeven #clock-cells = <2>; 462f51746adSGeert Uytterhoeven #power-domain-cells = <0>; 463f51746adSGeert Uytterhoeven #reset-cells = <1>; 464f51746adSGeert Uytterhoeven }; 465f51746adSGeert Uytterhoeven 466f51746adSGeert Uytterhoeven rst: reset-controller@e6160000 { 467f51746adSGeert Uytterhoeven compatible = "renesas,r8a77961-rst"; 468f51746adSGeert Uytterhoeven reg = <0 0xe6160000 0 0x0200>; 469f51746adSGeert Uytterhoeven }; 470f51746adSGeert Uytterhoeven 471f51746adSGeert Uytterhoeven sysc: system-controller@e6180000 { 472f51746adSGeert Uytterhoeven compatible = "renesas,r8a77961-sysc"; 473f51746adSGeert Uytterhoeven reg = <0 0xe6180000 0 0x0400>; 474f51746adSGeert Uytterhoeven #power-domain-cells = <1>; 475f51746adSGeert Uytterhoeven }; 476f51746adSGeert Uytterhoeven 477f51746adSGeert Uytterhoeven intc_ex: interrupt-controller@e61c0000 { 478f51746adSGeert Uytterhoeven #interrupt-cells = <2>; 479f51746adSGeert Uytterhoeven interrupt-controller; 480f51746adSGeert Uytterhoeven reg = <0 0xe61c0000 0 0x200>; 481f51746adSGeert Uytterhoeven /* placeholder */ 482f51746adSGeert Uytterhoeven }; 483f51746adSGeert Uytterhoeven 484*19d40e55SGeert Uytterhoeven i2c0: i2c@e6500000 { 485*19d40e55SGeert Uytterhoeven #address-cells = <1>; 486*19d40e55SGeert Uytterhoeven #size-cells = <0>; 487*19d40e55SGeert Uytterhoeven compatible = "renesas,i2c-r8a77961", 488*19d40e55SGeert Uytterhoeven "renesas,rcar-gen3-i2c"; 489*19d40e55SGeert Uytterhoeven reg = <0 0xe6500000 0 0x40>; 490*19d40e55SGeert Uytterhoeven interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 491*19d40e55SGeert Uytterhoeven clocks = <&cpg CPG_MOD 931>; 492*19d40e55SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 493*19d40e55SGeert Uytterhoeven resets = <&cpg 931>; 494*19d40e55SGeert Uytterhoeven dmas = <&dmac1 0x91>, <&dmac1 0x90>, 495*19d40e55SGeert Uytterhoeven <&dmac2 0x91>, <&dmac2 0x90>; 496*19d40e55SGeert Uytterhoeven dma-names = "tx", "rx", "tx", "rx"; 497*19d40e55SGeert Uytterhoeven i2c-scl-internal-delay-ns = <110>; 498*19d40e55SGeert Uytterhoeven status = "disabled"; 499*19d40e55SGeert Uytterhoeven }; 500*19d40e55SGeert Uytterhoeven 501*19d40e55SGeert Uytterhoeven i2c1: i2c@e6508000 { 502*19d40e55SGeert Uytterhoeven #address-cells = <1>; 503*19d40e55SGeert Uytterhoeven #size-cells = <0>; 504*19d40e55SGeert Uytterhoeven compatible = "renesas,i2c-r8a77961", 505*19d40e55SGeert Uytterhoeven "renesas,rcar-gen3-i2c"; 506*19d40e55SGeert Uytterhoeven reg = <0 0xe6508000 0 0x40>; 507*19d40e55SGeert Uytterhoeven interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 508*19d40e55SGeert Uytterhoeven clocks = <&cpg CPG_MOD 930>; 509*19d40e55SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 510*19d40e55SGeert Uytterhoeven resets = <&cpg 930>; 511*19d40e55SGeert Uytterhoeven dmas = <&dmac1 0x93>, <&dmac1 0x92>, 512*19d40e55SGeert Uytterhoeven <&dmac2 0x93>, <&dmac2 0x92>; 513*19d40e55SGeert Uytterhoeven dma-names = "tx", "rx", "tx", "rx"; 514*19d40e55SGeert Uytterhoeven i2c-scl-internal-delay-ns = <6>; 515*19d40e55SGeert Uytterhoeven status = "disabled"; 516*19d40e55SGeert Uytterhoeven }; 517*19d40e55SGeert Uytterhoeven 518f51746adSGeert Uytterhoeven i2c2: i2c@e6510000 { 519f51746adSGeert Uytterhoeven #address-cells = <1>; 520f51746adSGeert Uytterhoeven #size-cells = <0>; 521*19d40e55SGeert Uytterhoeven compatible = "renesas,i2c-r8a77961", 522*19d40e55SGeert Uytterhoeven "renesas,rcar-gen3-i2c"; 523f51746adSGeert Uytterhoeven reg = <0 0xe6510000 0 0x40>; 524*19d40e55SGeert Uytterhoeven interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 525*19d40e55SGeert Uytterhoeven clocks = <&cpg CPG_MOD 929>; 526*19d40e55SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 527*19d40e55SGeert Uytterhoeven resets = <&cpg 929>; 528*19d40e55SGeert Uytterhoeven dmas = <&dmac1 0x95>, <&dmac1 0x94>, 529*19d40e55SGeert Uytterhoeven <&dmac2 0x95>, <&dmac2 0x94>; 530*19d40e55SGeert Uytterhoeven dma-names = "tx", "rx", "tx", "rx"; 531*19d40e55SGeert Uytterhoeven i2c-scl-internal-delay-ns = <6>; 532*19d40e55SGeert Uytterhoeven status = "disabled"; 533*19d40e55SGeert Uytterhoeven }; 534*19d40e55SGeert Uytterhoeven 535*19d40e55SGeert Uytterhoeven i2c3: i2c@e66d0000 { 536*19d40e55SGeert Uytterhoeven #address-cells = <1>; 537*19d40e55SGeert Uytterhoeven #size-cells = <0>; 538*19d40e55SGeert Uytterhoeven compatible = "renesas,i2c-r8a77961", 539*19d40e55SGeert Uytterhoeven "renesas,rcar-gen3-i2c"; 540*19d40e55SGeert Uytterhoeven reg = <0 0xe66d0000 0 0x40>; 541*19d40e55SGeert Uytterhoeven interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 542*19d40e55SGeert Uytterhoeven clocks = <&cpg CPG_MOD 928>; 543*19d40e55SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 544*19d40e55SGeert Uytterhoeven resets = <&cpg 928>; 545*19d40e55SGeert Uytterhoeven dmas = <&dmac0 0x97>, <&dmac0 0x96>; 546*19d40e55SGeert Uytterhoeven dma-names = "tx", "rx"; 547*19d40e55SGeert Uytterhoeven i2c-scl-internal-delay-ns = <110>; 548*19d40e55SGeert Uytterhoeven status = "disabled"; 549f51746adSGeert Uytterhoeven }; 550f51746adSGeert Uytterhoeven 551f51746adSGeert Uytterhoeven i2c4: i2c@e66d8000 { 552f51746adSGeert Uytterhoeven #address-cells = <1>; 553f51746adSGeert Uytterhoeven #size-cells = <0>; 554*19d40e55SGeert Uytterhoeven compatible = "renesas,i2c-r8a77961", 555*19d40e55SGeert Uytterhoeven "renesas,rcar-gen3-i2c"; 556f51746adSGeert Uytterhoeven reg = <0 0xe66d8000 0 0x40>; 557*19d40e55SGeert Uytterhoeven interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 558*19d40e55SGeert Uytterhoeven clocks = <&cpg CPG_MOD 927>; 559*19d40e55SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 560*19d40e55SGeert Uytterhoeven resets = <&cpg 927>; 561*19d40e55SGeert Uytterhoeven dmas = <&dmac0 0x99>, <&dmac0 0x98>; 562*19d40e55SGeert Uytterhoeven dma-names = "tx", "rx"; 563*19d40e55SGeert Uytterhoeven i2c-scl-internal-delay-ns = <110>; 564*19d40e55SGeert Uytterhoeven status = "disabled"; 565*19d40e55SGeert Uytterhoeven }; 566*19d40e55SGeert Uytterhoeven 567*19d40e55SGeert Uytterhoeven i2c5: i2c@e66e0000 { 568*19d40e55SGeert Uytterhoeven #address-cells = <1>; 569*19d40e55SGeert Uytterhoeven #size-cells = <0>; 570*19d40e55SGeert Uytterhoeven compatible = "renesas,i2c-r8a77961", 571*19d40e55SGeert Uytterhoeven "renesas,rcar-gen3-i2c"; 572*19d40e55SGeert Uytterhoeven reg = <0 0xe66e0000 0 0x40>; 573*19d40e55SGeert Uytterhoeven interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 574*19d40e55SGeert Uytterhoeven clocks = <&cpg CPG_MOD 919>; 575*19d40e55SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 576*19d40e55SGeert Uytterhoeven resets = <&cpg 919>; 577*19d40e55SGeert Uytterhoeven dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 578*19d40e55SGeert Uytterhoeven dma-names = "tx", "rx"; 579*19d40e55SGeert Uytterhoeven i2c-scl-internal-delay-ns = <110>; 580*19d40e55SGeert Uytterhoeven status = "disabled"; 581*19d40e55SGeert Uytterhoeven }; 582*19d40e55SGeert Uytterhoeven 583*19d40e55SGeert Uytterhoeven i2c6: i2c@e66e8000 { 584*19d40e55SGeert Uytterhoeven #address-cells = <1>; 585*19d40e55SGeert Uytterhoeven #size-cells = <0>; 586*19d40e55SGeert Uytterhoeven compatible = "renesas,i2c-r8a77961", 587*19d40e55SGeert Uytterhoeven "renesas,rcar-gen3-i2c"; 588*19d40e55SGeert Uytterhoeven reg = <0 0xe66e8000 0 0x40>; 589*19d40e55SGeert Uytterhoeven interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 590*19d40e55SGeert Uytterhoeven clocks = <&cpg CPG_MOD 918>; 591*19d40e55SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 592*19d40e55SGeert Uytterhoeven resets = <&cpg 918>; 593*19d40e55SGeert Uytterhoeven dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 594*19d40e55SGeert Uytterhoeven dma-names = "tx", "rx"; 595*19d40e55SGeert Uytterhoeven i2c-scl-internal-delay-ns = <6>; 596*19d40e55SGeert Uytterhoeven status = "disabled"; 597f51746adSGeert Uytterhoeven }; 598f51746adSGeert Uytterhoeven 599f51746adSGeert Uytterhoeven i2c_dvfs: i2c@e60b0000 { 600f51746adSGeert Uytterhoeven #address-cells = <1>; 601f51746adSGeert Uytterhoeven #size-cells = <0>; 602*19d40e55SGeert Uytterhoeven compatible = "renesas,iic-r8a77961", 603*19d40e55SGeert Uytterhoeven "renesas,rcar-gen3-iic", 604*19d40e55SGeert Uytterhoeven "renesas,rmobile-iic"; 605f51746adSGeert Uytterhoeven reg = <0 0xe60b0000 0 0x425>; 606*19d40e55SGeert Uytterhoeven interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 607*19d40e55SGeert Uytterhoeven clocks = <&cpg CPG_MOD 926>; 608*19d40e55SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 609*19d40e55SGeert Uytterhoeven resets = <&cpg 926>; 610*19d40e55SGeert Uytterhoeven dmas = <&dmac0 0x11>, <&dmac0 0x10>; 611*19d40e55SGeert Uytterhoeven dma-names = "tx", "rx"; 612*19d40e55SGeert Uytterhoeven status = "disabled"; 613f51746adSGeert Uytterhoeven }; 614f51746adSGeert Uytterhoeven 615*19d40e55SGeert Uytterhoeven 616f51746adSGeert Uytterhoeven hscif1: serial@e6550000 { 617f51746adSGeert Uytterhoeven reg = <0 0xe6550000 0 0x60>; 618f51746adSGeert Uytterhoeven /* placeholder */ 619f51746adSGeert Uytterhoeven }; 620f51746adSGeert Uytterhoeven 621f51746adSGeert Uytterhoeven hsusb: usb@e6590000 { 622f51746adSGeert Uytterhoeven reg = <0 0xe6590000 0 0x200>; 623f51746adSGeert Uytterhoeven /* placeholder */ 624f51746adSGeert Uytterhoeven }; 625f51746adSGeert Uytterhoeven 626f51746adSGeert Uytterhoeven usb3_phy0: usb-phy@e65ee000 { 627f51746adSGeert Uytterhoeven reg = <0 0xe65ee000 0 0x90>; 628f51746adSGeert Uytterhoeven #phy-cells = <0>; 629f51746adSGeert Uytterhoeven /* placeholder */ 630f51746adSGeert Uytterhoeven }; 631f51746adSGeert Uytterhoeven 6328372579dSGeert Uytterhoeven dmac0: dma-controller@e6700000 { 6338372579dSGeert Uytterhoeven compatible = "renesas,dmac-r8a77961", 6348372579dSGeert Uytterhoeven "renesas,rcar-dmac"; 6358372579dSGeert Uytterhoeven reg = <0 0xe6700000 0 0x10000>; 6368372579dSGeert Uytterhoeven interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 6378372579dSGeert Uytterhoeven <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 6388372579dSGeert Uytterhoeven <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 6398372579dSGeert Uytterhoeven <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 6408372579dSGeert Uytterhoeven <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 6418372579dSGeert Uytterhoeven <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 6428372579dSGeert Uytterhoeven <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 6438372579dSGeert Uytterhoeven <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 6448372579dSGeert Uytterhoeven <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 6458372579dSGeert Uytterhoeven <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 6468372579dSGeert Uytterhoeven <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 6478372579dSGeert Uytterhoeven <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 6488372579dSGeert Uytterhoeven <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 6498372579dSGeert Uytterhoeven <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 6508372579dSGeert Uytterhoeven <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 6518372579dSGeert Uytterhoeven <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 6528372579dSGeert Uytterhoeven <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 6538372579dSGeert Uytterhoeven interrupt-names = "error", 6548372579dSGeert Uytterhoeven "ch0", "ch1", "ch2", "ch3", 6558372579dSGeert Uytterhoeven "ch4", "ch5", "ch6", "ch7", 6568372579dSGeert Uytterhoeven "ch8", "ch9", "ch10", "ch11", 6578372579dSGeert Uytterhoeven "ch12", "ch13", "ch14", "ch15"; 6588372579dSGeert Uytterhoeven clocks = <&cpg CPG_MOD 219>; 6598372579dSGeert Uytterhoeven clock-names = "fck"; 6608372579dSGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 6618372579dSGeert Uytterhoeven resets = <&cpg 219>; 6628372579dSGeert Uytterhoeven #dma-cells = <1>; 6638372579dSGeert Uytterhoeven dma-channels = <16>; 6648372579dSGeert Uytterhoeven }; 6658372579dSGeert Uytterhoeven 6668372579dSGeert Uytterhoeven dmac1: dma-controller@e7300000 { 6678372579dSGeert Uytterhoeven compatible = "renesas,dmac-r8a77961", 6688372579dSGeert Uytterhoeven "renesas,rcar-dmac"; 6698372579dSGeert Uytterhoeven reg = <0 0xe7300000 0 0x10000>; 6708372579dSGeert Uytterhoeven interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 6718372579dSGeert Uytterhoeven <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 6728372579dSGeert Uytterhoeven <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 6738372579dSGeert Uytterhoeven <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 6748372579dSGeert Uytterhoeven <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 6758372579dSGeert Uytterhoeven <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 6768372579dSGeert Uytterhoeven <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 6778372579dSGeert Uytterhoeven <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 6788372579dSGeert Uytterhoeven <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 6798372579dSGeert Uytterhoeven <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 6808372579dSGeert Uytterhoeven <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 6818372579dSGeert Uytterhoeven <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 6828372579dSGeert Uytterhoeven <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 6838372579dSGeert Uytterhoeven <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 6848372579dSGeert Uytterhoeven <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 6858372579dSGeert Uytterhoeven <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 6868372579dSGeert Uytterhoeven <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 6878372579dSGeert Uytterhoeven interrupt-names = "error", 6888372579dSGeert Uytterhoeven "ch0", "ch1", "ch2", "ch3", 6898372579dSGeert Uytterhoeven "ch4", "ch5", "ch6", "ch7", 6908372579dSGeert Uytterhoeven "ch8", "ch9", "ch10", "ch11", 6918372579dSGeert Uytterhoeven "ch12", "ch13", "ch14", "ch15"; 6928372579dSGeert Uytterhoeven clocks = <&cpg CPG_MOD 218>; 6938372579dSGeert Uytterhoeven clock-names = "fck"; 6948372579dSGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 6958372579dSGeert Uytterhoeven resets = <&cpg 218>; 6968372579dSGeert Uytterhoeven #dma-cells = <1>; 6978372579dSGeert Uytterhoeven dma-channels = <16>; 6988372579dSGeert Uytterhoeven }; 6998372579dSGeert Uytterhoeven 7008372579dSGeert Uytterhoeven dmac2: dma-controller@e7310000 { 7018372579dSGeert Uytterhoeven compatible = "renesas,dmac-r8a77961", 7028372579dSGeert Uytterhoeven "renesas,rcar-dmac"; 7038372579dSGeert Uytterhoeven reg = <0 0xe7310000 0 0x10000>; 7048372579dSGeert Uytterhoeven interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 7058372579dSGeert Uytterhoeven <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 7068372579dSGeert Uytterhoeven <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 7078372579dSGeert Uytterhoeven <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 7088372579dSGeert Uytterhoeven <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>, 7098372579dSGeert Uytterhoeven <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, 7108372579dSGeert Uytterhoeven <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>, 7118372579dSGeert Uytterhoeven <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, 7128372579dSGeert Uytterhoeven <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, 7138372579dSGeert Uytterhoeven <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, 7148372579dSGeert Uytterhoeven <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>, 7158372579dSGeert Uytterhoeven <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>, 7168372579dSGeert Uytterhoeven <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>, 7178372579dSGeert Uytterhoeven <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>, 7188372579dSGeert Uytterhoeven <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>, 7198372579dSGeert Uytterhoeven <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>, 7208372579dSGeert Uytterhoeven <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 7218372579dSGeert Uytterhoeven interrupt-names = "error", 7228372579dSGeert Uytterhoeven "ch0", "ch1", "ch2", "ch3", 7238372579dSGeert Uytterhoeven "ch4", "ch5", "ch6", "ch7", 7248372579dSGeert Uytterhoeven "ch8", "ch9", "ch10", "ch11", 7258372579dSGeert Uytterhoeven "ch12", "ch13", "ch14", "ch15"; 7268372579dSGeert Uytterhoeven clocks = <&cpg CPG_MOD 217>; 7278372579dSGeert Uytterhoeven clock-names = "fck"; 7288372579dSGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 7298372579dSGeert Uytterhoeven resets = <&cpg 217>; 7308372579dSGeert Uytterhoeven #dma-cells = <1>; 7318372579dSGeert Uytterhoeven dma-channels = <16>; 7328372579dSGeert Uytterhoeven }; 7338372579dSGeert Uytterhoeven 734f51746adSGeert Uytterhoeven avb: ethernet@e6800000 { 7359ccf74a9SGeert Uytterhoeven compatible = "renesas,etheravb-r8a77961", 7369ccf74a9SGeert Uytterhoeven "renesas,etheravb-rcar-gen3"; 737f51746adSGeert Uytterhoeven reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>; 7389ccf74a9SGeert Uytterhoeven interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 7399ccf74a9SGeert Uytterhoeven <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 7409ccf74a9SGeert Uytterhoeven <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 7419ccf74a9SGeert Uytterhoeven <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 7429ccf74a9SGeert Uytterhoeven <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 7439ccf74a9SGeert Uytterhoeven <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 7449ccf74a9SGeert Uytterhoeven <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 7459ccf74a9SGeert Uytterhoeven <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 7469ccf74a9SGeert Uytterhoeven <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 7479ccf74a9SGeert Uytterhoeven <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 7489ccf74a9SGeert Uytterhoeven <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 7499ccf74a9SGeert Uytterhoeven <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 7509ccf74a9SGeert Uytterhoeven <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 7519ccf74a9SGeert Uytterhoeven <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 7529ccf74a9SGeert Uytterhoeven <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 7539ccf74a9SGeert Uytterhoeven <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 7549ccf74a9SGeert Uytterhoeven <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 7559ccf74a9SGeert Uytterhoeven <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 7569ccf74a9SGeert Uytterhoeven <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 7579ccf74a9SGeert Uytterhoeven <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 7589ccf74a9SGeert Uytterhoeven <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 7599ccf74a9SGeert Uytterhoeven <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 7609ccf74a9SGeert Uytterhoeven <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 7619ccf74a9SGeert Uytterhoeven <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 7629ccf74a9SGeert Uytterhoeven <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 7639ccf74a9SGeert Uytterhoeven interrupt-names = "ch0", "ch1", "ch2", "ch3", 7649ccf74a9SGeert Uytterhoeven "ch4", "ch5", "ch6", "ch7", 7659ccf74a9SGeert Uytterhoeven "ch8", "ch9", "ch10", "ch11", 7669ccf74a9SGeert Uytterhoeven "ch12", "ch13", "ch14", "ch15", 7679ccf74a9SGeert Uytterhoeven "ch16", "ch17", "ch18", "ch19", 7689ccf74a9SGeert Uytterhoeven "ch20", "ch21", "ch22", "ch23", 7699ccf74a9SGeert Uytterhoeven "ch24"; 7709ccf74a9SGeert Uytterhoeven clocks = <&cpg CPG_MOD 812>; 7719ccf74a9SGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 7729ccf74a9SGeert Uytterhoeven resets = <&cpg 812>; 7739ccf74a9SGeert Uytterhoeven phy-mode = "rgmii"; 774f51746adSGeert Uytterhoeven #address-cells = <1>; 775f51746adSGeert Uytterhoeven #size-cells = <0>; 7769ccf74a9SGeert Uytterhoeven status = "disabled"; 777f51746adSGeert Uytterhoeven }; 778f51746adSGeert Uytterhoeven 779f51746adSGeert Uytterhoeven pwm1: pwm@e6e31000 { 780f51746adSGeert Uytterhoeven reg = <0 0xe6e31000 0 8>; 781f51746adSGeert Uytterhoeven #pwm-cells = <2>; 782f51746adSGeert Uytterhoeven /* placeholder */ 783f51746adSGeert Uytterhoeven }; 784f51746adSGeert Uytterhoeven 785f51746adSGeert Uytterhoeven scif1: serial@e6e68000 { 786f51746adSGeert Uytterhoeven reg = <0 0xe6e68000 0 64>; 787f51746adSGeert Uytterhoeven /* placeholder */ 788f51746adSGeert Uytterhoeven }; 789f51746adSGeert Uytterhoeven 790f51746adSGeert Uytterhoeven scif2: serial@e6e88000 { 791f51746adSGeert Uytterhoeven compatible = "renesas,scif-r8a77961", 792f51746adSGeert Uytterhoeven "renesas,rcar-gen3-scif", "renesas,scif"; 793f51746adSGeert Uytterhoeven reg = <0 0xe6e88000 0 64>; 794f51746adSGeert Uytterhoeven interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 795f51746adSGeert Uytterhoeven clocks = <&cpg CPG_MOD 310>, 796f51746adSGeert Uytterhoeven <&cpg CPG_CORE R8A77961_CLK_S3D1>, 797f51746adSGeert Uytterhoeven <&scif_clk>; 798f51746adSGeert Uytterhoeven clock-names = "fck", "brg_int", "scif_clk"; 799f51746adSGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 800f51746adSGeert Uytterhoeven resets = <&cpg 310>; 801f51746adSGeert Uytterhoeven status = "disabled"; 802f51746adSGeert Uytterhoeven }; 803f51746adSGeert Uytterhoeven 804f51746adSGeert Uytterhoeven vin0: video@e6ef0000 { 805f51746adSGeert Uytterhoeven reg = <0 0xe6ef0000 0 0x1000>; 806f51746adSGeert Uytterhoeven /* placeholder */ 807f51746adSGeert Uytterhoeven }; 808f51746adSGeert Uytterhoeven 809f51746adSGeert Uytterhoeven vin1: video@e6ef1000 { 810f51746adSGeert Uytterhoeven reg = <0 0xe6ef1000 0 0x1000>; 811f51746adSGeert Uytterhoeven /* placeholder */ 812f51746adSGeert Uytterhoeven }; 813f51746adSGeert Uytterhoeven 814f51746adSGeert Uytterhoeven vin2: video@e6ef2000 { 815f51746adSGeert Uytterhoeven reg = <0 0xe6ef2000 0 0x1000>; 816f51746adSGeert Uytterhoeven /* placeholder */ 817f51746adSGeert Uytterhoeven }; 818f51746adSGeert Uytterhoeven 819f51746adSGeert Uytterhoeven vin3: video@e6ef3000 { 820f51746adSGeert Uytterhoeven reg = <0 0xe6ef3000 0 0x1000>; 821f51746adSGeert Uytterhoeven /* placeholder */ 822f51746adSGeert Uytterhoeven }; 823f51746adSGeert Uytterhoeven 824f51746adSGeert Uytterhoeven vin4: video@e6ef4000 { 825f51746adSGeert Uytterhoeven reg = <0 0xe6ef4000 0 0x1000>; 826f51746adSGeert Uytterhoeven /* placeholder */ 827f51746adSGeert Uytterhoeven }; 828f51746adSGeert Uytterhoeven 829f51746adSGeert Uytterhoeven vin5: video@e6ef5000 { 830f51746adSGeert Uytterhoeven reg = <0 0xe6ef5000 0 0x1000>; 831f51746adSGeert Uytterhoeven /* placeholder */ 832f51746adSGeert Uytterhoeven }; 833f51746adSGeert Uytterhoeven 834f51746adSGeert Uytterhoeven vin6: video@e6ef6000 { 835f51746adSGeert Uytterhoeven reg = <0 0xe6ef6000 0 0x1000>; 836f51746adSGeert Uytterhoeven /* placeholder */ 837f51746adSGeert Uytterhoeven }; 838f51746adSGeert Uytterhoeven 839f51746adSGeert Uytterhoeven vin7: video@e6ef7000 { 840f51746adSGeert Uytterhoeven reg = <0 0xe6ef7000 0 0x1000>; 841f51746adSGeert Uytterhoeven /* placeholder */ 842f51746adSGeert Uytterhoeven }; 843f51746adSGeert Uytterhoeven 844f51746adSGeert Uytterhoeven rcar_sound: sound@ec500000 { 845f51746adSGeert Uytterhoeven reg = <0 0xec500000 0 0x1000>, /* SCU */ 846f51746adSGeert Uytterhoeven <0 0xec5a0000 0 0x100>, /* ADG */ 847f51746adSGeert Uytterhoeven <0 0xec540000 0 0x1000>, /* SSIU */ 848f51746adSGeert Uytterhoeven <0 0xec541000 0 0x280>, /* SSI */ 849f51746adSGeert Uytterhoeven <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 850f51746adSGeert Uytterhoeven /* placeholder */ 851f51746adSGeert Uytterhoeven rcar_sound,dvc { 852f51746adSGeert Uytterhoeven dvc0: dvc-0 { }; 853f51746adSGeert Uytterhoeven dvc1: dvc-1 { }; 854f51746adSGeert Uytterhoeven }; 855f51746adSGeert Uytterhoeven 856f51746adSGeert Uytterhoeven rcar_sound,src { 857f51746adSGeert Uytterhoeven src0: src-0 { }; 858f51746adSGeert Uytterhoeven src1: src-1 { }; 859f51746adSGeert Uytterhoeven }; 860f51746adSGeert Uytterhoeven 861f51746adSGeert Uytterhoeven rcar_sound,ssi { 862f51746adSGeert Uytterhoeven ssi0: ssi-0 { }; 863f51746adSGeert Uytterhoeven ssi1: ssi-1 { }; 864f51746adSGeert Uytterhoeven }; 865f51746adSGeert Uytterhoeven }; 866f51746adSGeert Uytterhoeven 867f51746adSGeert Uytterhoeven xhci0: usb@ee000000 { 868f51746adSGeert Uytterhoeven reg = <0 0xee000000 0 0xc00>; 869f51746adSGeert Uytterhoeven /* placeholder */ 870f51746adSGeert Uytterhoeven }; 871f51746adSGeert Uytterhoeven 872f51746adSGeert Uytterhoeven usb3_peri0: usb@ee020000 { 873f51746adSGeert Uytterhoeven reg = <0 0xee020000 0 0x400>; 874f51746adSGeert Uytterhoeven /* placeholder */ 875f51746adSGeert Uytterhoeven }; 876f51746adSGeert Uytterhoeven 877f51746adSGeert Uytterhoeven ohci0: usb@ee080000 { 878f51746adSGeert Uytterhoeven reg = <0 0xee080000 0 0x100>; 879f51746adSGeert Uytterhoeven /* placeholder */ 880f51746adSGeert Uytterhoeven }; 881f51746adSGeert Uytterhoeven 882f51746adSGeert Uytterhoeven ohci1: usb@ee0a0000 { 883f51746adSGeert Uytterhoeven reg = <0 0xee0a0000 0 0x100>; 884f51746adSGeert Uytterhoeven /* placeholder */ 885f51746adSGeert Uytterhoeven }; 886f51746adSGeert Uytterhoeven 887f51746adSGeert Uytterhoeven ehci0: usb@ee080100 { 888f51746adSGeert Uytterhoeven reg = <0 0xee080100 0 0x100>; 889f51746adSGeert Uytterhoeven /* placeholder */ 890f51746adSGeert Uytterhoeven }; 891f51746adSGeert Uytterhoeven 892f51746adSGeert Uytterhoeven ehci1: usb@ee0a0100 { 893f51746adSGeert Uytterhoeven reg = <0 0xee0a0100 0 0x100>; 894f51746adSGeert Uytterhoeven /* placeholder */ 895f51746adSGeert Uytterhoeven }; 896f51746adSGeert Uytterhoeven 897f51746adSGeert Uytterhoeven usb2_phy0: usb-phy@ee080200 { 898f51746adSGeert Uytterhoeven reg = <0 0xee080200 0 0x700>; 899f51746adSGeert Uytterhoeven /* placeholder */ 900f51746adSGeert Uytterhoeven }; 901f51746adSGeert Uytterhoeven 902f51746adSGeert Uytterhoeven usb2_phy1: usb-phy@ee0a0200 { 903f51746adSGeert Uytterhoeven reg = <0 0xee0a0200 0 0x700>; 904f51746adSGeert Uytterhoeven /* placeholder */ 905f51746adSGeert Uytterhoeven }; 906f51746adSGeert Uytterhoeven 907f51746adSGeert Uytterhoeven sdhi0: sd@ee100000 { 908f51746adSGeert Uytterhoeven reg = <0 0xee100000 0 0x2000>; 909f51746adSGeert Uytterhoeven /* placeholder */ 910f51746adSGeert Uytterhoeven }; 911f51746adSGeert Uytterhoeven 912f51746adSGeert Uytterhoeven sdhi2: sd@ee140000 { 913f51746adSGeert Uytterhoeven reg = <0 0xee140000 0 0x2000>; 914f51746adSGeert Uytterhoeven /* placeholder */ 915f51746adSGeert Uytterhoeven }; 916f51746adSGeert Uytterhoeven 917f51746adSGeert Uytterhoeven sdhi3: sd@ee160000 { 918f51746adSGeert Uytterhoeven reg = <0 0xee160000 0 0x2000>; 919f51746adSGeert Uytterhoeven /* placeholder */ 920f51746adSGeert Uytterhoeven }; 921f51746adSGeert Uytterhoeven 922f51746adSGeert Uytterhoeven gic: interrupt-controller@f1010000 { 923f51746adSGeert Uytterhoeven compatible = "arm,gic-400"; 924f51746adSGeert Uytterhoeven #interrupt-cells = <3>; 925f51746adSGeert Uytterhoeven #address-cells = <0>; 926f51746adSGeert Uytterhoeven interrupt-controller; 927f51746adSGeert Uytterhoeven reg = <0x0 0xf1010000 0 0x1000>, 928f51746adSGeert Uytterhoeven <0x0 0xf1020000 0 0x20000>, 929f51746adSGeert Uytterhoeven <0x0 0xf1040000 0 0x20000>, 930f51746adSGeert Uytterhoeven <0x0 0xf1060000 0 0x20000>; 931f51746adSGeert Uytterhoeven interrupts = <GIC_PPI 9 932f51746adSGeert Uytterhoeven (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_HIGH)>; 933f51746adSGeert Uytterhoeven clocks = <&cpg CPG_MOD 408>; 934f51746adSGeert Uytterhoeven clock-names = "clk"; 935f51746adSGeert Uytterhoeven power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 936f51746adSGeert Uytterhoeven resets = <&cpg 408>; 937f51746adSGeert Uytterhoeven }; 938f51746adSGeert Uytterhoeven 939f51746adSGeert Uytterhoeven pciec0: pcie@fe000000 { 940f51746adSGeert Uytterhoeven reg = <0 0xfe000000 0 0x80000>; 941f51746adSGeert Uytterhoeven /* placeholder */ 942f51746adSGeert Uytterhoeven }; 943f51746adSGeert Uytterhoeven 944f51746adSGeert Uytterhoeven pciec1: pcie@ee800000 { 945f51746adSGeert Uytterhoeven reg = <0 0xee800000 0 0x80000>; 946f51746adSGeert Uytterhoeven /* placeholder */ 947f51746adSGeert Uytterhoeven }; 948f51746adSGeert Uytterhoeven 949f51746adSGeert Uytterhoeven csi20: csi2@fea80000 { 950f51746adSGeert Uytterhoeven reg = <0 0xfea80000 0 0x10000>; 951f51746adSGeert Uytterhoeven /* placeholder */ 952f51746adSGeert Uytterhoeven 953f51746adSGeert Uytterhoeven ports { 954f51746adSGeert Uytterhoeven #address-cells = <1>; 955f51746adSGeert Uytterhoeven #size-cells = <0>; 956f51746adSGeert Uytterhoeven 957f51746adSGeert Uytterhoeven port@1 { 958f51746adSGeert Uytterhoeven #address-cells = <1>; 959f51746adSGeert Uytterhoeven #size-cells = <0>; 960f51746adSGeert Uytterhoeven reg = <1>; 961f51746adSGeert Uytterhoeven }; 962f51746adSGeert Uytterhoeven }; 963f51746adSGeert Uytterhoeven }; 964f51746adSGeert Uytterhoeven 965f51746adSGeert Uytterhoeven csi40: csi2@feaa0000 { 966f51746adSGeert Uytterhoeven reg = <0 0xfeaa0000 0 0x10000>; 967f51746adSGeert Uytterhoeven /* placeholder */ 968f51746adSGeert Uytterhoeven 969f51746adSGeert Uytterhoeven ports { 970f51746adSGeert Uytterhoeven #address-cells = <1>; 971f51746adSGeert Uytterhoeven #size-cells = <0>; 972f51746adSGeert Uytterhoeven 973f51746adSGeert Uytterhoeven port@1 { 974f51746adSGeert Uytterhoeven #address-cells = <1>; 975f51746adSGeert Uytterhoeven #size-cells = <0>; 976f51746adSGeert Uytterhoeven 977f51746adSGeert Uytterhoeven reg = <1>; 978f51746adSGeert Uytterhoeven }; 979f51746adSGeert Uytterhoeven }; 980f51746adSGeert Uytterhoeven }; 981f51746adSGeert Uytterhoeven 982f51746adSGeert Uytterhoeven hdmi0: hdmi@fead0000 { 983f51746adSGeert Uytterhoeven reg = <0 0xfead0000 0 0x10000>; 984f51746adSGeert Uytterhoeven /* placeholder */ 985f51746adSGeert Uytterhoeven 986f51746adSGeert Uytterhoeven ports { 987f51746adSGeert Uytterhoeven #address-cells = <1>; 988f51746adSGeert Uytterhoeven #size-cells = <0>; 989f51746adSGeert Uytterhoeven port@0 { 990f51746adSGeert Uytterhoeven reg = <0>; 991f51746adSGeert Uytterhoeven }; 992f51746adSGeert Uytterhoeven port@1 { 993f51746adSGeert Uytterhoeven reg = <1>; 994f51746adSGeert Uytterhoeven }; 995f51746adSGeert Uytterhoeven port@2 { 996f51746adSGeert Uytterhoeven /* HDMI sound */ 997f51746adSGeert Uytterhoeven reg = <2>; 998f51746adSGeert Uytterhoeven }; 999f51746adSGeert Uytterhoeven }; 1000f51746adSGeert Uytterhoeven }; 1001f51746adSGeert Uytterhoeven 1002f51746adSGeert Uytterhoeven du: display@feb00000 { 1003f51746adSGeert Uytterhoeven reg = <0 0xfeb00000 0 0x70000>; 1004f51746adSGeert Uytterhoeven /* placeholder */ 1005f51746adSGeert Uytterhoeven 1006f51746adSGeert Uytterhoeven ports { 1007f51746adSGeert Uytterhoeven #address-cells = <1>; 1008f51746adSGeert Uytterhoeven #size-cells = <0>; 1009f51746adSGeert Uytterhoeven 1010f51746adSGeert Uytterhoeven port@0 { 1011f51746adSGeert Uytterhoeven reg = <0>; 1012f51746adSGeert Uytterhoeven du_out_rgb: endpoint { 1013f51746adSGeert Uytterhoeven }; 1014f51746adSGeert Uytterhoeven }; 1015f51746adSGeert Uytterhoeven port@1 { 1016f51746adSGeert Uytterhoeven reg = <1>; 1017f51746adSGeert Uytterhoeven du_out_hdmi0: endpoint { 1018f51746adSGeert Uytterhoeven }; 1019f51746adSGeert Uytterhoeven }; 1020f51746adSGeert Uytterhoeven port@2 { 1021f51746adSGeert Uytterhoeven reg = <2>; 1022f51746adSGeert Uytterhoeven du_out_lvds0: endpoint { 1023f51746adSGeert Uytterhoeven }; 1024f51746adSGeert Uytterhoeven }; 1025f51746adSGeert Uytterhoeven }; 1026f51746adSGeert Uytterhoeven }; 1027f51746adSGeert Uytterhoeven 1028f51746adSGeert Uytterhoeven prr: chipid@fff00044 { 1029f51746adSGeert Uytterhoeven compatible = "renesas,prr"; 1030f51746adSGeert Uytterhoeven reg = <0 0xfff00044 0 4>; 1031f51746adSGeert Uytterhoeven }; 1032f51746adSGeert Uytterhoeven }; 1033f51746adSGeert Uytterhoeven 1034f51746adSGeert Uytterhoeven timer { 1035f51746adSGeert Uytterhoeven compatible = "arm,armv8-timer"; 1036f51746adSGeert Uytterhoeven interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 1037f51746adSGeert Uytterhoeven <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 1038f51746adSGeert Uytterhoeven <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 1039f51746adSGeert Uytterhoeven <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>; 1040f51746adSGeert Uytterhoeven }; 1041f51746adSGeert Uytterhoeven 1042f51746adSGeert Uytterhoeven /* External USB clocks - can be overridden by the board */ 1043f51746adSGeert Uytterhoeven usb3s0_clk: usb3s0 { 1044f51746adSGeert Uytterhoeven compatible = "fixed-clock"; 1045f51746adSGeert Uytterhoeven #clock-cells = <0>; 1046f51746adSGeert Uytterhoeven clock-frequency = <0>; 1047f51746adSGeert Uytterhoeven }; 1048f51746adSGeert Uytterhoeven 1049f51746adSGeert Uytterhoeven usb_extal_clk: usb_extal { 1050f51746adSGeert Uytterhoeven compatible = "fixed-clock"; 1051f51746adSGeert Uytterhoeven #clock-cells = <0>; 1052f51746adSGeert Uytterhoeven clock-frequency = <0>; 1053f51746adSGeert Uytterhoeven }; 1054f51746adSGeert Uytterhoeven}; 1055